[go: up one dir, main page]

WO2025005463A1 - Carte de circuit imprimé en céramique, son procédé de fabrication et module de puissance de type à refroidissement double face la comprenant - Google Patents

Carte de circuit imprimé en céramique, son procédé de fabrication et module de puissance de type à refroidissement double face la comprenant Download PDF

Info

Publication number
WO2025005463A1
WO2025005463A1 PCT/KR2024/006538 KR2024006538W WO2025005463A1 WO 2025005463 A1 WO2025005463 A1 WO 2025005463A1 KR 2024006538 W KR2024006538 W KR 2024006538W WO 2025005463 A1 WO2025005463 A1 WO 2025005463A1
Authority
WO
WIPO (PCT)
Prior art keywords
copper
layer
base
ceramic
copper layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
PCT/KR2024/006538
Other languages
English (en)
Korean (ko)
Inventor
김민수
배일석
서진원
김병길
육점국
이효종
문상환
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Rn2 Ceramics Co Ltd
Rn2 Technologies Co Ltd
Original Assignee
Rn2 Ceramics Co Ltd
Rn2 Technologies Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from KR1020240061410A external-priority patent/KR20250001884A/ko
Application filed by Rn2 Ceramics Co Ltd, Rn2 Technologies Co Ltd filed Critical Rn2 Ceramics Co Ltd
Publication of WO2025005463A1 publication Critical patent/WO2025005463A1/fr
Anticipated expiration legal-status Critical
Pending legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/03Use of materials for the substrate
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/09Use of materials for the conductive, e.g. metallic pattern
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/22Secondary treatment of printed circuits
    • H05K3/26Cleaning or polishing of the conductive pattern

Definitions

  • the technical idea of the present invention relates to a ceramic circuit board, and more specifically, to a ceramic circuit board having a cooling structure, a method for manufacturing the same, and a double-sided cooling type power module having the same.
  • Power semiconductor devices which are widely used in mobile devices, home appliances, and automobiles, play a role in converting, processing, and controlling power. Since power semiconductor devices, to which high current and high voltage are applied for power supply, generate a large amount of heat, ceramic circuit boards made of ceramic materials such as Al 2 O 3 , AlN, Zirconia Toughened Alumina (ZTA), and Si 3 N 4 are used. Ceramics have high insulation, mechanical strength, and relatively high heat dissipation performance, and are therefore suitable as substrates for high-power power semiconductor devices.
  • the ceramic circuit board may include a conductive pattern made of aluminum (Al) or copper (Cu) with high thermal conductivity on the ceramic material.
  • a double-sided cooling type power module in which ceramic circuit boards are arranged on both sides of the power semiconductor device to enable cooling on both sides.
  • cooling fins are arranged on the outside of the ceramic circuit board, and heat can be transferred to a water cooler installed externally through the cooling fins.
  • the conventional technology for manufacturing such ceramic circuit boards forms a pattern of a conductive layer using an etching process, and therefore has limitations in the pattern shape.
  • the Mo-Cu alloy conductive spacer has low thermal conductivity, and has a limitation in that it requires an additional process of individually mounting small-sized spacers on a ceramic circuit board.
  • Conventional power modules have a configuration in which a cooling structure is bonded to the outside of a ceramic circuit board using a thermal interface material (TIM) in order to release heat to the outside.
  • a thermal interface material TIM
  • the material constituting the TIM generally has a thermal conductivity of 20 W/mK or less, which is very low compared to copper (380 W/mK) or silicon nitride (80 W/mK) constituting the ceramic circuit board, so there is a limitation in that heat dissipation loss occurs at the bonding interface of the TIM, thereby lowering cooling efficiency.
  • the technical problem to be achieved by the technical idea of the present invention is to provide a ceramic circuit board having excellent heat dissipation performance including a copper structure, a method for manufacturing the same, and a double-sided cooling type power module having the same.
  • a ceramic circuit board having excellent heat dissipation performance including a copper structure, a method for manufacturing the same, and a double-sided cooling type power module having the same are provided.
  • the ceramic circuit board may include: a ceramic substrate including a ceramic layer, a first base copper layer disposed on a first surface of the ceramic layer, and a second base copper layer disposed on a second surface of the ceramic layer; a first copper structure disposed on a portion of the first base copper layer, the first copper structure formed by printing, pressing, and sintering a copper-containing paste, the first copper structure having a differential porosity and including a portion on an upper side having a lower porosity than a lower side that is relatively adjacent to the first base copper layer; and a cooling structure formed by printing, pressing, and sintering a copper-containing paste, and protrudingly disposed so as to be integral with the second base copper layer on a portion of the second base copper layer.
  • the cooling structure may have a fin shape, a groove shape, or a channel shape.
  • the porosity of the first copper structure may decrease from the lower side relatively adjacent to the first base copper layer toward the upper side.
  • the first copper structure may include a first base portion; and a first surface portion disposed on the first base portion and having a lower porosity than the first base portion.
  • the first base portion may have a porosity in a range of more than 5 volume% and less than or equal to 20 volume%
  • the first surface portion may have a porosity in a range of more than 0 volume% and less than or equal to 5 volume%.
  • At least one copper-containing paste is formed by printing, pressing and sintering, and is disposed on at least a portion of the first copper structure.
  • a second copper structure may be further included.
  • the second copper structure may include a region on the upper side having a differential porosity and having a lower porosity than the lower side relatively adjacent to the first copper structure.
  • the porosity of the second copper structure may decrease from the lower side relatively adjacent to the first copper structure toward the upper side.
  • the second copper structure may include a second base portion; and a second surface portion disposed on the second base portion and having a lower porosity than the second base portion.
  • the second base portion may have a porosity in a range of more than 5 volume% and less than or equal to 20 volume%, and the second surface portion may have a porosity in a range of more than 0 volume% and less than or equal to 5 volume%.
  • At least one of the first base copper layer and the second base copper layer may be formed as a TPC copper layer formed by printing, pressing, and sintering a copper-containing paste on the ceramic layer.
  • At least one of the first base copper layer and the second base copper layer may include at least one of a bonded copper layer, a laminated copper layer, and a surface copper layer.
  • the bonding copper layer may be formed using a copper-containing bonding paste including glass frit, inorganic particles, copper oxide particles, copper particles, a solvent and a binder
  • the laminated copper layer may be formed using a copper-containing laminated paste including inorganic particles, copper particles, a solvent and a binder
  • the surface copper layer may be formed using a copper-containing surface paste including copper oxide particles, copper particles, a solvent and a binder.
  • the method for manufacturing the ceramic circuit board may include a first step of providing a ceramic layer including a first surface and a second surface; a second step of printing and pressing a copper-containing paste on the first surface of the ceramic layer to form a first paste layer; a third step of printing and pressing a copper-containing paste on the second surface of the ceramic layer to form a second paste layer; and a fourth step of co-sintering the first paste layer and the second paste layer at a temperature ranging from 500° C. to 800° C.
  • the volume ratio of the first paste layer and the second paste layer that are simultaneously sintered may be in the range of 90% to 100%.
  • the second step and the third step can be performed alternately and repeatedly.
  • the second step, the third step, and the fourth step can be performed repeatedly.
  • a first base copper layer can be formed on the first surface of the ceramic layer, and at the same time, a second base copper layer can be formed on the second surface of the ceramic layer, a first copper structure can be formed on a portion of the first base copper layer, and at the same time, a cooling structure can be formed on a portion of the second base copper layer.
  • the double-sided cooling power module comprises: a lower ceramic circuit board including a lower ceramic layer, a lower first base copper layer, and a lower second base copper layer; a lower first copper structure disposed on a portion of the lower first base copper layer; a lower second copper structure disposed on a portion of the lower first copper structure; and a lower cooling structure disposed on a portion of the lower second base copper layer to protrude integrally with the lower second base copper layer; an upper ceramic circuit board including an upper ceramic layer, an upper first base copper layer, and an upper second base copper layer; an upper first copper structure disposed on a portion of the upper first base copper layer; an upper second copper structure disposed on a portion of the upper first copper structure; and an upper cooling structure disposed on a portion of the upper second base copper layer to protrude integrally with the upper second base copper layer; a first semiconductor element disposed between the lower first copper structure and the upper first copper structure; A second semiconductor element disposed between the lower second copper structure and the upper second copper structure and having
  • the double-sided cooling power module comprises: a lower ceramic circuit board including a lower ceramic layer, a lower first base copper layer, and a lower second base copper layer; a lower first copper structure disposed on a portion of the lower first base copper layer; a lower second copper structure disposed on a portion of the lower first copper structure; and a lower cooling structure disposed on a portion of the lower second base copper layer so as to protrude integrally with the lower second base copper layer; an upper ceramic substrate including an upper ceramic layer, an upper first base copper layer, an upper second base copper layer, and an upper cooling structure disposed on a portion of the upper second base copper layer so as to protrude integrally with the upper second base copper layer; a first semiconductor element disposed between the lower first copper structure and the upper first base copper layer; a second semiconductor element disposed between the lower second copper structure and the upper first base copper layer and having a smaller thickness than the first semiconductor element; And a mold layer covering the first semiconductor element and the second semiconductor element by filling the space between the
  • the ceramic circuit board according to the present invention can form a three-dimensional pattern on a ceramic substrate by using a copper structure formed by printing, pressing, and sintering as a spacer so as to be able to respond to various types of semiconductor elements mounted on the substrate.
  • a copper structure formed by printing, pressing, and sintering as a spacer so as to be able to respond to various types of semiconductor elements mounted on the substrate.
  • electrical conductivity and thermal conductivity are improved, and durability against thermal cycles can be improved.
  • the copper structure is a sintered material rather than a rolled material, there are differences in the microstructure, such as not having the directionality that appears in a rolled material, and there are differences in the degree of inclusion and distribution of pores.
  • the copper structure according to the present invention provides low thermal stress and improved resistance to thermal fatigue destruction by including a lower layer having a high porosity, and furthermore, by including an upper layer having a low porosity, it can prevent bonding defects of power semiconductor devices.
  • the copper structure has a pyramidal shape, a power semiconductor element can be stably mounted.
  • the method for manufacturing a ceramic circuit board according to the present invention can prevent the formation of defects due to heat by performing sintering of a copper structure at a temperature in the range of 500°C to 800°C.
  • surface blasting treatment copper oxide formed on the surface of the copper structure during sintering can be removed to provide a smooth surface, and thus, the bonding of a power semiconductor element mounted on the copper structure can be stably guaranteed.
  • the ceramic circuit board according to the present invention can exclude thermal interface material (TIM) by forming a cooling structure formed of a copper structure integrally with the ceramic circuit board. Accordingly, thermal conductivity can be increased, so that heat dissipation characteristics can be improved, and the TIM bonding process can be omitted, so that process defects can be prevented, process simplification and process cost reduction can be realized.
  • TIM thermal interface material
  • FIGS. 1 and 2 are cross-sectional views of a ceramic circuit board according to one embodiment of the present invention.
  • FIG. 3 is a cross-sectional view illustrating a base copper layer and a copper structure of a ceramic circuit board according to one embodiment of the present invention.
  • FIG. 4 is a photograph showing the microstructure of a copper structure of a ceramic circuit board according to one embodiment of the present invention.
  • FIGS. 5A and 5B are cross-sectional views and photographs illustrating a pyramid-shaped copper structure of a ceramic circuit board according to one embodiment of the present invention.
  • FIG. 7 is a schematic diagram illustrating a method for manufacturing a ceramic circuit board according to an embodiment of the present invention.
  • FIGS. 8A, 8B, and 8C are schematic diagrams illustrating a cooling structure of a ceramic circuit board according to one embodiment of the present invention.
  • Figure 9 is a result of an ultrasonic inspection showing whether a defect occurs depending on the sintering temperature of a ceramic circuit board according to an embodiment of the present invention.
  • FIG. 10 is a photograph showing the surface state of a copper structure of a ceramic circuit board before and after blasting treatment according to one embodiment of the present invention.
  • FIG. 11 is a perspective view illustrating a pair of ceramic circuit boards for forming a double-sided cooling power module according to one embodiment of the present invention.
  • FIGS. 12 and 13 are cross-sectional views illustrating a double-sided cooling power module according to one embodiment of the present invention.
  • a layer formed "on" another layer may refer to a layer formed directly on the other layer, or may refer to a layer formed on an intermediate layer or intermediate layers formed on the other layer. It should be noted that the meanings of "upper” and “lower” in this specification are relative, and the direction upward from the ceramic substrate is described as “upper”, and the direction downward is described as “lower.”
  • power semiconductor devices are exemplary, and cases composed of other semiconductor devices are also included in the technical spirit of the present invention.
  • FIGS. 1 and 2 are cross-sectional views of a ceramic circuit board according to one embodiment of the present invention.
  • the ceramic circuit board (1) may include a ceramic substrate (110), a first copper structure (150), and a cooling structure (170).
  • the ceramic circuit board (100) may include a ceramic substrate (110), a first copper structure (150), a second copper structure (160), and a cooling structure (170).
  • the ceramic substrate (110) may include a ceramic layer (120), a first base copper layer (130), and a second base copper layer (140).
  • the ceramic layer (120) may have a first surface (121) and a second surface (122) that face each other. In FIGS. 1 and 2, the first surface (121) is illustrated as an upper surface and the second surface (122) is illustrated as a lower surface with respect to the ceramic layer (120).
  • the ceramic layer (120) may have excellent thermal conductivity and electrical insulation.
  • the ceramic layer (120) may be formed of a ceramic material, and may include, for example, at least one of Al 2 O 3 , AlN, Zirconia Toughened Alumina (ZTA), and Si 3 N 4 .
  • the first base copper layer (130) can be disposed on the first surface (121) of the ceramic layer (120).
  • the first base copper layer (130) can have a total thickness in the range of, for example, 100 ⁇ m to 1000 ⁇ m, and can have a total thickness of, for example, about 300 ⁇ m.
  • the second base copper layer (140) may be disposed on the second surface (122) opposite to the first surface (121) of the ceramic layer (120).
  • the second base copper layer (140) may function as a warpage prevention layer that prevents the ceramic layer (120) from warping during a sintering process for forming the first base copper layer (130) and a sintering process for forming the first copper structure (150) and the second copper structure (160).
  • the second base copper layer (140) may provide a path for dissipating heat generated from a power semiconductor element to the outside.
  • a cooling structure (170) may be formed integrally with the second base copper layer (140).
  • the second base copper layer (140) may be formed as a single layer or as a plurality of layers.
  • the second base copper layer (140) can be formed in the same manner as the first base copper layer (130).
  • the second base copper layer (140) can include the same material as the first base copper layer (130) and can be formed at the same time.
  • the first base copper layer (130) and the second base copper layer (140) may be formed as TPC (thick printed copper) copper layers using a TPC (thick printed copper) technology.
  • the TPC technology may refer to a technology of forming a copper layer having a predetermined thickness by printing, pressing, and sintering using a copper-containing paste.
  • the TPC copper layer may be formed by printing a copper-containing paste on one or both sides of a ceramic layer (120) to form a paste layer, and pressing and sintering the paste layer. Since the TPC technology forms the TPC copper layer using a screen printing method, it does not require an additional etching process, and can freely implement various patterning shapes.
  • the TPC technology may allow one layer formed in one process cycle of printing, pressing, and sintering to have a very small thickness, and the one layer may have a thickness in the range of, for example, 10 ⁇ m to 100 ⁇ m.
  • the thickness of the TPC copper layer can be increased by repeatedly performing the above process cycle to form multiple layers, thickness control can be facilitated.
  • the TPC copper layer can secure uniformity in thickness, surface quality, etc. as a whole.
  • nickel (Ni), silver (Ag), gold (Au), etc. can be plated on the TPC copper layer.
  • an additional etching process may be required when applying the DBC technology, the DPC technology, or the AMB technology. Therefore, when using this etching process, there is a limitation in that there is a limitation on the pattern shape, and in order to respond to various types of semiconductor devices, it may be difficult to have a difference in thickness between patterns or to form a second pattern and a third pattern on the pattern. On the other hand, when applying the TPC technology to form the first base copper layer (130), the pattern can be easily formed during printing, and an additional etching process may not be required.
  • the first copper structure (150) may be disposed on a portion of the ceramic substrate (110), for example, on a portion of the first base copper layer (130).
  • the first copper structures (150) may have substantially all the same height.
  • the height may refer to the height from the ceramic substrate (110).
  • the second copper structure (160) may be arranged on at least a portion of the first copper structure (150). As the second copper structure (160) is formed on at least a portion of the first copper structure (150), the portion where the second copper structure (160) is additionally formed may have a higher height than the portion where only the first copper structure (150) is formed.
  • the first copper structure (150) and the second copper structure (160) can be formed using the above-described TPC technology that forms a copper layer by printing, pressing, and sintering. Therefore, the first structure (150) and the second copper structure (160) can be a sintered body made of substantially the same material.
  • the second copper structure (160) can be laminated one or more times on the first copper structure (150). As an example, FIG. 2 shows that one layer of the second copper structure (160) is laminated on a portion of the first copper structure (150).
  • the present invention is not limited thereto, and the second copper structure (160) can be formed in two or more layers in order to adjust the height of the copper structure as needed.
  • the first copper structure (150) and the second copper structure (160) can provide a space in which the power semiconductor element is mounted, and can perform the function of a spacer that corrects a thickness deviation of the power semiconductor element.
  • the height at which the power semiconductor element is placed can be changed by the arrangement of the first copper structure (150) and the second copper structure (160). That is, as the second copper structure (160) is selectively formed on a portion of the first copper structure (150), the height provided when the first copper structure (150) and the second copper structure (160) are included can be greater than the height provided when only the first copper structure (150) is included.
  • the height can refer to the height from the ceramic substrate (110). Copper structures having different heights are formed, and thus, the thickness deviation of power semiconductor elements having different thicknesses can be corrected.
  • the first copper structure (150) and the second copper structure (160) may have the same planar area, or the second copper structure (160) may have a smaller planar area than the first copper structure (150).
  • first copper structure (150) and the second copper structure (160) can additionally perform the function of wiring that provides an electrical passage.
  • the first copper structure (150) and the second copper structure (160) can be applied with a high current or high voltage from the power semiconductor element.
  • the first copper structure (150) and the second copper structure (160) can be integrated by sintering.
  • At least one of the first copper structure (150) and the second copper structure (160) may have a surface from which oxide has been removed by blasting treatment.
  • the cooling structure (170) may be protruded and positioned integrally with the second base copper layer (140) on the ceramic substrate (110), for example, on a portion of the second base copper layer (140).
  • the cooling structure (170) may have a fin shape, a groove shape, or a channel shape.
  • the cooling structure (170) may include copper or a copper alloy.
  • the cooling structure (170) can be formed using the above-described TPC technology that forms a copper layer by printing, pressing, and sintering a copper-containing paste.
  • the cooling structure (170) can be formed continuously in the process of forming the second base copper layer (140). Therefore, the cooling structure (170) can be integrated with the second base copper layer (140).
  • the second base copper layer (140) and the cooling structure (170) can include the same material.
  • FIG. 3 is a cross-sectional view illustrating a base copper layer and a copper structure of a ceramic circuit board according to one embodiment of the present invention.
  • the first base copper layer (130) may be a sintered body of a copper-containing paste formed by TPC technology.
  • the first copper structure (150) and the second copper structure (160) may be sintered bodies of a copper-containing paste formed by TPC technology.
  • the first base copper layer (130), the first copper structure (150), and the second copper structure (160) can be formed by commonly printing a copper-containing paste to form a paste layer and pressing and sintering the paste layer.
  • the first base copper layer (130) may be disposed on a portion of the ceramic layer (120).
  • the first base copper layer (130) may be formed using the TPC technology described above.
  • the first base copper layer (130) may be composed of a plurality of layers.
  • the first base copper layer (130) may include, for example, at least one of a bonding copper layer (131), a laminated copper layer (132), and a surface copper layer (133).
  • the thickness of the first base copper layer (130) can be varied by controlling the thickness of the relatively thick laminated copper layer (132).
  • the laminated copper layer (132) can have a greater thickness than the bonded copper layer (131) and the surface copper layer (133).
  • the bonded copper layer (131) and the surface copper layer (133) can have the same thickness or different thicknesses.
  • the bonded copper layer (131) can have a thickness of, for example, 1 ⁇ m to 100 ⁇ m, for example, about 20 ⁇ m.
  • the laminated copper layer (132) can have a thickness of, for example, 100 ⁇ m to 1000 ⁇ m.
  • the surface copper layer (133) can have a thickness of, for example, 1 ⁇ m to 100 ⁇ m, for example, about 30 ⁇ m.
  • the bonding copper layer (131) may be disposed on at least a portion of the ceramic layer (120).
  • the laminated copper layer (132) may be disposed on the bonding copper layer (131).
  • the surface copper layer (133) may be disposed on the laminated copper layer (132).
  • this is exemplary and the technical idea of the present invention is not limited thereto.
  • the first base copper layer (130) may be configured to include the bonding copper layer (131) and the surface copper layer (133), excluding the laminated copper layer (132).
  • the first base copper layer (130) may be configured to include the bonding copper layer (131) and the laminated copper layer (132), excluding the surface copper layer (133).
  • the bonding copper layer (131) can be formed by forming a bonding paste layer by printing a copper-containing bonding paste on the ceramic layer (120) using a screen printing method or the like, drying to remove the solvent, pressing the dried bonding paste layer, and then heating to sinter it.
  • the laminated copper layer (132) can be formed by printing a copper-containing laminated paste on the bonded copper layer (131) using a screen printing method or the like to form a laminated paste layer, then drying to remove the solvent, pressing the dried laminated paste layer, and then heating to sinter it.
  • the surface copper layer (133) can be formed by printing a copper-containing surface paste on the laminated copper layer (132) using a screen printing method or the like to form a surface paste layer, then drying to remove the solvent, pressing the dried surface paste layer, and then heating to sinter it.
  • the internal pores of the bonding paste layer, the laminated paste layer, and the surface paste layer can be reduced and the uniformity of height can be secured.
  • the above-described printing, pressing, and sintering steps can be performed repeatedly. For example, after forming one paste layer in one cycle of the printing and pressing, the printing and pressing can be performed again to further form one subsequent paste layer on the previously formed paste layer, and this can be repeated to form a plurality of paste layers.
  • the plurality of paste layers can be sintered together.
  • the copper layer can be formed. That is, sintering can be performed once or more for one copper layer constituting the first base copper layer (130). The number of times of the printing, pressing, and sintering can be varied.
  • the above copper-containing bonding paste may include, for example, copper particles, glass frit, inorganic particles, copper oxide particles, a solvent and a binder.
  • the copper-containing laminate paste may include, for example, copper particles, inorganic particles, a solvent, and a binder. Compared to the copper-containing bonding paste, the copper-containing laminate paste may not include glass frit and copper oxide particles.
  • the copper-containing surface paste may include copper particles, copper oxide particles, a solvent, and a binder. Compared to the copper-containing bonding paste, the copper-containing surface paste may not include glass frit and inorganic particles.
  • the above glass frit is a sintering aid that helps sintering of copper (Cu) particles and can provide better bonding between the ceramic layer (120) and the bonding copper layer (131).
  • the above inorganic particles may include at least one powder of Al 2 O 3 , CaO, and ZrO 2 .
  • the above inorganic particles may perform a function of reducing the shrinkage rate of the paste.
  • the shrinkage rate may be measured by printing the paste in a disk shape, drying and sintering it, and comparing the diameter of the disk after drying and after sintering.
  • the above copper oxide particles may include at least one of CuO and Cu 2 O, and may perform a function of improving bonding properties with a component to be bonded.
  • the above copper oxide particles may form a process liquid phase during the sintering process.
  • the ceramic layer (120) includes alumina (Al 2 O 3 )
  • the copper oxide may react with alumina to form CuAlO 2 , CuAl 2 O 4 , etc., thereby improving bonding properties.
  • the above copper particles may be composed of copper and may be a main component constituting the first base copper layer (130).
  • the above copper particles may include fine copper particles having an average particle diameter ranging from 1 ⁇ m to 10 ⁇ m and may be included in 60 wt% to 95 wt% of the paste.
  • the shrinkage ratio of the copper-containing laminate paste may be higher than the shrinkage ratio of the copper-containing bonding paste.
  • the shrinkage ratio of the copper-containing surface paste may be higher than the shrinkage ratio of the copper-containing bonding paste and the shrinkage ratio of the copper-containing bonding paste.
  • the shrinkage ratio of the copper-containing bonding paste may be, for example, 0% to 3%.
  • the shrinkage ratio of the copper-containing laminate paste may be, for example, 3% to 9%.
  • the shrinkage ratio of the copper-containing surface paste may be, for example, 10% to 15%.
  • the copper-containing bonding paste, the copper-containing laminate paste, and the copper-containing surface paste can change the types and contents of glass frit, inorganic particles, copper oxide particles, copper particles, solvent, and binder in order to implement a desired thermal expansion coefficient and shrinkage ratio.
  • composition and paste for the first base copper layer (130) described above can be equally applied to the second base copper layer (140).
  • the first copper structure (150) may be placed on a portion of the first base copper layer (130).
  • the first copper structure (150) may have a thermal expansion coefficient in the range of, for example, 5 x 10 -6 /°C to 20 x 10 -6 /°C in order to reduce a difference in thermal expansion coefficient with respect to a power semiconductor device mounted thereon.
  • the first copper structure (150) may be a porous structure having pores therein.
  • the first copper structure (150) may have a differential porosity. This means that the first copper structure (150) includes a region on the upper side having a lower porosity than the lower side that is relatively adjacent to the first base copper layer (130).
  • the porosity of the first copper structure (150) may decrease from the lower side relatively adjacent to the first base copper layer (130) toward the upper side.
  • the first copper structure (150) may be composed of a plurality of layers and may include a first base portion (151) and a first surface portion (152) that is disposed on the first base portion (151) and has a lower porosity than the first base portion (151).
  • the first base portion (151) may have a porosity in a range of, for example, more than 5 vol% and less than or equal to 20 vol%.
  • the first surface portion (152) may have a porosity in a range of, for example, more than 0 vol% and less than or equal to 5 vol%.
  • the pores perform a buffer function against thermal shock, thereby reducing thermal stress and increasing resistance to thermal fatigue destruction due to thermal stress under repeated thermal history.
  • the first surface portion (152) since the first surface portion (152) has a relatively low porosity, it can have a smooth surface, and thus the bonding of the power semiconductor element mounted thereon can be improved. If the first surface portion (152) has a high porosity, void defects may remain on the bonding surface due to the pores, and the bonding of the power semiconductor element may become poor. Therefore, it is desirable to control the first surface portion (152) so that there are no pores or the porosity is low.
  • the particle size and fraction of the copper particles included in the paste can be controlled. If the particle size of the copper particles is large or the fraction is low, the porosity can increase, and if the particle size of the copper particles is small or the fraction is large, the porosity can decrease.
  • the first paste forming the first base portion (151) may include copper particles having an average particle diameter in a range of more than 3 ⁇ m and less than or equal to 10 ⁇ m.
  • the second paste forming the first surface portion (152) may include copper particles having an average particle diameter in a range of 100 nm to 3 ⁇ m. That is, the average particle diameter of the copper particles included in the second paste may be smaller than the average particle diameter of the copper particles included in the first paste. Due to this difference in the average particle diameters of the copper particles, the first surface portion (152) may have a denser microstructure and a lower porosity than the first base portion (151).
  • the first copper structure (150) can have an overall thickness in the range of, for example, 100 ⁇ m to 2000 ⁇ m.
  • the first base portion (151) can have a greater thickness than the first surface portion (152).
  • the first base portion (151) can have a thickness in the range of, for example, 100 ⁇ m to 1900 ⁇ m.
  • the first surface portion (152) can have a thickness in the range of, for example, 1 ⁇ m to 100 ⁇ m, for example, about 20 ⁇ m.
  • the first copper structure (150) can be formed using the TPC technology described above.
  • the first copper structure (150) can be formed using a copper-containing paste including copper particles, inorganic particles, a solvent, and a binder.
  • the copper-containing paste can further include copper oxide particles.
  • the first copper structure (150) can be formed by printing the copper-containing paste using a screen printing method or the like to form a paste layer, drying to remove the solvent, pressing the dried paste layer, and then heating to sinter it.
  • the above-described printing, pressing, and sintering steps can be performed repeatedly. For example, after forming one paste layer in one cycle of the printing and pressing, the printing and pressing can be performed again to further form one subsequent paste layer on the previously formed paste layer, and this can be repeated a plurality of times to form a plurality of paste layers.
  • the plurality of paste layers can be sintered together.
  • the copper layer can be formed. That is, sintering can be performed one or more times for one copper layer constituting the first copper structure (150). The number of times of the printing, pressing, and sintering can be varied.
  • the second copper structure (160) may be arranged on at least a portion of the first copper structure (150).
  • the second copper structure (160) may be formed using the TPC technique described above.
  • the second copper structure (160) may have a thermal expansion coefficient in the range of, for example, 5 x 10 -6 /° C. to 20 x 10 -6 /° C. in order to reduce a difference in thermal expansion coefficient with respect to a power semiconductor device mounted thereon.
  • the second copper structure (160) may be a porous structure having pores inside.
  • the second copper structure (160) may have a differential porosity. This means that the second copper structure (160) includes a region on the upper side having a lower porosity than the lower side that is relatively adjacent to the first copper structure (150).
  • the porosity of the second copper structure (160) may decrease from the lower side toward the upper side relative to the first copper structure (150).
  • the second copper structure (160) may be composed of a plurality of layers and may include a second base portion (161) and a second surface portion (162) that is disposed on the second base portion (161) and has a lower porosity than the second base portion (161).
  • the second base portion (161) may have a porosity in a range of, for example, more than 5 vol% and less than or equal to 20 vol%.
  • the second surface portion (162) may have a porosity in a range of, for example, more than 0 vol% and less than or equal to 5 vol%.
  • the first paste forming the second base portion (161) may include copper particles having an average particle diameter in a range of more than 3 ⁇ m and less than or equal to 10 ⁇ m.
  • the second paste forming the second surface portion (162) may include copper particles having an average particle diameter in a range of 100 nm to 3 ⁇ m.
  • the second copper structure (160) can have an overall thickness in the range of, for example, 100 ⁇ m to 2000 ⁇ m.
  • the second base portion (161) can have a greater thickness than the second surface portion (162).
  • the second base portion (161) can have a thickness in the range of, for example, 100 ⁇ m to 1900 ⁇ m.
  • the second surface portion (162) can have a thickness in the range of, for example, 1 ⁇ m to 100 ⁇ m, for example, about 20 ⁇ m.
  • the second copper structure (160) can be formed using the TPC technology described above.
  • the second copper structure (160) can be formed using a copper-containing paste including copper particles, inorganic particles, a solvent, and a binder.
  • the second base portion (161) may be identical or similar to the first base portion (151), and the second surface portion (162) may be identical or similar to the first surface portion (152).
  • the second copper structure (160) has a different structure than the first copper structure (150), has a different composition material, or is formed by a different manufacturing method.
  • FIG. 4 is a photograph showing the microstructure of a copper structure of a ceramic circuit board according to one embodiment of the present invention.
  • the internal pores of the first base portion (151) and the first surface portion (152) of the first copper structure (150) are shown.
  • the first surface portion (152) has a low porosity, and the size of each pore is also small. That is, the first surface portion (152) has a dense microstructure.
  • the Mo-Cu spacer according to the prior art is a metalworking material that substantially does not include pores inside and has a porosity of about 0%, so it has high thermal stress and low thermal fatigue fracture characteristics.
  • the copper structure according to the present invention includes a lower layer having a high porosity, thereby providing low thermal stress and improved resistance to thermal fatigue fracture, and further includes an upper layer having a low porosity, thereby preventing bonding defects of power semiconductor devices.
  • FIGS. 5A and 5B are cross-sectional views and photographs illustrating a pyramid-shaped copper structure of a ceramic circuit board according to one embodiment of the present invention.
  • the first copper structure (150) may have a truncated pyramid shape in which the planar area of the upper side is smaller than that of the lower side as the planar area decreases from the lower side relatively adjacent to the first base copper layer (130) to the upper side. That is, the first copper structure (150) may have a trapezoidal vertical cross-sectional shape.
  • the first copper structure (150) may have a horizontal cross-sectional shape of a polygon such as a triangle, a square, a pentagon, a hexagon, or a circle such as a square, an ellipse, a semicircle, or the like.
  • the first copper structure (150) has a pyramidal shape, a power semiconductor element can be stably mounted. In addition, an undercut phenomenon formed by etching can be prevented.
  • pyramidal shapes can be formed as follows.
  • the first layer (151_1) of the first base portion (151) and then sintering After printing and pressing the first layer (151_1) of the first base portion (151) and then sintering, it can naturally shrink due to volume reduction caused by evaporation of the solvent and sintering of the copper particles. At this time, the lower side of the first layer (151_1) is attached to the first base copper layer (130), so that shrinkage occurs little, while the upper side shrinks greatly. Then, when the second layer (151_2) is printed, the area of the upper side that has shrunk corresponds to the area, so that the lower area of the second layer (150_2) is reduced. When the second layer (151_2) is sintered, the upper side shrinks more than the lower side, similar to the first layer (150_1).
  • a plurality of layers having an upper side having a smaller area than the lower side are formed.
  • a first surface portion (152) having an upper side having a smaller area than a lower side is formed on the nth layer (150_n). Accordingly, a first copper structure (150) having a pyramidal shape can be formed.
  • the application area of the paste applied during printing can be reduced from the bottom to the top using TPC technology to implement the pyramidal shape.
  • the application area can be reduced to 1 area% to 10 area%, for example, 3 area% to 5 area%.
  • the second copper structure (160) may have a pyramidal shape whose planar area decreases from the lower side to the upper side relatively adjacent to the first copper structure (150).
  • FIG. 5b photographs of an actual implementation of such a pyramid-shaped copper structure are shown.
  • first copper structure (150) and the second copper structure (160) can be equally applied to the cooling structure (170).
  • the cooling structure (170) may be positioned to protrude over a portion of the second base copper layer (140).
  • the cooling structure (170) may be formed using the TPC technique described above.
  • the cooling structure (170) may be formed using a copper-containing paste including copper particles, inorganic particles, a solvent, and a binder.
  • the cooling structure (170) may have a coefficient of thermal expansion in the range of, for example, 5 x 10 -6 /° C. to 20 x 10 -6 /° C.
  • the cooling structure (170) may be a porous structure having pores therein.
  • the cooling structure (170) may have differential porosity.
  • the cooling structure (170) includes a region on the upper side having a lower porosity than the lower side that is relatively adjacent to the second base copper layer (140).
  • the cooling structure (170) may have a porosity that decreases from the lower side relatively adjacent to the second base copper layer (140) toward the upper side.
  • the cooling structure (170) may be formed of a plurality of layers, and may include a base portion and a surface portion disposed on the base portion and having a lower porosity than the base portion.
  • the base portion may have a porosity in a range of, for example, more than 5 vol% and less than or equal to 20 vol%.
  • the surface portion may have a porosity in a range of, for example, more than 0 vol% and less than or equal to 5 vol%.
  • the first paste forming the base portion may include copper particles having an average particle diameter in a range of more than 3 ⁇ m and less than or equal to 10 ⁇ m.
  • the second paste forming the surface portion may include copper particles having an average particle diameter in a range of 100 nm to 3 ⁇ m.
  • the base portion may be identical to or similar to the first base portion (151) and the second base portion (161), and the surface portion may be identical to or similar to the first surface portion (152) and the second surface portion (162).
  • the cooling structure (170) may have a truncated pyramid shape in which the planar area is smaller at the top than at the bottom as the planar area decreases from the bottom side relatively adjacent to the second base copper layer (140) to the top side. That is, the cooling structure (170) may have a trapezoidal vertical cross-sectional shape. In addition, the cooling structure (170) may have a polygonal shape such as a triangle, a square, a pentagon, a hexagon, or a circle such as a square, an ellipse, a semicircle, or the like in the horizontal cross-section. The method for manufacturing such a truncated pyramid shape is the same as described above with respect to the first copper structure (150).
  • FIG. 6 is a flow chart illustrating a method for manufacturing a ceramic circuit board according to an embodiment of the present invention.
  • a method for manufacturing a ceramic circuit board may include a first step (S110) of providing a ceramic layer including a first surface and a second surface; a second step (S120) of forming a first paste layer by printing and pressing a copper-containing paste on the first surface of the ceramic layer; a third step (S130) of forming a second paste layer by printing and pressing a copper-containing paste on the second surface of the ceramic layer; and a fourth step (S140) of simultaneously sintering the first paste layer and the second paste layer at a temperature ranging from 500°C to 800°C.
  • the second step (S120) and the third step (S130) may be performed alternately and repeatedly.
  • the second step (S120), the third step (S130), and the fourth step (S140) may be performed repeatedly.
  • a copper-containing paste may be formed by screen printing.
  • the printing step may include a drying step intentionally performed to remove all or part of the solvent contained in the paste layer by maintaining the temperature in the range of 10° C. to 100° C. in the air. Alternatively, the drying may be performed unintentionally by natural drying.
  • the paste layer can be pressed to form a uniform thickness.
  • the boundary of the paste layer can have a higher viscosity than the center because the flow speed of the copper-containing paste is reduced, and can be formed to a thick thickness. By pressing the paste layer, such thickness deviation can be reduced. In addition, the internal pores of the paste layer can be removed or reduced.
  • the copper particles contained in the paste layer can be sintered.
  • the sintering step can be performed in an inert atmosphere, such as a nitrogen atmosphere, an argon atmosphere, or the like, or can be performed in an air atmosphere.
  • the sintering step can be performed in a continuous heat treatment furnace, such as a muffle type heat treatment furnace, or in a batch type heat treatment furnace, such as a box oven.
  • the above sintering step can be performed at a temperature of, for example, less than 900° C., and can be performed, for example, at a temperature in the range of 500° C. to 800° C. for 10 minutes to 120 minutes.
  • the sintering step can include a bake out step and a liquid-phase sintering step of copper particles contained in the paste layer by supplying a small amount of water vapor or oxygen in a nitrogen atmosphere at a temperature in the range of 300° C. to 500° C. to remove the binder contained in the paste layer.
  • this is exemplary and the technical idea of the present invention is not limited thereto, and the bake out step can be omitted.
  • the ceramic layer may warp during sintering. To prevent this, the warp phenomenon can be prevented by forming paste layers on both sides of the ceramic layer and sintering them together.
  • the volume ratio of the first paste layer and the second paste layer may be, for example, in the range of 90% to 100%.
  • the volume ratio may be a percentage obtained by dividing the volume of the paste layer having a small volume by the volume of the paste layer having a large volume.
  • the volume can be calculated from the weight of the paste layer.
  • the above printing step, the pressing step, and the sintering step can be performed repeatedly. For example, after the printing step and the pressing step are performed in one cycle to form one paste layer, the printing step and the pressing step are performed again to further form one subsequent paste layer on the previously formed paste layer, thereby forming a plurality of paste layers.
  • the plurality of paste layers can be sintered together.
  • the copper layer can be formed. That is, the sintering step can be performed one or more times for one copper layer. The number of times of the printing step, the pressing step, and the sintering step can be variously changed.
  • a first base copper layer, a second base copper layer, a first copper structure, a second copper structure, and a cooling structure can be formed.
  • Each of the first copper structure or the second copper structure may be formed to have a differential porosity.
  • the first and second copper structures may include a region on the upper side having a lower porosity than the lower side.
  • Each of the first copper structure or the second copper structure can be formed as a step of forming a base portion; and a step of forming a surface portion on the base portion having a lower porosity than the base portion.
  • the step of forming the base portion can be performed using a paste including copper particles having an average particle diameter in a range of more than 3 ⁇ m and less than or equal to 10 ⁇ m.
  • the step of forming the surface portion can be performed using a paste including copper particles having an average particle diameter in a range of 100 nm to 3 ⁇ m on the first base portion.
  • the base portion can have a porosity in a range of more than 5 vol% and less than or equal to 20 vol%.
  • the surface portion can have a porosity in a range of more than 0 vol% and less than or equal to 5 vol%.
  • the above-described base portion can include a first base portion and a second base portion, and the above-described surface portion can include a first surface portion and a second surface portion.
  • the first copper structure can be formed by reducing the application area of the copper-containing paste from a lower side relatively adjacent to the first base copper layer toward an upper side when performing the printing step, so that the first copper structure has a truncated pyramid shape.
  • the second copper structure can be formed by reducing the application area of the copper-containing paste from a lower side relatively adjacent to the first copper structure toward an upper side when performing the printing step, so that the second copper structure has a truncated pyramid shape.
  • the cooling structure can be formed by reducing the application area of the copper-containing paste from a lower side relatively adjacent to the second base copper layer toward an upper side when performing the printing step, so that the cooling structure has a truncated pyramid shape.
  • the above cooling structure may be formed to protrude over a portion of the second base copper layer of the ceramic substrate.
  • the method for manufacturing a ceramic circuit board (S100) may further include a step (S150) of blasting the surface of at least one of the base copper layer, the first copper structure, and the second copper structure.
  • the above blasting treatment step (S150) can treat the surface of at least one of the base copper layer, the first copper structure, and the second copper structure by blasting it with ceramic particles such as sand.
  • Solder is applied on the first copper structure and the second copper structure, and a power semiconductor element is mounted.
  • the process of sintering the first copper structure and the second copper structure is heat-treated at a high temperature in the air, so that a copper oxide layer may be formed on the surface.
  • oxidation by oxygen may occur.
  • the copper oxide layer may reduce the adhesion of the power semiconductor element to the first copper structure and the second copper structure. Therefore, after forming the first copper structure and the second copper structure, the copper oxide layer may be removed by blasting fine-diameter ceramic particles on the surfaces of the first copper structure and the second copper structure.
  • the blasting may be referred to as sand blasting.
  • a case in which a base copper layer is blasted is also included in the technical idea of the present invention.
  • FIG. 7 is a schematic diagram illustrating a method for manufacturing a ceramic circuit board according to an embodiment of the present invention.
  • a copper-containing paste is printed and pressed on a first surface of a ceramic layer (120) to form a first paste layer
  • a copper-containing paste is printed and pressed on a second surface of the ceramic layer (120) to form a second paste layer
  • the first paste layer and the second paste layer are simultaneously sintered at a temperature ranging from 500° C. to 800° C.
  • a first base copper layer (130) is formed on the first surface of the ceramic layer (120)
  • a second base copper layer (140) is formed on the second surface of the ceramic layer (120).
  • a copper-containing paste is printed and pressed onto the first surface of the ceramic layer (120), that is, onto a portion of the first base copper layer (130), to form a first paste layer
  • a copper-containing paste is printed and pressed onto the second surface of the ceramic layer (120), that is, onto a portion of the second base copper layer (140), to form a second paste layer
  • the first paste layer and the second paste layer are co-sintered at a temperature in the range of 500° C. to 800° C.
  • a first copper structure (150) is formed on a portion of the first base copper layer (130) on the first surface of the ceramic layer (120), and at the same time, at least a portion of a cooling structure (170) is formed on a portion of the second base copper layer (140) on the second surface of the ceramic layer (120).
  • a copper-containing paste is printed and pressed onto the first surface of the ceramic layer (120), that is, onto a portion of the first copper structure (150), to form a first paste layer
  • a copper-containing paste is printed and pressed onto the second surface of the ceramic layer (120), that is, onto a portion of the cooling structure (170), to form a second paste layer
  • the first paste layer and the second paste layer are co-sintered at a temperature in the range of 500° C. to 800° C.
  • At least one second copper structure (160) is formed on a portion of the first copper structure (150) on the first surface of the ceramic layer (120), and at the same time, a cooling structure (170) is formed on a portion of the second base copper layer (140) of the second surface of the ceramic layer (120).
  • the cooling structure (170) may be integral with the second base copper layer (140).
  • the method described in Fig. 7 is exemplary, and the technical idea of the present invention is not limited thereto. That is, the first paste layer and the second paste layer, which are formed on both sides of the ceramic layer (120) and sintered simultaneously, are performed so that they have a volume ratio in the range of 90% to 100%, thereby preventing the ceramic layer (120) from warping during sintering.
  • volume ratio range various changes are possible within the above-described volume ratio range, such as sintering the first base copper layer (130) and the cooling structure (170) together, sintering the second base copper layer (140) and the first copper structure (150) together, or sintering the second base copper layer (140) and the second copper structure (160) together.
  • FIGS. 8A, 8B, and 8C are schematic diagrams illustrating a cooling structure of a ceramic circuit board according to one embodiment of the present invention.
  • a fin-type cooling structure (170a) having a shape in which multiple fins protrude is illustrated.
  • a groove-type cooling structure (170b) having a shape in which a plurality of grooves (172) are provided on a flat plate (171) is illustrated.
  • a channel-type cooling structure (170c) having a shape in which a plurality of channels (174) are provided in a flat plate (173) is illustrated.
  • cooling structure (170) may have various shapes, which is also included in the technical concept of the present invention.
  • Figure 9 is a result of an ultrasonic inspection showing whether a defect occurs depending on the sintering temperature of a ceramic circuit board according to an embodiment of the present invention.
  • the sintering temperature of the base copper layer, the first copper structure, and the second copper structure is preferably lower than 900°C, and for example, a temperature in the range of 500°C to 800°C is preferable.
  • FIG. 10 is a photograph showing the surface state of a copper structure of a ceramic circuit board before and after blasting treatment according to one embodiment of the present invention.
  • FIG. 10 the surface state of the copper structure before and after blasting treatment is shown.
  • blasting treatment is not performed, it can be seen that copper oxide exists on the surface of the copper structure and that the copper structure has a rough surface.
  • the copper oxide is removed by blasting treatment, and a smooth surface is obtained, and the surface becomes smoother as the number of blasting cycles increases. Therefore, after blasting treatment, the power semiconductor element mounted on the copper structure can be more stably joined.
  • FIG. 11 is a perspective view illustrating a pair of ceramic circuit boards for forming a double-sided cooling power module according to one embodiment of the present invention.
  • a lower ceramic circuit board (100_D) and an upper ceramic circuit board (100_U) forming a double-sided cooling power module are illustrated.
  • the lower ceramic circuit board (100_D) may include a lower ceramic substrate (110_D), a lower first copper structure (150_D), and a lower second copper structure (160_D).
  • the lower ceramic substrate (110_D) may include a lower ceramic layer (120_D), a lower first base copper layer (130_D), and a lower second base copper layer (140_D).
  • the lower ceramic circuit board (100_D) may include a lower cooling structure (170_D) integrated into the lower second base copper layer (140_D).
  • the upper ceramic circuit board (100_U) may include an upper ceramic substrate (110_U), an upper first copper structure (150_U), and an upper second copper structure (160_U).
  • the upper ceramic substrate (110_U) may include an upper ceramic layer (120_U), an upper first base copper layer (130_U), and an upper second base copper layer (140_U).
  • the upper ceramic circuit board (100_U) may include an upper cooling structure (170_U) integrated into the upper second base copper layer (140_U).
  • FIGS. 12 and 13 are cross-sectional views illustrating a double-sided cooling power module according to one embodiment of the present invention.
  • a double-sided cooling power module (10) may include a lower ceramic circuit board (100_D), an upper ceramic circuit board (100_U), a first power semiconductor element (20), a second power semiconductor element (30), an element attachment layer (40), and a mold layer (50).
  • the lower ceramic circuit board (100_D) may include a lower ceramic substrate (110_D), a lower first copper structure (150_D), and a lower second copper structure (160_D).
  • the lower ceramic substrate (110_D) may include a lower ceramic layer (120_D), a lower first base copper layer (130_D), and a lower second base copper layer (140_D).
  • the lower ceramic circuit board (100_D) may include a lower cooling structure (170_D) that protrudes and is integral with the lower second base copper layer (140_D) on a portion of the lower second base copper layer (140_D).
  • the upper ceramic circuit board (100_U) may include an upper ceramic substrate (110_U), an upper first copper structure (150_U), and an upper second copper structure (160_U).
  • the upper ceramic substrate (110_U) may include an upper ceramic layer (120_U), an upper first base copper layer (130_U), and an upper second base copper layer (140_U).
  • the upper ceramic circuit board (100_U) may include an upper cooling structure (170_U) that protrudes integrally with the upper second base copper layer (140_U) on a portion of the upper second base copper layer (140_U).
  • the lower ceramic circuit board (100_D) and the upper ceramic circuit board (100_U) can be placed facing each other.
  • a first power semiconductor element (20) and a second power semiconductor element (30) may be placed between a lower ceramic circuit board (100_D) and an upper ceramic circuit board (100_U).
  • the lower ceramic circuit board (100_D) and the upper ceramic circuit board (100_U) may perform a function of discharging heat generated from the first power semiconductor element (20) and the second power semiconductor element (30) to the outside.
  • This heat dissipation can be achieved by a lower cooling structure (170_D) arranged on the outer surface of a lower ceramic circuit board (100_D) and an upper cooling structure (170_U) arranged on the outer surface of an upper ceramic circuit board (100_U).
  • the lower cooling structure (170_D) and the upper cooling structure (170_U) can increase the heat dissipation efficiency by increasing the surface area.
  • the first power semiconductor element (20) and the second power semiconductor element (30) may be, for example, a GTO (gate turn-off thyristor) semiconductor element or an IGBT (insulated gate bipolar mode transistor) semiconductor element, and may perform an operation of converting power supplied from a power supply unit such as a battery into power for driving a motor through a switching operation and supplying the converted power.
  • the first power semiconductor element (20) and the second power semiconductor element (30) may include electrode members formed on the upper or lower portions.
  • the first power semiconductor element (20) may be placed between the lower first copper structure (150_D) and the upper first copper structure (150_U). One side of the first power semiconductor element (20) may be attached to the lower first copper structure (150_D) by the element attachment layer (40), and the other side may be attached to the upper first copper structure (150_U) by the element attachment layer (40).
  • the second power semiconductor element (30) may be placed between the lower second copper structure (160_D) and the upper second copper structure (160_U).
  • One side of the second power semiconductor element (30) may be attached to the lower second copper structure (160_D) by the element attachment layer (40), and the other side may be attached to the upper second copper structure (160_U) by the element attachment layer (40).
  • the second power semiconductor element (30) may have a smaller thickness than the first power semiconductor element (20). Therefore, a second copper structure (160) may be further arranged on the upper and lower sides of the second power semiconductor element (30) to correct the thickness difference between the second power semiconductor element (30) and the first power semiconductor element (20).
  • the component attachment layer (40) may be a solder layer or an adhesive layer, which is exemplary and the technical idea of the present invention is not limited thereto.
  • the mold layer (50) can fill the space between the lower ceramic circuit board (100_D) and the upper ceramic circuit board (100_U). Accordingly, the first power semiconductor element (20) and the second power semiconductor element (30) can be covered by the mold layer (50).
  • the mold layer (50) can insulate the first power semiconductor element (20) and the second power semiconductor element (30).
  • the mold layer (50) can be composed of, for example, EMC (epoxy molding compound).
  • At least one of the lower first copper structure (150_D), the upper first copper structure (150_U), the lower second copper structure (160_D), and the upper second copper structure (160_U) may have a differential porosity and include a region on the upper side having a lower porosity than a lower side that is relatively adjacent to the lower first base copper layer (130_D) or the upper first base copper layer (130_U).
  • the double-sided cooling power module (10) may have a symmetrical structure based on the first power semiconductor element (20) and the second power semiconductor element (30). That is, the lower first copper structure (150_D), the lower second copper structure (160_D), the upper first copper structure (150_U), and the upper second copper structure (160_U) may be symmetrically arranged.
  • this is exemplary and the technical idea of the present invention is not limited thereto.
  • the lower first copper structure (150_D) and the upper first copper structure (150_U) may have different heights.
  • the lower second copper structure (160_D) and the upper second copper structure (160_U) may have different heights.
  • a double-sided cooling power module (10a) may include a lower ceramic circuit board (100_D), an upper ceramic board (110_U), a first power semiconductor element (20), a second power semiconductor element (30), an element attachment layer (40), and a mold layer (50).
  • the lower ceramic circuit board (100_D) may include a lower ceramic substrate (110_D), a lower first copper structure (150_D), and a lower second copper structure (160_D).
  • the lower ceramic substrate (110_D) may include a lower ceramic layer (120_D), a lower first base copper layer (130_D), and a lower second base copper layer (140_D).
  • the lower ceramic circuit board (100_D) may include a lower cooling structure (170_D) that protrudes and is integral with the lower second base copper layer (140_D) on a portion of the lower second base copper layer (140_D).
  • the upper ceramic substrate (110_U) may include an upper ceramic layer (120_U), an upper first base copper layer (130_U), and an upper second base copper layer (140_U).
  • the upper ceramic substrate (110_U) may include an upper cooling structure (170_U) that protrudes and is integral with the upper second base copper layer (140_U) on a portion of the upper second base copper layer (140_U).
  • the lower ceramic circuit board (100_D) and the upper ceramic board (110_U) can be placed facing each other.
  • the first power semiconductor element (20) may be placed between the lower first copper structure (150_D) and the upper first base copper layer (130_U).
  • the second power semiconductor element (30) may be placed between the lower second copper structure (160_D) and the upper first base copper layer (130_U).
  • the second power semiconductor element (30) may have a smaller thickness than the first power semiconductor element (20).
  • At least one of the lower first copper structure (150_D) and the lower second copper structure (160_D) may have a differential porosity and may include a region on the upper side having a lower porosity than the lower side that is relatively adjacent to the lower first base copper layer (130_D).
  • the double-sided cooling type power module (10a) of Fig. 13 has a difference in that it includes an upper ceramic substrate (110_U) instead of an upper ceramic circuit substrate (100_U). That is, the double-sided cooling type power module (10b) does not include an upper first copper structure (150_U) and an upper second copper structure (160_U). Therefore, the double-sided cooling type power module (10b) may have an asymmetrical structure with respect to the first power semiconductor element (20) and the second power semiconductor element (30).
  • a method for manufacturing a double-sided cooling power module comprises the steps of: providing a lower ceramic circuit board including a lower ceramic layer, a lower first base copper layer, and a lower second base copper layer; a lower first copper structure disposed on a portion of the lower first base copper layer; one or more lower second copper structures disposed on at least a portion of the lower first copper structure; and a lower cooling structure disposed on a portion of the lower second base copper layer to protrude integrally with the lower second base copper layer; mounting a first power semiconductor element on the lower first copper structure; mounting a second power semiconductor element having a smaller thickness than the first power semiconductor element on the lower second copper structure; providing an upper ceramic substrate including an upper ceramic layer, an upper first base copper layer, and an upper second base copper layer on the lower ceramic circuit board; an upper first copper structure disposed on a portion of the upper first base copper layer;
  • the method may include: a step of disposing an upper ceramic circuit board facing the lower ceramic circuit board, the upper ceramic circuit board including: at least
  • a method for manufacturing a double-sided cooling type power module comprises the steps of: providing a lower ceramic circuit board including a lower ceramic layer, a lower first base copper layer, and a lower second base copper layer; a lower first copper structure disposed on a portion of the lower first base copper layer; one or more lower second copper structures disposed on at least a portion of the lower first copper structure; and a lower cooling structure disposed on a portion of the lower second base copper layer so as to protrude and be integral with the lower second base copper layer; mounting a first power semiconductor element on the lower first copper structure; mounting a second power semiconductor element having a smaller thickness than the first power semiconductor element on the lower second copper structure;
  • the method may include: a step of disposing an upper ceramic substrate facing the lower ceramic circuit board, the upper ceramic substrate including an upper ceramic layer, an upper first base copper layer, an upper second base copper layer, and an upper cooling structure disposed on a portion of the upper second base copper layer to protrude and be integral with the upper second base copper layer;
  • At least one of the lower first copper structure, the upper first copper structure, the lower second copper structure, and the upper second copper structure can be formed by printing, pressing, and sintering of a copper-containing paste at a temperature ranging from 500° C. to 800° C.
  • a surface of at least one of the lower first copper structure, the upper first copper structure, the lower second copper structure, and the upper second copper structure can be blasted.
  • At least one of the lower first copper structure, the upper first copper structure, the lower second copper structure, and the upper second copper structure may have a differential porosity, and may include a region on the upper side having a lower porosity than a region on the lower side that is relatively adjacent to the upper first base copper layer or the lower first base copper layer.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Manufacturing & Machinery (AREA)
  • Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)

Abstract

La présente invention concerne une carte de circuit imprimé en céramique présentant d'excellentes performances de dissipation de chaleur du fait de l'inclusion de structures en cuivre, son procédé de fabrication, et un module de puissance de type à refroidissement double face la comprenant. La carte de circuit imprimé en céramique, selon un mode de réalisation de la présente invention, comprend : un substrat céramique comprenant une couche céramique, une première couche de cuivre de base disposée sur une première surface de la couche céramique, et une seconde couche de cuivre de base disposée sur une seconde surface de la couche céramique ; des premières structures de cuivre qui sont disposées sur des parties de la première couche de cuivre de base, qui sont formées par impression, compression et frittage d'une pâte contenant du cuivre, et qui présentent des porosités différentielles, la porosité étant inférieure sur la partie supérieure que sur la partie inférieure qui est plus proche de la première couche de cuivre de base ; et des structures de refroidissement qui sont formées par impression, compression et frittage d'une pâte contenant du cuivre et disposées sur des parties de la seconde couche de cuivre de base pour faire saillie à partir de celle-ci, formant un corps avec celle-ci.
PCT/KR2024/006538 2023-06-29 2024-05-14 Carte de circuit imprimé en céramique, son procédé de fabrication et module de puissance de type à refroidissement double face la comprenant Pending WO2025005463A1 (fr)

Applications Claiming Priority (10)

Application Number Priority Date Filing Date Title
KR20230084314 2023-06-29
KR10-2023-0084313 2023-06-29
KR20230084315 2023-06-29
KR10-2023-0084314 2023-06-29
KR10-2023-0084315 2023-06-29
KR20230084313 2023-06-29
KR10-2023-0114523 2023-08-30
KR20230114523 2023-08-30
KR10-2024-0061410 2024-05-09
KR1020240061410A KR20250001884A (ko) 2023-06-29 2024-05-09 세라믹 회로 기판, 그 제조방법, 및 이를 구비한 양면 냉각형 파워 모듈

Publications (1)

Publication Number Publication Date
WO2025005463A1 true WO2025005463A1 (fr) 2025-01-02

Family

ID=93938824

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/KR2024/006538 Pending WO2025005463A1 (fr) 2023-06-29 2024-05-14 Carte de circuit imprimé en céramique, son procédé de fabrication et module de puissance de type à refroidissement double face la comprenant

Country Status (1)

Country Link
WO (1) WO2025005463A1 (fr)

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR0179404B1 (ko) * 1993-02-02 1999-05-15 모리시타 요이찌 세라믹기판과 그 제조방법
JP2015086085A (ja) * 2013-10-28 2015-05-07 日本発條株式会社 積層体、絶縁性冷却板、パワーモジュールおよび積層体の製造方法
KR20210108221A (ko) * 2020-02-25 2021-09-02 현대자동차주식회사 양면 냉각형 파워모듈
KR20220109171A (ko) * 2021-01-28 2022-08-04 주식회사 알엔투세라믹스 냉각 핀을 구비한 양면 냉각형 파워 모듈용 세라믹 회로 기판, 그 제조방법 및 이를 구비한 양면 냉각형 파워 모듈
KR20220160248A (ko) * 2021-05-27 2022-12-06 주식회사 아모센스 인버터 파워모듈

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR0179404B1 (ko) * 1993-02-02 1999-05-15 모리시타 요이찌 세라믹기판과 그 제조방법
JP2015086085A (ja) * 2013-10-28 2015-05-07 日本発條株式会社 積層体、絶縁性冷却板、パワーモジュールおよび積層体の製造方法
KR20210108221A (ko) * 2020-02-25 2021-09-02 현대자동차주식회사 양면 냉각형 파워모듈
KR20220109171A (ko) * 2021-01-28 2022-08-04 주식회사 알엔투세라믹스 냉각 핀을 구비한 양면 냉각형 파워 모듈용 세라믹 회로 기판, 그 제조방법 및 이를 구비한 양면 냉각형 파워 모듈
KR20220160248A (ko) * 2021-05-27 2022-12-06 주식회사 아모센스 인버터 파워모듈

Similar Documents

Publication Publication Date Title
WO2018117361A1 (fr) Module à micro-led et son procédé de fabrication
WO2011021824A2 (fr) Dispositif de serrage électrostatique et procédé de fabrication dudit dispositif
WO2021221460A1 (fr) Film de transfert adhésif et procédé de fabrication d'un substrat de module de puissance en utilisant celui-ci
WO2016171530A1 (fr) Procédé de fabrication de substrat en céramique et substrat en céramique fabriqué par celui-ci
WO2019093609A1 (fr) Plaque de mandrin, structure de mandrin ayant une plaque de mandrin, et dispositif de soudure ayant une structure de mandrin
WO2022045694A1 (fr) Carte de circuit imprimé en céramique pour module de puissance de refroidissement double face, son procédé de préparation, et module de puissance de refroidissement double face la comprenant
EP2856502A1 (fr) Substrat de boîtier de semi-conducteurs, système de boîtier utilisant un tel substrat et son procédé de fabrication
WO2022158894A1 (fr) Procédé de fabrication de carte de circuit imprimé
WO2021251716A1 (fr) Composition de pâte d'ag et film de liaison produit à l'aide de celle-ci
WO2021235721A1 (fr) Procédé de fabrication de carte de circuit imprimé à base de céramique
WO2025005463A1 (fr) Carte de circuit imprimé en céramique, son procédé de fabrication et module de puissance de type à refroidissement double face la comprenant
WO2023113287A1 (fr) Dissipateur thermique revêtu ayant une structure maillée verticale et son procédé de fabrication
WO2022005183A1 (fr) Module d'alimentation
WO2018117484A1 (fr) Tige chauffante, module de chauffage comprenant celle-ci et dispositif de chauffage comprenant celle-ci
WO2025005462A1 (fr) Carte de circuit imprimé en céramique, son procédé de fabrication et module de puissance de type à refroidissement double face la comprenant
WO2025005458A1 (fr) Carte de circuit imprimé en céramique, son procédé de fabrication et module d'alimentation de type à refroidissement double face la comprenant
WO2023163439A1 (fr) Unité de substrat en céramique et son procédé de fabrication
WO2025005457A1 (fr) Carte de circuit imprimé en céramique, son procédé de fabrication et module d'alimentation de type à refroidissement double face la comprenant
WO2025005461A1 (fr) Module d'alimentation sans fil refroidi sur les deux surfaces et son procédé de fabrication
WO2014115929A1 (fr) Boîtier étanche d'une puce à semi-conducteurs et procédé de traitement associé
WO2025005460A1 (fr) Carte de circuit imprimé en céramique, son procédé de fabrication et module d'alimentation de type à refroidissement double face la comprenant
WO2025005459A1 (fr) Carte de circuit imprimé en céramique, son procédé de fabrication et module de puissance de type à refroidissement double face la comprenant
WO2021230623A1 (fr) Module d'alimentation
WO2021230615A1 (fr) Module d'alimentation et son procédé de fabrication
WO2022065651A1 (fr) Dispositif thermoélectrique

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 24832247

Country of ref document: EP

Kind code of ref document: A1