[go: up one dir, main page]

WO2018220940A1 - Dispositif de capture d'images - Google Patents

Dispositif de capture d'images Download PDF

Info

Publication number
WO2018220940A1
WO2018220940A1 PCT/JP2018/009801 JP2018009801W WO2018220940A1 WO 2018220940 A1 WO2018220940 A1 WO 2018220940A1 JP 2018009801 W JP2018009801 W JP 2018009801W WO 2018220940 A1 WO2018220940 A1 WO 2018220940A1
Authority
WO
WIPO (PCT)
Prior art keywords
power supply
power
fpga
supply voltage
image sensor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Ceased
Application number
PCT/JP2018/009801
Other languages
English (en)
Japanese (ja)
Inventor
智仁 山田
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Olympus Corp
Original Assignee
Olympus Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Olympus Corp filed Critical Olympus Corp
Priority to JP2019513089A priority Critical patent/JP6523593B2/ja
Publication of WO2018220940A1 publication Critical patent/WO2018220940A1/fr
Anticipated expiration legal-status Critical
Ceased legal-status Critical Current

Links

Images

Classifications

    • AHUMAN NECESSITIES
    • A61MEDICAL OR VETERINARY SCIENCE; HYGIENE
    • A61BDIAGNOSIS; SURGERY; IDENTIFICATION
    • A61B1/00Instruments for performing medical examinations of the interior of cavities or tubes of the body by visual or photographical inspection, e.g. endoscopes; Illuminating arrangements therefor
    • A61B1/04Instruments for performing medical examinations of the interior of cavities or tubes of the body by visual or photographical inspection, e.g. endoscopes; Illuminating arrangements therefor combined with photographic or television appliances
    • A61B1/045Control thereof
    • GPHYSICS
    • G02OPTICS
    • G02BOPTICAL ELEMENTS, SYSTEMS OR APPARATUS
    • G02B23/00Telescopes, e.g. binoculars; Periscopes; Instruments for viewing the inside of hollow bodies; Viewfinders; Optical aiming or sighting devices
    • G02B23/24Instruments or systems for viewing the inside of hollow bodies, e.g. fibrescopes
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03BAPPARATUS OR ARRANGEMENTS FOR TAKING PHOTOGRAPHS OR FOR PROJECTING OR VIEWING THEM; APPARATUS OR ARRANGEMENTS EMPLOYING ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ACCESSORIES THEREFOR
    • G03B17/00Details of cameras or camera bodies; Accessories therefor
    • G03B17/02Bodies
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N23/00Cameras or camera modules comprising electronic image sensors; Control thereof
    • H04N23/60Control of cameras or camera modules
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N7/00Television systems
    • H04N7/18Closed-circuit television [CCTV] systems, i.e. systems in which the video signal is not broadcast

Definitions

  • the present invention relates to an imaging apparatus including an imaging device to which a plurality of different power sources are turned on.
  • an endoscope system that includes an endoscope that captures a subject inside a subject, and an image processing device that generates an observation image of the subject captured by the endoscope, such as a medical field and an industrial field, etc. Widely used.
  • an image sensor for example, a CMOS image sensor
  • a predetermined clock signal for example, a CMOS image sensor
  • An endoscope having a cable disposed therein is known.
  • An electronic device such as an image pickup element generally requires a plurality of different power sources such as a digital power source, an I / O (Input / Output) power source, and an analog power source.
  • Electronic devices that require multiple different power supplies are usually designated with a power supply sequence such as the rising / falling order of multiple different power supplies and potential relations in order to avoid malfunction and breakdown due to electrical stress. Yes.
  • a time control method is used in which the power supply rise time is predicted in advance, and the power supply of the subsequent stage is turned on after the time when the power supply of the previous stage is predicted to have surely elapsed has elapsed.
  • International Publication No. 2013/042647 includes an image sensor to which a plurality of different power supplies are turned on, detects a plurality of different power supply voltages to be input to the image sensor, compares them with a predetermined threshold, and has an abnormality.
  • an endoscope is disclosed in which the power supply to the image sensor is stopped.
  • the power supply sequence is not controlled by time control, but the power supply voltage of the previous stage is monitored, and after detecting that the power supply voltage of the previous stage is within the recommended operating voltage range, A power supply sequence for starting up the power supply is also common.
  • the power supply sequence that monitors the power supply voltage and controls the start-up of the power supply depends on the variation in the power supply voltage of the previous stage and the accuracy of the AD converter that detects the power supply voltage of the previous stage. There is a possibility that it is impossible to detect whether it has sufficiently risen.
  • the power supply sequence that monitors the power supply voltage and controls the start-up of the power supply is recommended for the power supply voltage of the previous stage depending on the variation of the power supply voltage of the previous stage and the accuracy of the AD converter that detects the power supply voltage of the previous stage.
  • the voltage is within the voltage range. If it is not possible to detect that the power supply voltage of the previous stage is within the range of the recommended operating voltage, the power supply voltage of the subsequent stage is not turned on forever, causing a problem that the operation of the electronic device cannot be started.
  • the present invention reliably detects the rise of each power supply and supplies the power with an appropriate power supply sequence, regardless of variations in power supply voltage and the accuracy of the AD converter, for electronic devices that start up with a plurality of different power supplies.
  • An object of the present invention is to provide an imaging device capable of performing the above.
  • an imaging element that captures an image of a subject, a plurality of power generation circuits that respectively generate power supply voltages to be supplied to the imaging element, and the plurality of power generation circuits that supply the imaging element
  • a voltage detection circuit for detecting a power supply voltage; and an amount of increase in the power supply voltage is detected using the power supply voltage detected by the voltage detection circuit, and the plurality of power generation circuits are configured based on the detected increase amount.
  • a sequence control circuit for controlling a sequence to be sequentially activated.
  • FIG. 1 is a diagram illustrating a configuration of an endoscope system including an imaging device (endoscope) according to a first embodiment of the present invention. It is a block diagram which shows the electric constitution of the endoscope system of 1st Embodiment. It is a flowchart for demonstrating an example of the process of the power supply sequence of this embodiment. It is a flowchart for demonstrating an example of the process of the power supply sequence of this embodiment. It is a figure for demonstrating the change of the power supply voltage of the digital power supply detected by the A / D converter. It is a flowchart for demonstrating an example of the detection process of the overvoltage of a digital power supply.
  • FIG. 1 It is a figure for demonstrating the change of the power supply voltage of the digital power supply detected by the A / D converter. It is a block diagram which shows the electric constitution of the endoscope system of a modification. It is a figure for demonstrating the change of the electric current value detected with the electric current detection part 61 and the A / D converter 62.
  • FIG. 1 It is a figure for demonstrating the change of the power supply voltage of the digital power supply detected by the A / D converter.
  • FIG. 1 is a diagram illustrating a configuration of an endoscope system including an imaging apparatus (endoscope) according to a first embodiment of the present invention.
  • an imaging apparatus endoscope
  • an example of an endoscope that has a solid-state imaging device and images a subject inside a subject will be described as an imaging device.
  • an endoscope system 1 having an imaging apparatus (endoscope) according to the first embodiment includes an endoscope 2 that observes a subject and outputs an imaging signal, and an endoscope. 2, a video processor 3 that performs predetermined image processing on the imaging signal from the endoscope 2, a light source device 4 that supplies illumination light for illuminating the subject, and observation according to the imaging signal And a monitor device 5 for displaying an image.
  • an imaging apparatus endoscope
  • the endoscope 2 includes an elongated insertion portion 6 that is inserted into a body cavity or the like of a subject, and an endoscope operation portion 10 that is disposed on the proximal end side of the insertion portion 6 and is operated by being grasped by an operator.
  • the universal cord 41 is provided with one end so as to extend from the side of the endoscope operation unit 10.
  • the insertion portion 6 includes a rigid distal end portion 7 provided on the distal end side, a bendable bending portion 8 provided at the rear end of the distal end portion 7, and a long and flexible portion provided at the rear end of the bending portion 8. And a flexible tube portion 9 having flexibility.
  • a connector 42 is provided on the base end side of the universal cord 41, and the connector 42 is connected to the light source device 4. That is, a base (not shown) serving as a connection end of a fluid conduit projecting from the tip of the connector 42 and a light guide base (not shown) serving as an illumination light supply end are detachable from the light source device 4. It is to be connected with.
  • connection cable 43 is connected to the electrical contact portion provided on the side surface of the connector 42.
  • a signal line for transmitting an imaging signal from the endoscope 2 is provided in the connection cable 43, and the connector at the other end is connected to the video processor 3.
  • the connector 42 is provided with a connector circuit 50 (see FIG. 2) described later.
  • the configuration of the connector circuit 50 will be described later.
  • FIG. 2 is a block diagram illustrating an electrical configuration of the endoscope system according to the first embodiment.
  • an image pickup element 21 for picking up an image of the subject is disposed at the distal end portion 7.
  • the image sensor 21 is a solid-state image sensor constituted by a rolling shutter system, that is, a CMOS image sensor that sequentially reads out line by line.
  • the image pick-up element 21 is not limited to a CMOS image sensor,
  • the solid-state image pick-up element comprised by a CCD image sensor may be sufficient.
  • the image sensor 21 is turned on by a plurality of different power sources.
  • the image sensor 21 is an electronic device that starts up when a plurality of different power supplies are turned on in a predetermined order. Specifically, a 1.05 V digital power source, a 1.8 V I / O power source, and a 2.7 V analog power source are turned on for the image sensor 21. Then, the image pickup device 21 starts up when the power is turned on in the order of digital power, I / O power, and analog power.
  • the power supply sequence of the image sensor 21 to which a plurality of different power sources are turned on will be described. However, if this power sequence is an electronic device to which a plurality of different power sources are turned on, the image sensor 21 is used. It can be applied to other than.
  • the connector 42 is provided with a connector circuit 50.
  • the connector circuit 50 includes an FPGA 51, a first power generation circuit 52, a second power generation circuit 53, a third power generation circuit 54, and an A / D converter 55.
  • the FPGA 51 is configured by a so-called FPGA (Field Programmable Gate Gate Array), receives operation control from the video processor 3, and functions for driving the image sensors 21 and 31 and processing image signals from the image sensors 21 and 31. In addition, it has a function of controlling various circuits in the endoscope 2. Further, the FPGA 51 has a function of controlling various circuits in the connector circuit 50 and controlling a power supply sequence of power supplied to the image sensor 21.
  • FPGA Field Programmable Gate Gate Array
  • the first power generation circuit 52, the second power generation circuit 53, and the third power generation circuit 54 are supplied with power from the video processor 3.
  • the first power generation circuit 52, the second power generation circuit 53, and the third power generation circuit 54 are supplied with an enable signal from the FPGA 51.
  • the first power supply generation circuit 52, the second power supply generation circuit 53, and the third power supply generation circuit 54 generate a predetermined power supply in response to an enable signal indicating ON or OFF from the FPGA 51, and supply the image pickup device 21 with the predetermined power supply. Supply.
  • the first power supply generation circuit 52 when an enable signal indicating ON from the FPGA 51 is input, the first power supply generation circuit 52 generates a 1.05 V power supply from the power supply supplied from the video processor 3, and passes through the power supply line 56. Output to the image sensor 21.
  • This 1.05 V power supply is a digital power supply for the image sensor 21.
  • the second power supply generation circuit 53 when the enable signal indicating ON from the FPGA 51 is input, the second power supply generation circuit 53 generates a 1.8 V power supply from the power supplied from the video processor 3, and captures an image via the power supply line 57. Output to the element 21.
  • the 1.8 V power source is an I / O power source for the image sensor 21.
  • the third power generation circuit 54 when an enable signal indicating ON from the FPGA 51 is input, the third power generation circuit 54 generates 2.7 V power from the power supplied from the video processor 3, and performs imaging via the power line 56. Output to the element 21.
  • This 2.7 V power supply is an analog power supply for the image sensor 21.
  • the first power generation circuit 52, the second power generation circuit 53, and the third power generation circuit 54 constitute a plurality of power generation circuits that respectively generate power supply voltages to be supplied to the image sensor 21.
  • the A / D converter 55 detects the voltage value generated by the first power supply generation circuit 52, AD converts the detected voltage value, and outputs it to the FPGA 51.
  • the A / D converter 55 detects the voltage value generated by the second power supply generation circuit 53, AD-converts the detected voltage value, and outputs it to the FPGA 51.
  • the A / D converter 55 detects the voltage value generated by the third power supply generation circuit 54, AD-converts the detected voltage value, and outputs it to the FPGA 51.
  • the A / D converter 55 constitutes a voltage detection circuit that detects the power supply voltage supplied to the image sensor 21 by the first power generation circuit 52, the second power generation circuit 53, and the third power generation circuit 54. .
  • the FPGA 51 uses the voltage value detected by the A / D converter 55 and the fluctuation of the voltage value (an increase amount of the power supply voltage per certain time), and the first power supply generation circuit 52 and the second power supply generation circuit 53. Then, ON or OFF of the enable signal output to the third power generation circuit 54 is changed, and activation of the first power generation circuit 52, the second power generation circuit 53, and the third power generation circuit 54 is controlled. That is, the FPGA 51 detects an increase amount of the power supply voltage using the power supply voltage detected by the A / D converter 55, and based on the detected increase amount of the power supply voltage, the first power supply generation circuit 52 and the second power supply A sequence control circuit that controls a sequence for sequentially starting the generation circuit 53 and the third power generation circuit 54 is configured.
  • FIG. 3 and 4 are flowcharts for explaining an example of processing of the power supply sequence of the present embodiment, and FIG. 5 explains changes in the power supply voltage of the digital power supply detected by the A / D converter 55.
  • FIG. FIG. 5 explains changes in the power supply voltage of the digital power supply detected by the A / D converter 55.
  • step S1 the FPGA 51 turns on the enable signal to the first power supply generation circuit 52 and starts to start up the digital power supply.
  • the first power supply generation circuit 52 generates a digital power supply to be supplied to the image sensor 21 according to an enable signal indicating ON from the FPGA 51, in the example of the present embodiment, a 1.05 V power supply and outputs the generated power to the image sensor 21. To do.
  • step S 2 the A / D converter 55 detects the power supply voltage for the digital power supply of the image sensor 21 output from the first power supply generation circuit 52, and outputs the detection result to the FPGA 51. Specifically, the A / D converter 55 measures the power supply voltage for the digital power supply of the image sensor 21 output from the first power supply generation circuit 52, performs AD conversion, and then outputs the power supply voltage to the FPGA 51.
  • step S3 the FPGA 51 determines whether the detection result of the power supply voltage is equal to or higher than the threshold value V1. If the FPGA 51 determines that the detection result of the power supply voltage is greater than or equal to the threshold value V1, the FPGA 51 proceeds to step S6, turns on the enable signal to the second power supply generation circuit 53, and starts to start up the I / O power supply. On the other hand, when the FPGA 51 determines that the detection result of the power supply voltage is not equal to or greater than the threshold value V1, the FPGA 51 proceeds to step S4 and calculates an increase amount (power supply voltage change amount) ⁇ V per certain time. This fixed time is set to 1 ms, for example.
  • the FPGA 51 determines whether or not the increase amount ⁇ V is equal to or less than the threshold value v1 in step S5.
  • the FPGA 51 proceeds to step S6, turns on the enable signal to the second power supply generation circuit 53, and starts to start up the I / O power supply.
  • the FPGA 51 determines that the increase amount ⁇ V is not equal to or less than the threshold value v1
  • the FPGA 51 proceeds to step S2 and repeats the same processing.
  • the FPGA 51 determines that the rise of the digital power supply of the image sensor 21 is completed when the detection result of the power supply voltage of the first power supply generation circuit 52 detected by the A / D converter 55 is equal to or greater than the threshold value V1. Then, the enable signal of the second power supply generation circuit 53 is turned ON.
  • the FPGA 51 causes the digital power supply of the image sensor 21 to rise when the increase amount ⁇ V of the power supply voltage per certain time is equal to or less than the threshold value v1. It is determined that the processing is completed, and the enable signal of the second power generation circuit 53 is turned ON.
  • the threshold value V1 and the increase amount ⁇ V will be described.
  • the digital power supplied to the image sensor 21 varies due to the power supply voltage variation unique to the circuit of the first power generation circuit 52.
  • Vmax an example in which the power supply voltage variation is on the max side
  • Vmin an example on the min side
  • the threshold value V1 is set to Vmax ⁇ X% (for example, 80%) + AD conversion error.
  • the FPGA 51 detects the rise of the digital power supply of the image sensor 21 using the threshold value V1.
  • the FPGA 51 cannot detect the rise of the digital power supply of the image sensor 21 for any number of times, and the design of the power supply sequence control may fail. Even if the design of the power supply sequence does not fail, the FPGA 51 needs to wait until the power supply voltage becomes close to 100%, and it takes a long time to complete the power supply sequence.
  • the FPGA 51 calculates the increase amount ⁇ V of the power supply voltage per fixed time (for example, 1 ms), and determines whether or not the increase amount ⁇ V is equal to or less than the threshold value v1.
  • the increase amount ⁇ V is calculated according to the detection result of the power supply voltage or the increase amount ⁇ V without calculating the increase amount ⁇ V of the power supply voltage per fixed time (for example, 1 ms). The interval may be changed.
  • the increase amount ⁇ V of the power supply voltage increases immediately after the power is turned on, and converges and decreases with time. Therefore, when the increase amount ⁇ V is equal to or less than the threshold value v1, the FPGA 51 detects the convergence of the power source voltage of the digital power source that is input to the image sensor 21, and determines that the rise of the digital power source is completed.
  • the FPGA 51 reliably detects the completion of the rise of the digital power supply of the image sensor 21 regardless of the power supply inherent in the circuit of the first power supply generation circuit 52 and the AD conversion error of the A / D converter 55. be able to.
  • the FPGA 51 When the FPGA 51 detects the rise of the digital power supply of the image sensor 21, the FPGA 51 turns on the enable signal to the second power generation circuit 53 in order to start up the I / O power supply of the image sensor 21.
  • the FPGA 51 detects the rise of the I / O power supply of the image sensor 21, the FPGA 51 turns on the enable signal to the third power supply generation circuit 54 in order to start up the analog power supply of the image sensor 21.
  • the FPGA 51 turns on the enable signal to the second power generation circuit 53 in step S ⁇ b> 6 and starts to start up the I / O power.
  • the second power generation circuit 53 generates an I / O power to be input to the image sensor 21 according to an enable signal indicating ON from the FPGA 51, in the example of the present embodiment, a 1.8 V power source. Output to.
  • step S 7 the A / D converter 55 detects the power supply voltage for the I / O power supply of the image sensor 21 output from the second power supply generation circuit 53, and outputs the detection result to the FPGA 51. Specifically, the A / D converter 55 measures the power supply voltage for the I / O power supply of the image sensor 21 output from the second power supply generation circuit 53, performs AD conversion, and then outputs the power supply voltage to the FPGA 51.
  • step S ⁇ b> 8 determines in step S ⁇ b> 8 whether or not the detection result of the power supply voltage is equal to or higher than the threshold value V ⁇ b> 2.
  • the threshold value V1 is set in step S3, the threshold voltage is also different because the power supply voltage applied between the digital power source and the I / O power source of the image sensor 21 is different.
  • the threshold value V ⁇ b> 2 is set according to the power supply voltage variation unique to the second power supply generation circuit 53 and the AD conversion error of the A / D converter 55.
  • step S11 determines that the detection result of the power supply voltage is equal to or greater than the threshold value V2
  • the FPGA 51 proceeds to step S11, turns on the enable signal to the third power supply generation circuit 54, and starts to start up the analog power supply.
  • step S9 calculates the increase amount ⁇ V of the power supply voltage per fixed time. This fixed time is set to 1 ms, for example.
  • step S10 the FPGA 51 determines whether or not the increase amount ⁇ V is equal to or less than the threshold value v1.
  • the FPGA 51 determines that the increase amount ⁇ V is equal to or less than the threshold value v1.
  • the FPGA 51 proceeds to step S11, turns on the enable signal to the third power supply generation circuit 54, and starts to start up the analog power supply.
  • the FPGA 51 determines that the increase amount ⁇ V is not equal to or less than the threshold value v1
  • the FPGA 51 proceeds to step S7 and repeats the same processing.
  • the threshold value v1 in step S10 is the same value as the threshold value v1 in step S5.
  • the FPGA 51 When the FPGA 51 detects the rise of the I / O power supply of the image sensor 21, the FPGA 51 starts the analog power supply of the image sensor 21.
  • step S11 the FPGA 51 turns on the enable signal to the third power supply generation circuit 54 and starts to start up the analog power supply.
  • the third power supply generation circuit 54 generates an analog power supply to be input to the image sensor 21 in accordance with an enable signal indicating ON from the FPGA 51, in the example of the present embodiment, a power supply of 2.7 V, and outputs it to the image sensor 21. To do.
  • step S12 the A / D converter 55 detects the power supply voltage for the analog power supply of the image sensor 21 output from the third power supply generation circuit 54, and outputs the detection result to the FPGA 51. Specifically, the A / D converter 55 measures the analog power supply voltage of the image sensor 21 output from the third power supply generation circuit 54, performs AD conversion, and outputs the analog power supply voltage to the FPGA 51.
  • step S13 the FPGA 51 determines whether or not the detection result of the power supply voltage is greater than or equal to the threshold value V3.
  • the threshold value V1 is set in step S3, the threshold voltage is also different because the power supply voltage applied between the digital power source and the analog power source of the image sensor 21 is different.
  • the threshold value V ⁇ b> 3 is set according to the power supply voltage variation inherent to the third power supply generation circuit 54 and the AD conversion error of the A / D converter 55.
  • the FPGA 51 determines that the detection result of the power supply voltage is equal to or higher than the threshold value V3, the FPGA 51 determines that the analog power supply has finished rising, and ends the process. On the other hand, when the FPGA 51 determines that the detection result of the power supply voltage is not equal to or greater than the threshold value V3, the FPGA 51 proceeds to step S14 and calculates the increase amount ⁇ V of the power supply voltage per fixed time. This fixed time is set to 1 ms, for example.
  • the FPGA 51 determines whether or not the increase amount ⁇ V is equal to or less than the threshold value v1 in step S15.
  • the FPGA 51 determines that the start-up of the analog power supply is completed, and ends the process.
  • the FPGA 51 determines that the increase amount ⁇ V is not equal to or less than the threshold value v1
  • the FPGA 51 proceeds to step S12 and repeats the same processing. Note that although the power supply voltage to be applied differs between the digital power supply and the analog power supply, since the conditions for convergence of the power supply voltage are the same, the threshold value v1 in step S15 is the same value as the threshold value v1 in step S5.
  • each power source can be reliably started up regardless of variations in power supply voltage and the accuracy of the AD converter. It can be detected and powered with an appropriate power sequence.
  • the FPGA 51 detects an overvoltage when the image pickup device 21 is powered on, and shuts down the power supply of the image pickup device 21 when the overvoltage is detected.
  • processing when an overvoltage occurs in the digital power source of the image sensor 21 will be described.
  • the power source of the image sensor 21 is controlled by the same processing. Can be shut down.
  • FIG. 6 is a flowchart for explaining an example of the detection process of the overvoltage of the digital power source
  • FIG. 7 is a diagram for explaining the change in the power source voltage of the digital power source detected by the A / D converter 55. is there.
  • step S3 of FIG. 3 the process of FIG. 6 is executed when the FPGA 51 determines in step S3 of FIG. 3 that the detection result of the power supply voltage is equal to or higher than the threshold value V1.
  • the detection result of the power supply voltage is not equal to or higher than the threshold value V1, there is no need to execute the process of FIG.
  • step S 21 the A / D converter 55 detects the power supply voltage for the digital power supply of the image sensor 21 output from the first power supply generation circuit 52, and outputs the detection result to the FPGA 51. Note that the process of step S21 may be replaced with the process of step S2 of FIG.
  • step S22 the FPGA 51 determines whether the detection result of the power supply voltage is equal to or higher than the threshold value V4.
  • the FPGA 51 determines whether the detection result of the power supply voltage is equal to or higher than the threshold value V4.
  • the FPGA 51 proceeds to step S25, turns off the enable signal to the first power supply generation circuit 52, and ends the process.
  • the FPGA 51 determines that the detection result of the power supply voltage is not equal to or greater than the threshold value V4
  • the FPGA 51 proceeds to step S23 and calculates the increase amount ⁇ V of the power supply voltage per fixed time. This fixed time is set to 1 ms, for example.
  • the FPGA 51 determines whether or not the increase amount ⁇ V is greater than or equal to the threshold value v2 in step S24. If the FPGA 51 determines that the increase amount ⁇ V is greater than or equal to the threshold value v2, the FPGA 51 proceeds to step S25, turns off the enable signal to the first power supply generation circuit 52, and ends the process. On the other hand, if the FPGA 51 determines that the increase amount ⁇ V is not greater than or equal to the threshold value v2, the FPGA 51 proceeds to step S21 and repeats the same processing.
  • the threshold value V4 in step S22 is set in consideration of the AD conversion error of the A / D converter 55 in the power supply voltage variation (Vmax) on the max side inherent to the circuit of the first power supply generation circuit 52. Is done.
  • the shutdown cannot be performed until the power supply voltage supplied to the digital power supply of the image sensor 21 becomes V5.
  • the power supply voltage exceeding the absolute maximum rating may be applied to the digital power supply of the image sensor 21 due to a steep increase in power supply voltage or a delay in control, and the image sensor 21 may be destroyed.
  • the amount of increase ⁇ V in the power supply voltage per fixed time is compared with the threshold value v ⁇ b> 2 to detect an abnormal change in the power supply voltage, and the digital power supply that is input to the image sensor 21. Can be shut down.
  • the FPGA 51 can detect an abnormality of the digital power supply of the image sensor 21 at an early stage, and can shut down the digital power source input to the image sensor 21 at an early stage.
  • a power supply voltage exceeding the absolute maximum rating is not applied to the digital power supply of the image sensor 21, the image sensor 21 is prevented from being destroyed, and the safety of the endoscope 2 can be improved.
  • FIG. 8 is a block diagram showing an electrical configuration of an endoscope system according to a modification.
  • the same components as those in FIG. 2 are denoted by the same reference numerals and description thereof is omitted.
  • FIG. 5 is a block diagram showing an electrical configuration of an endoscope system according to a modification of the first embodiment.
  • the endoscope 2 of the endoscope system 1 includes a connector circuit 50a instead of the connector circuit 50 shown in FIG.
  • the connector circuit 50a is configured by adding a current detection unit 61 and an A / D converter 62 to the connector circuit 50 of FIG.
  • the current detection unit 61 detects the current value of the power supply voltage supplied from the video processor 3 to the endoscope 2 and outputs the current value to the A / D converter 62.
  • the current detection unit 61 includes, for example, a sense resistor and a detection circuit that detects a current value from a potential difference between both ends of the sense resistor.
  • the A / D converter 62 AD-converts the current value detected by the current detection unit 61 and outputs it to the FPGA 51.
  • the current detection unit 61 and the A / D converter 62 include a current detection circuit that detects a current value supplied to the first power generation circuit 52, the second power generation circuit 53, and the third power generation circuit 54. Constitute.
  • FIG. 9 is a diagram for explaining changes in the current value detected by the current detection unit 61 and the A / D converter 62.
  • the FPGA 51 detects an overcurrent from the current values detected by the current detection unit 61 and the A / D converter 62, and shuts down the power supply of the image sensor 21 when the overcurrent is detected.
  • the FPGA 51 determines whether or not the current value detected by the current detection unit 61 and the A / D converter 62 is equal to or greater than the threshold value A1, and the current value is equal to or greater than the threshold value A1.
  • the power supply of the image pick-up element 21 is shut down.
  • the threshold value A1 is determined in consideration of the current fluctuation Amax on the max side and the AD conversion error of the A / D converter 62.
  • the FPGA 51 calculates the increase amount ⁇ A of the current value per certain time using the current value detected by the current detection unit 61 and the A / D converter 62. Then, the FPGA 51 determines whether or not the increase amount ⁇ A is equal to or greater than the threshold value a1, for example. If the increase amount ⁇ A is determined to be equal to or greater than the threshold value a1, for example, the FPGA 51 shuts down the power source of the image sensor 21.
  • the FPGA 51 cannot detect the overcurrent until the current value detected by the current detection unit 61 and the A / D converter 62 becomes A2.
  • the FPGA 51 can detect an abnormal current value change amount from a current increase amount ⁇ A per fixed time, and can stop the power supply to the image sensor 21.
  • the endoscope 2 according to the modified example can further improve the safety than the first embodiment by detecting the overcurrent in addition to the detection of the overvoltage of the first embodiment described above. it can.

Landscapes

  • Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Health & Medical Sciences (AREA)
  • Life Sciences & Earth Sciences (AREA)
  • Surgery (AREA)
  • Multimedia (AREA)
  • Signal Processing (AREA)
  • General Physics & Mathematics (AREA)
  • Optics & Photonics (AREA)
  • Biomedical Technology (AREA)
  • Animal Behavior & Ethology (AREA)
  • Pathology (AREA)
  • Radiology & Medical Imaging (AREA)
  • Biophysics (AREA)
  • Astronomy & Astrophysics (AREA)
  • Heart & Thoracic Surgery (AREA)
  • Medical Informatics (AREA)
  • Molecular Biology (AREA)
  • Nuclear Medicine, Radiotherapy & Molecular Imaging (AREA)
  • General Health & Medical Sciences (AREA)
  • Public Health (AREA)
  • Veterinary Medicine (AREA)
  • Studio Devices (AREA)
  • Instruments For Viewing The Inside Of Hollow Bodies (AREA)
  • Camera Bodies And Camera Details Or Accessories (AREA)
  • Closed-Circuit Television Systems (AREA)
  • Direct Current Feeding And Distribution (AREA)
  • Endoscopes (AREA)

Abstract

L'invention concerne un dispositif de capture d'image comprenant : un élément de capture d'image (21) destiné à capturer des images d'un sujet ; une pluralité de circuits de génération de source d'alimentation (52-54) qui génèrent chacun les tensions de source d'alimentation délivrées à l'élément de capture d'image (21) ; un convertisseur A/N (55) qui détecte les tensions de source d'alimentation délivrées à l'élément de capture d'image (21) par la pluralité de circuits de génération de source d'alimentation (52-54) ; et un FPGA (51) qui détecte une amplitude d'augmentation ΔV des tensions de source d'alimentation à l'aide des tensions de source d'alimentation détectées par le convertisseur A/N (55) et qui, sur la base de l'amplitude d'augmentation détectée ΔV, commande la séquence dans laquelle la pluralité de circuits de génération de source d'alimentation (52-54) sont amenées à s'activer séquentiellement.
PCT/JP2018/009801 2017-05-31 2018-03-13 Dispositif de capture d'images Ceased WO2018220940A1 (fr)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP2019513089A JP6523593B2 (ja) 2017-05-31 2018-03-13 撮像装置

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2017107541 2017-05-31
JP2017-107541 2017-05-31

Publications (1)

Publication Number Publication Date
WO2018220940A1 true WO2018220940A1 (fr) 2018-12-06

Family

ID=64456192

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/JP2018/009801 Ceased WO2018220940A1 (fr) 2017-05-31 2018-03-13 Dispositif de capture d'images

Country Status (2)

Country Link
JP (1) JP6523593B2 (fr)
WO (1) WO2018220940A1 (fr)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2021171427A1 (fr) * 2020-02-26 2021-09-02 オリンパス株式会社 Dispositif de commande, endoscope et procédé de commande
WO2022254507A1 (fr) * 2021-05-31 2022-12-08 オリンパスメディカルシステムズ株式会社 Système d'imagerie, système d'endoscope, unité de caméra et endoscope

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2009219305A (ja) * 2008-03-12 2009-09-24 Kyocera Mita Corp 電子装置
JP2010187481A (ja) * 2009-02-12 2010-08-26 Brother Ind Ltd 電源回路
JP2012163923A (ja) * 2011-02-09 2012-08-30 Ricoh Co Ltd 測距装置と方法とプログラム並びに撮像装置と方法とプログラム

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2009219305A (ja) * 2008-03-12 2009-09-24 Kyocera Mita Corp 電子装置
JP2010187481A (ja) * 2009-02-12 2010-08-26 Brother Ind Ltd 電源回路
JP2012163923A (ja) * 2011-02-09 2012-08-30 Ricoh Co Ltd 測距装置と方法とプログラム並びに撮像装置と方法とプログラム

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2021171427A1 (fr) * 2020-02-26 2021-09-02 オリンパス株式会社 Dispositif de commande, endoscope et procédé de commande
US12082773B2 (en) 2020-02-26 2024-09-10 Olympus Corporation Control device, endoscope, and control method
WO2022254507A1 (fr) * 2021-05-31 2022-12-08 オリンパスメディカルシステムズ株式会社 Système d'imagerie, système d'endoscope, unité de caméra et endoscope
US12372775B2 (en) 2021-05-31 2025-07-29 Olympus Medical Systems Corp. Imaging system, endoscope system, camera unit, and scope of endoscope

Also Published As

Publication number Publication date
JPWO2018220940A1 (ja) 2019-07-11
JP6523593B2 (ja) 2019-06-05

Similar Documents

Publication Publication Date Title
US8602978B2 (en) Temperature control apparatus for endoscope
CN110891470B (zh) 内窥镜系统、内窥镜以及控制装置
JP5629036B2 (ja) 光源システム
JP6353810B2 (ja) 内視鏡システム
US20190082941A1 (en) Camera control unit for endoscope and endoscope system
CN104950966A (zh) 负载电压控制器件、电子内窥镜以及电子内窥镜系统
JP6523593B2 (ja) 撮像装置
US10877261B2 (en) Image pickup apparatus, endoscope, and endoscope control method
JP6169308B1 (ja) 撮像装置
JP6342592B1 (ja) 内視鏡システム
JP6165356B2 (ja) 内視鏡システム
JP4648718B2 (ja) Ccdの破損防止システム
JP2018192086A (ja) 内視鏡システム
JP5544116B2 (ja) 電子内視鏡のレンズ位置制御装置
JP6883469B2 (ja) 内視鏡
JP6833615B2 (ja) 内視鏡システム
JP6219004B1 (ja) 内視鏡用カメラコントロールユニット
WO2021186509A1 (fr) Système d'endoscope
JP6966962B2 (ja) 内視鏡
JP2018121300A (ja) 撮像装置
JP5393312B2 (ja) 電子内視鏡のレンズ位置制御装置
JP2021040756A (ja) 内視鏡及び医療用観察システム
JP2006346357A (ja) 内視鏡装置

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 18810179

Country of ref document: EP

Kind code of ref document: A1

ENP Entry into the national phase

Ref document number: 2019513089

Country of ref document: JP

Kind code of ref document: A

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 18810179

Country of ref document: EP

Kind code of ref document: A1