WO2010131569A1 - 半導体基板の製造方法 - Google Patents
半導体基板の製造方法 Download PDFInfo
- Publication number
- WO2010131569A1 WO2010131569A1 PCT/JP2010/057441 JP2010057441W WO2010131569A1 WO 2010131569 A1 WO2010131569 A1 WO 2010131569A1 JP 2010057441 W JP2010057441 W JP 2010057441W WO 2010131569 A1 WO2010131569 A1 WO 2010131569A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- silicon carbide
- manufacturing
- semiconductor substrate
- substrate
- growth layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
-
- C—CHEMISTRY; METALLURGY
- C30—CRYSTAL GROWTH
- C30B—SINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
- C30B23/00—Single-crystal growth by condensing evaporated or sublimed materials
-
- C—CHEMISTRY; METALLURGY
- C30—CRYSTAL GROWTH
- C30B—SINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
- C30B29/00—Single crystals or homogeneous polycrystalline material with defined structure characterised by the material or by their shape
- C30B29/10—Inorganic compounds or compositions
- C30B29/36—Carbides
-
- C—CHEMISTRY; METALLURGY
- C30—CRYSTAL GROWTH
- C30B—SINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
- C30B33/00—After-treatment of single crystals or homogeneous polycrystalline material with defined structure
- C30B33/06—Joining of crystals
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/20—Deposition of semiconductor materials on a substrate, e.g. epitaxial growth solid phase epitaxy
- H01L21/2003—Deposition of semiconductor materials on a substrate, e.g. epitaxial growth solid phase epitaxy characterised by the substrate
- H01L21/2007—Bonding of semiconductor wafers to insulating substrates or to semiconducting substrates using an intermediate insulating layer
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/01—Manufacture or treatment
- H10D12/031—Manufacture or treatment of IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/411—Insulated-gate bipolar transistors [IGBT]
- H10D12/441—Vertical IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/028—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
- H10D30/0291—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/40—Crystalline structures
- H10D62/405—Orientations of crystalline planes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/832—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge being Group IV materials comprising two or more elements, e.g. SiGe
- H10D62/8325—Silicon carbide
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02367—Substrates
- H01L21/0237—Materials
- H01L21/02373—Group 14 semiconducting materials
- H01L21/02378—Silicon carbide
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02524—Group 14 semiconducting materials
- H01L21/02529—Silicon carbide
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/13—Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
- H10D62/149—Source or drain regions of field-effect devices
- H10D62/151—Source or drain regions of field-effect devices of IGFETs
- H10D62/156—Drain regions of DMOS transistors
- H10D62/157—Impurity concentrations or distributions
Definitions
- the present invention relates to a method for manufacturing a semiconductor substrate, and more particularly to a method for manufacturing a semiconductor substrate including a portion made of silicon carbide (SiC) having a single crystal structure.
- SiC silicon carbide
- SiC substrates are being adopted as semiconductor substrates used in the manufacture of semiconductor devices.
- SiC has a larger band gap than Si (silicon) which is more commonly used. Therefore, a semiconductor device using a SiC substrate has advantages such as high breakdown voltage, low on-resistance, and small deterioration in characteristics under a high temperature environment.
- Patent Document 1 a SiC substrate of 76 mm (3 inches) or more can be manufactured.
- the size of the SiC substrate is industrially limited to about 100 mm (4 inches), and therefore there is a problem that a semiconductor device cannot be efficiently manufactured using a large substrate.
- the above-described problem becomes particularly serious when the characteristics of a plane other than the (0001) plane are used. This will be described below.
- a SiC substrate with few defects is usually manufactured by cutting out from an SiC ingot obtained by (0001) plane growth in which stacking faults are unlikely to occur. For this reason, the SiC substrate having a plane orientation other than the (0001) plane is cut out non-parallel to the growth plane. For this reason, it is difficult to ensure a sufficient size of the substrate, or many portions of the ingot cannot be used effectively. For this reason, it is particularly difficult to efficiently manufacture a semiconductor device using a surface other than the (0001) surface of SiC.
- the present invention has been made in view of the above problems, and an object of the present invention is to provide a method of manufacturing a semiconductor substrate for efficiently manufacturing a semiconductor device using SiC.
- the manufacturing method of the semiconductor substrate of this invention has the following processes.
- a second silicon carbide substrate having First and second silicon carbide substrates are arranged such that each of the first and second back surfaces is exposed in one direction.
- a coupling portion that connects the first and second back surfaces to each other is formed.
- the step of forming the bonding portion includes a step of forming a growth layer made of silicon carbide on each of the first and second back surfaces by a sublimation method in which a sublimate is supplied from one direction.
- the first and second silicon carbide substrates are integrated as one semiconductor substrate via the coupling portion.
- This semiconductor substrate includes both the first and second surfaces of each of the first and second silicon carbide substrates as the substrate surface on which the semiconductor device is formed. That is, this semiconductor substrate has a larger substrate surface as compared with the case where either one of the first and second silicon carbide substrates is used alone. Therefore, by using this semiconductor substrate, a semiconductor device using silicon carbide can be efficiently manufactured.
- the growth layer formed on each of the first and second back surfaces is made of silicon carbide in the same manner as the first and second silicon carbide substrates, the first and second silicon carbide substrates, the growth layer, Various physical properties are close to each other. Therefore, warpage and cracking of the semiconductor substrate due to the difference in various physical properties can be suppressed.
- the growth layer can be formed with high quality and at high speed.
- the first and second silicon carbide substrates reference is made to the first and second silicon carbide substrates. This is because one or more silicon carbide substrates are used in addition to the first and second silicon carbide substrates. It does not exclude the forms that are formed.
- the step of forming the growth layer includes the following steps.
- Each of the first and second back surfaces exposed in one direction and the surface of the solid material made of silicon carbide disposed in one direction with respect to the first and second back surfaces are spaced apart from each other. It is made to face.
- Gas is generated by sublimating silicon carbide on the surface of the solid raw material. The gas is solidified on each of the first and second back surfaces.
- the growth layer can be formed with high quality and at high speed. More preferably, the average value of the interval is smaller than the average free path of the sublimation gas in the sublimation method. Thereby, the film thickness distribution of the growth layer can be reduced.
- the temperature of the first and second silicon carbide substrates is set lower than the temperature of the solid raw material.
- the sublimated silicon carbide can be efficiently solidified on the first and second silicon carbide substrates.
- the solid raw material is a solid body of silicon carbide.
- each growth layer can be connected by a portion of the solid body that has not been sublimated. it can. Therefore, the first and second silicon carbide substrates can be connected more reliably.
- the step of arranging the first and second silicon carbide substrates is performed such that the shortest distance between the first and second silicon carbide substrates is 1 mm or less. Thereby, a growth layer can be formed more reliably so as to connect the first and second back surfaces.
- the growth layer preferably has a single crystal structure.
- the physical properties of the growth layer can be brought close to the physical properties of the first and second silicon carbide substrates having the same single crystal structure.
- the inclination of the crystal plane of the growth layer on the first back surface is within 10 ° with respect to the crystal surface of the first back surface.
- the inclination of the crystal plane of the growth layer on the second back surface with respect to the crystal surface of the second back surface is within 10 °.
- the impurity concentration of each of the first and second silicon carbide substrates is different from the impurity concentration of the growth layer.
- a semiconductor substrate having a two-layer structure with different impurity concentrations can be obtained.
- the impurity concentration of the growth layer is preferably higher than the impurity concentration of each of the first and second silicon carbide substrates.
- the resistivity of the growth layer can be reduced as compared with the resistivity of each of the first and second silicon carbide substrates.
- the off angle of the first surface with respect to the ⁇ 0001 ⁇ plane of the first silicon carbide substrate is not less than 50 ° and not more than 65 °, and with respect to the ⁇ 0001 ⁇ plane of the second silicon carbide substrate.
- the off angle of the second surface is not less than 50 ° and not more than 65 °.
- the angle between the off orientation of the first surface and the ⁇ 1-100> direction of the first silicon carbide substrate is 5 ° or less, and the off orientation of the second surface and the second silicon carbide The angle formed with the ⁇ 1-100> direction of the substrate is 5 ° or less. Thereby, the channel mobility in the 1st and 2nd surface can be raised more.
- the off angle of the first surface relative to the ⁇ 03-38 ⁇ plane in the ⁇ 1-100> direction of the first silicon carbide substrate is ⁇ 3 ° to 5 °
- the off angle of the second surface with respect to the ⁇ 03-38 ⁇ plane in the ⁇ 1-100> direction is not less than ⁇ 3 ° and not more than 5 °.
- the angle formed between the off orientation of the first surface and the ⁇ 11-20> direction of the first silicon carbide substrate is 5 ° or less, and the off orientation of the second surface and the first orientation
- the angle between the silicon carbide substrate 2 and the ⁇ 11-20> direction is 5 ° or less.
- the step of forming the growth layer is performed in an atmosphere obtained by reducing the atmospheric pressure.
- the step of forming the growth layer is performed in an atmosphere having a pressure higher than 10 ⁇ 1 Pa and lower than 10 4 Pa.
- each of the first and second back surfaces may be a surface formed by slicing.
- a method for manufacturing a semiconductor substrate for efficiently manufacturing a semiconductor device using silicon carbide can be provided.
- FIG. 2 is a schematic sectional view taken along line II-II in FIG. It is a schematic flowchart of the manufacturing method of the semiconductor substrate in Embodiment 1 of this invention. It is a schematic flowchart of the process of forming the coupling
- FIG. 12 is a cross-sectional view schematically showing a modified example of the process of FIG. 11.
- semiconductor substrate 80 of the present embodiment includes a plurality of SiC substrates 11 to 19 (silicon carbide substrate) having a single crystal structure, and a coupling portion 50.
- the coupling portion 50 includes a growth layer 30 made of SiC, and is substantially made of the growth layer 30 in the present embodiment.
- the growth layer 30 connects the back surfaces of the SiC substrates 11 to 19 (the surface opposite to the surface shown in FIG. 1) to each other, whereby the SiC substrates 11 to 19 are fixed to each other.
- Each of SiC substrates 11 to 19 has a surface exposed on the same plane.
- each of SiC substrates 11 and 12 has surfaces F1 and F2 (FIG. 2).
- semiconductor substrate 80 has a surface larger than each of SiC substrates 11-19. Therefore, when the semiconductor substrate 80 is used, a semiconductor device using SiC can be manufactured more efficiently than when each of the SiC substrates 11 to 19 is used alone.
- SiC substrates 11 and 12 among the SiC substrates 11 to 19 may be referred to in order to simplify the description, but the SiC substrates 13 to 19 are also handled in the same manner as the SiC substrates 11 and 12.
- SiC substrate 11 first silicon carbide substrate having a single crystal structure and SiC substrate 12 (second silicon carbide substrate) are prepared (FIG. 3: step S10).
- SiC substrate 11 has surface F1 (first surface) and back surface B1 (first back surface) facing each other
- SiC substrate 12 has surface F2 (second surface) and back surface B2 (second surface) facing each other. Back side).
- SiC substrates 11 and 12 are prepared by slicing a SiC ingot grown on the (0001) plane in the hexagonal system along the (03-38) plane.
- the roughness of the back surfaces B1 and B2 is 100 ⁇ m or less as Ra.
- Each of the back surfaces B1 and B2 may be a surface formed by the above slice (a so-called as-sliced surface), that is, a surface that is not polished after the above slice.
- SiC substrates 11 and 12 are arranged on first heating body 81 in the processing chamber so that each of back surfaces B1 and B2 is exposed in one direction (upward direction in FIG. 5) (FIG. 3: step). S20). That is, SiC substrates 11 and 12 are arranged so as to be aligned in plan view.
- the above arrangement is performed such that each of the back surfaces B1 and B2 is located on the same plane, or each of the front surfaces F1 and F2 is located on the same plane.
- the shortest distance between the SiC substrates 11 and 12 is 5 mm or less, more preferably 1 mm or less, still more preferably 100 ⁇ m or less, and even more preferably 10 ⁇ m or less. It is said.
- substrates having the same rectangular shape may be arranged in a matrix with an interval of 1 mm or less.
- the step of forming the coupling portion 50 includes a step of forming the growth layer 30 (FIG. 2).
- a sublimation method is used, and a proximity sublimation method is preferably used.
- the process of forming the coupling portion 50 will be described in detail.
- each of the back surfaces B1 and B2 exposed in one direction (upward direction in FIG. 5), and the surface SS of the solid raw material 20 arranged in one direction (upward direction in FIG. 5) with respect to the back surfaces B1 and B2 Are opposed to each other with an interval D1 (FIG. 4: Step S31).
- the average value of the distance D1 is made smaller than the average free path of the sublimation gas in the sublimation method, for example, 1 ⁇ m or more and 1 cm or less.
- This sublimation gas is a gas formed by sublimation of solid SiC, and includes, for example, Si, Si 2 C, and SiC 2 .
- the solid material 20 is made of SiC, preferably a lump of silicon carbide solid material, specifically, for example, a SiC wafer.
- the crystal structure of SiC of the solid raw material 20 is not particularly limited.
- the roughness of the surface SS of the solid raw material 20 is 1 mm or less as Ra.
- a spacer 83 (FIG. 8) having a height corresponding to the distance D1 may be used in order to more reliably provide the distance D1 (FIG. 5). This method is particularly effective when the average value of the distance D1 is about 100 ⁇ m or more.
- SiC substrates 11 and 12 are heated to a predetermined substrate temperature by first heating body 81. Further, the solid raw material 20 is heated to a predetermined raw material temperature by the second heating body 82. By heating the solid material 20 to the material temperature, SiC sublimates on the surface SS of the solid material, thereby generating a sublimate, that is, a gas (FIG. 4: step S32). This gas is supplied onto each of the back surfaces B1 and B2 from one direction (the upward direction in FIG. 5).
- the substrate temperature is lower than the raw material temperature, and more preferably the difference between the two temperatures is 1 ° C. or higher and 100 ° C. or lower.
- the substrate temperature is 1800 ° C. or higher and 2500 ° C. or lower.
- the gas supplied as described above is recrystallized by being solidified on each of back surfaces B1 and B2 (FIG. 4: step S33).
- a growth layer 30p that connects the back surfaces B1 and B2 to each other is formed.
- the solid material 20 (FIG. 5) becomes a solid material 20p by being consumed and becoming small.
- the solid raw material 20p disappears due to further sublimation.
- the growth layer 30 is formed as the coupling portion 50 that connects the back surfaces B1 and B2.
- the atmosphere in the processing chamber may be an atmosphere obtained by reducing the atmospheric pressure.
- the pressure of the atmosphere is preferably higher than 10 ⁇ 1 Pa and lower than 10 4 Pa.
- the above atmosphere may be an inert gas.
- the inert gas for example, a rare gas such as He or Ar, a nitrogen gas, or a mixed gas of a rare gas and a nitrogen gas can be used.
- the ratio of nitrogen gas is, for example, 60%.
- the pressure in the processing chamber is preferably 50 kPa or less, and more preferably 10 kPa or less.
- the growth layer 30 including the growth layer 30p has a single crystal structure. More preferably, the inclination of the crystal plane of the growth layer 30 on the back surface B1 with respect to the crystal surface of the back surface B1 is within 10 °, and the crystal plane of the growth layer 30 on the back surface B2 with respect to the crystal surface of the back surface B2 The inclination of is within 10 °.
- the crystal structures of the SiC substrates 11 and 12 are preferably hexagonal, and more preferably 4H—SiC or 6H—SiC.
- SiC substrates 11 and 12 and growth layer 30 are preferably made of a SiC single crystal having the same crystal structure.
- the SiC substrate (SiC substrates 11, 12, etc.) and the growth layer 30 are made of an SiC single crystal having the same crystal structure, there may be a difference in crystallographic characteristics between the two. . Such characteristics include, for example, defect density, crystal quality, and impurity concentration. This will be described below.
- the defect density of the growth layer 30 may be larger than the defect density of the SiC substrates 11 to 19, and therefore the size of the coupling portion 50 substantially composed of the growth layer 30 is larger than that of each of the SiC substrates 11 to 19. Despite being large, it can be easily formed.
- the micropipe density of growth layer 30 may be greater than the micropipe density of SiC substrates 11-19.
- the threading screw dislocation density of the growth layer 30 may be larger than the threading screw dislocation density of the SiC substrates 11 to 19.
- the threading edge dislocation density of the growth layer 30 may be larger than the threading edge dislocation density of the SiC substrates 11 to 19.
- the basal plane dislocation density of growth layer 30 may be larger than the basal plane dislocation density of SiC substrates 11 to 19.
- the mixed dislocation density of the growth layer 30 may be larger than the mixed dislocation density of the SiC substrates 11 to 19.
- the stacking fault density of growth layer 30 may be larger than the stacking fault density of SiC substrates 11 to 19.
- the point defect density of the growth layer 30 may be larger than the point defect density of the SiC substrates 11 to 19.
- the quality of the crystal of the growth layer 30 may be lower than the quality of the crystal of the SiC substrates 11 to 19, so that the joint portion 50 substantially consisting of the growth layer 30 has a size of each of the SiC substrates 11 to 19. In spite of being large, it can be easily formed.
- the half width of the X-ray rocking curve of the growth layer 30 may be larger than the half width of the X-ray rocking curves of the SiC substrates 11 to 19.
- the concentration of each of SiC substrates 11 and 12 and the impurity concentration of growth layer 30 are different from each other. More preferably, the impurity concentration of growth layer 30 is higher than the impurity concentration of each of SiC substrates 11 and 12.
- the impurity concentration of SiC substrates 11 and 12 is, for example, not less than 5 ⁇ 10 16 cm ⁇ 3 and not more than 5 ⁇ 10 19 cm ⁇ 3 .
- the impurity concentration of the growth layer 30 is not less than 5 ⁇ 10 16 cm ⁇ 3 and not more than 5 ⁇ 10 21 cm ⁇ 3 , for example.
- nitrogen or phosphorus can be used, for example.
- the impurities contained in growth layer 30 and the impurities contained in SiC substrates 11 and 12 may be different from each other.
- the off angle of surface F1 with respect to the ⁇ 0001 ⁇ plane of SiC substrate 11 is not less than 50 ° and not more than 65 °
- the off angle of surface F2 with respect to the ⁇ 0001 ⁇ plane of SiC substrate is not less than 50 ° and not more than 65 °. is there.
- the angle between the off orientation of surface F1 and the ⁇ 1-100> direction of SiC substrate 11 is 5 ° or less, and the off orientation of surface F2 and the ⁇ 1-100> direction of substrate 12 are formed.
- the angle is 5 ° or less.
- the off angle of the surface F1 with respect to the ⁇ 03-38 ⁇ plane in the ⁇ 1-100> direction of the SiC substrate 11 is ⁇ 3 ° to 5 °
- the ⁇ 1-100> direction of the SiC substrate 12 is ⁇
- the off angle of the surface F2 with respect to the 03-38 ⁇ plane is not less than ⁇ 3 ° and not more than 5 °.
- the “off angle of the surface F1 with respect to the ⁇ 03-38 ⁇ plane in the ⁇ 1-100> direction” means the normal line of the surface F1 to the projecting plane extending in the ⁇ 1-100> direction and the ⁇ 0001> direction And the normal line of the ⁇ 03-38 ⁇ plane, the sign of which is positive when the orthographic projection approaches parallel to the ⁇ 1-100> direction, and the orthographic projection Is negative when approaching parallel to the ⁇ 0001> direction.
- the “off angle of the surface F2 with respect to the ⁇ 03-38 ⁇ plane in the ⁇ 1-100> direction” means the normal line of the surface F1 to the projecting plane extending in the ⁇ 1-100> direction and the ⁇ 0001> direction.
- the angle formed by the off orientation of surface F1 and the ⁇ 11-20> direction of substrate 11 is 5 ° or less, and the angle formed by the off orientation of surface F2 and ⁇ 11-20> direction of substrate 12 Is 5 ° or less.
- SiC substrates 11 and 12 are integrated as one semiconductor substrate 80 through coupling portion 50.
- Semiconductor substrate 80 includes both surfaces F1 and F2 of each of the SiC substrates as a substrate surface on which a semiconductor device such as a transistor is formed. That is, semiconductor substrate 80 has a larger substrate surface as compared to the case where either SiC substrate 11 or 12 is used alone. Therefore, a semiconductor device using SiC can be efficiently manufactured by using the semiconductor substrate 80.
- the growth layer 30 formed on each of the back surfaces B1 and B2 is made of SiC similarly to the SiC substrates 11 and 12, various physical properties are close between the SiC substrate and the growth layer 30. Therefore, warpage and cracking of the semiconductor substrate 80 due to the difference in various physical properties can be suppressed.
- the growth layer 30 can be formed with high quality and at high speed. Further, when the sublimation method is the proximity sublimation method in particular, the growth layer 30 can be formed more uniformly.
- the film thickness distribution of the growth layer 30 can be reduced. Further, when the average value of the distance D1 is 1 mm or less, the film thickness distribution of the growth layer 30 can be further reduced. In addition, by setting the average value of the distance D1 to 1 ⁇ m or more, it is possible to secure a sufficient space for SiC to sublime.
- the temperature of the SiC substrates 11 and 12 is set lower than the temperature of the solid material 20 (FIG. 5). Thereby, the sublimated SiC can be efficiently solidified on SiC substrates 11 and 12.
- the step of forming the growth layer 30 (FIGS. 5 to 7) is performed so that the growth layer 30 connects the back surfaces B1 and B2.
- SiC substrates 11 and 12 can be connected only by growth layer 30. That is, SiC substrates 11 and 12 can be connected with a homogeneous material.
- the step of arranging SiC substrates 11 and 12 is performed such that the shortest distance between SiC substrates 11 and 12 is 1 mm or less.
- growth layer 30 can be formed so as to more reliably connect back surface B1 of SiC substrate 11 and back surface B2 of SiC substrate 12.
- the growth layer 30 has a single crystal structure. Thereby, the physical properties of growth layer 30 can be brought close to the physical properties of SiC substrates 11 and 12 having the same single crystal structure.
- the inclination of the crystal plane of the growth layer 30 on the back surface B1 is within 10 ° with respect to the crystal surface of the back surface B1.
- the inclination of the crystal plane of the growth layer 30 on the back surface B2 is within 10 ° with respect to the crystal surface of the back surface B2.
- the impurity concentrations of SiC substrates 11 and 12 and the impurity concentration of growth layer 30 are different from each other.
- a semiconductor substrate 80 (FIG. 2) having a two-layer structure with different impurity concentrations can be obtained.
- the impurity concentration of growth layer 30 is higher than the impurity concentration of each of SiC substrates 11 and 12. Therefore, the resistivity of growth layer 30 can be made smaller than the resistivity of each of SiC substrates 11 and 12. Thereby, a semiconductor substrate 80 suitable for manufacturing a semiconductor device in which a current flows in the thickness direction of the growth layer 30, that is, a vertical semiconductor device can be obtained.
- the off angle of surface F1 with respect to the ⁇ 0001 ⁇ plane of SiC substrate 11 is not less than 50 ° and not more than 65 °
- the off angle of surface F2 with respect to the ⁇ 0001 ⁇ plane of SiC substrate 12 is not less than 50 ° and not more than 65 °. It is.
- the channel mobility in the surface F1 and F2 can be raised compared with the case where the surfaces F1 and F2 are ⁇ 0001 ⁇ planes.
- the angle formed between the off orientation of surface F1 and the ⁇ 1-100> direction of SiC substrate 11 is 5 ° or less, and the off orientation of surface F2 and the ⁇ 1-100> direction of SiC substrate 12 The formed angle is 5 ° or less. Thereby, the channel mobility in the surface F1 and F2 can be raised more.
- the off angle of the surface F1 with respect to the ⁇ 03-38 ⁇ plane in the ⁇ 1-100> direction of the SiC substrate 11 is ⁇ 3 ° to 5 °
- the ⁇ 1-100> direction of the SiC substrate 12 is ⁇
- the off angle of the surface F2 with respect to the 03-38 ⁇ plane is not less than ⁇ 3 ° and not more than 5 °. Thereby, the channel mobility in the surfaces F1 and F2 can be further increased.
- the angle formed between the off orientation of surface F1 and the ⁇ 11-20> direction of SiC substrate 11 is 5 ° or less, and the off orientation of surface F2 and the ⁇ 11-20> direction of SiC substrate 12 The formed angle is 5 ° or less.
- the channel mobility in the surface F1 and F2 can be raised compared with the case where the surfaces F1 and F2 are ⁇ 0001 ⁇ planes.
- the SiC wafer is exemplified as the solid raw material 20, but the solid raw material 20 is not limited to this, and may be, for example, SiC powder or SiC sintered body.
- the first and second heating bodies 81 and 82 may be any one that can heat the object.
- a resistance heating type using a graphite heater, or an induction heating type. can be used.
- the entire back surface B1 and B2 and the surface SS of the solid raw material 20 are spaced apart from each other.
- “spaced” has a wider meaning and means that the average value of the space exceeds zero. Therefore, there may be a case where the back surfaces B1 and B2 and the surface SS of the solid material 20 are partly in contact with each other, and a space is provided between each of the back surfaces B1 and B2 and the surface SS of the solid material 20. . Two modifications corresponding to this case will be described below.
- the above interval is secured by the warp of the SiC wafer as the solid material 20. More specifically, in this example, the interval D2 is locally zero, but the average value always exceeds zero. Preferably, like the average value of the distance D1, the average value of the distance D2 is set to be smaller than the average free path of the sublimation gas in the sublimation method, for example, 1 ⁇ m or more and 1 cm or less.
- the above-described interval is ensured by warping of SiC substrates 11-13. More specifically, in this example, the interval D3 is locally zero, but the average value always exceeds zero. Preferably, like the average value of the distance D1, the average value of the distance D3 is set to be smaller than the average free path of the sublimation gas in the sublimation method, for example, 1 ⁇ m or more and 1 cm or less.
- the interval may be ensured by a combination of the methods shown in FIGS. 9 and 10, that is, both the warp of the SiC wafer as the solid material 20 and the warp of the SiC substrates 11 to 13.
- each of the methods shown in FIGS. 9 and 10 or a combination of both methods is particularly effective when the average value of the distance is 100 ⁇ m or less.
- the substrate temperatures of the SiC substrates 11 and 12 when the growth layer 30 was formed were examined. Note that the pressure in the processing chamber was reduced from atmospheric pressure to 1 Pa by being exhausted by a vacuum pump. The distance D1 (FIG. 5) between each of the back surfaces B1 and B2 and the surface SS of the solid raw material 20 was 50 ⁇ m. Moreover, the temperature of the SiC substrates 11 and 12 was lowered by 100 ° C. compared to the temperature of the solid raw material 20. The results are shown below.
- the substrate temperature is too low at 1600 ° C. and is preferably 1800 ° C. or higher. It was also found that the substrate temperature was too high at 3000 ° C. and 2500 ° C. or less was preferable in order to avoid a decrease in the crystallinity of the substrate. From the above, it was found that the substrate temperature is preferably 1800 ° C. or higher and 2500 ° C. or lower.
- the temperature difference between the temperature of the SiC substrates 11 and 12 to be compared with the temperature of the solid raw material 20 was examined. Note that the pressure in the processing chamber was reduced from atmospheric pressure by being evacuated by a vacuum pump and maintained at 1 Pa. The substrate temperature was fixed at 2000 ° C. The distance D1 (FIG. 5) between each of the back surfaces B1 and B2 and the surface SS of the solid raw material 20 was 50 ⁇ m. The results are shown below.
- the temperature difference is too small at 0.1 ° C. and 1 ° C. or more is preferable in order to sufficiently secure the growth rate of the growth layer 30.
- the temperature difference was too large at 500 ° C. and preferably 100 ° C. or less. From the above, it was found that the temperature difference is preferably 1 ° C. or more and 100 ° C. or less.
- the pressure of the atmosphere when the growth layer 30 was formed was examined.
- the temperature difference mentioned above was 100 degreeC.
- the substrate temperature was fixed at 2000 ° C.
- the distance D1 (FIG. 5) between each of the back surfaces B1 and B2 and the surface SS of the solid raw material 20 was 50 ⁇ m. The results are shown below.
- the pressure was too high at 100 kPa, preferably 50 kPa or less, and particularly preferably 10 kPa or less.
- the distance D1 (FIG. 5) between each of the back surfaces B1 and B2 and the surface SS of the solid raw material 20 was examined. Note that the pressure in the processing chamber was reduced from atmospheric pressure by being evacuated by a vacuum pump and maintained at 1 Pa. The substrate temperature was fixed at 2000 ° C. Moreover, the temperature difference mentioned above was 50 degreeC.
- the distance D1 5 cm
- the appropriate value of the distance D1 is considered to be related to the average free path of the sublimation gas in the sublimation method. Specifically, it is considered preferable that the average value of the distance D1 is made smaller than this average free path. For example, under a pressure of 1 Pa and a temperature of 2000 ° C., the mean free path of atoms and molecules strictly depends on the atomic radius and molecular radius, but is about several to several tens of centimeters. It is preferable that D1 be several cm or less.
- the roughness of the back surfaces B1 and B2 was examined.
- the atmospheric pressure was fixed at 1 Pa, and the substrate temperature was fixed at 2000 ° C.
- Ra 500 ⁇ m
- the roughness of the back surfaces B1 and B2 is preferably 100 ⁇ m or less in order to sufficiently reduce the step on the surface of the growth layer 30. Even when each of the back surfaces B1 and B2 is a so-called as-sliced surface, the step can be sufficiently reduced.
- the formation time of the growth layer 30 1 minute, 1 hour, 3 hours, or 24 hours could be used.
- an inert gas atmosphere using He, Ar, N 2 , or 60% concentration N 2 can be used as the atmosphere gas, and can be obtained by reducing the air atmosphere instead of the inert gas atmosphere.
- the atmosphere could also be used.
- As the form of the solid raw material 20 (FIG. 5), single crystal, polycrystal, sintered body, or SiC powder could be used. Further, when the SiC substrates 11 and 12 have a (03-38) plane orientation, the plane orientation of the surface SS (FIG. 5) of the solid raw material 20 is (0001), (03-38), (11-20) Or (1-100) could be used.
- nitrogen or phosphorus could be used at a concentration of 5 ⁇ 10 15 cm ⁇ 3 , 8 ⁇ 10 18 cm ⁇ 3 or 5 ⁇ 10 21 cm ⁇ 3 as impurities contained in the solid raw material 20 (FIG. 5).
- the polytype of the SiC substrates 11 and 12 was 4H, 4H, 6H, 15R, or 3C could be used as the polytype of the solid raw material 20.
- coupling portion 50V is formed of growth layer 30V and intermediate layer 40.
- Growth layer 30V is formed by sublimation in substantially the same manner as growth layer 30 (FIG. 7) of the first embodiment, but is formed separately from each other on each of SiC substrates 11 and 12, unlike growth layer 30.
- the Each growth layer 30V is connected via an intermediate layer 40 made of SiC.
- the intermediate layer 40 is a portion where the solid raw material 20 remains without being sublimated.
- back surfaces B1 and B2 are connected to each other by coupling portion 50V having growth layer 30V and intermediate layer 40. Can be connected.
- the intermediate layer 40 which is a part of the solid raw material 20 is not in a powder form but in a solid form. Therefore, the adjacent growth layers 30V can be connected not by powder but by solids. As a result, the adjacent growth layers 30V can be connected with sufficient strength.
- a gap between a plurality of SiC substrates may be filled with filling portion 30W (FIG. 12) formed by sublimation and recrystallization of SiC.
- filling portion 30W By this filling part 30W, a plurality of SiC substrates can be more firmly connected to each other.
- the semiconductor device 100 of the present embodiment is a vertical DiMOSFET (Double Implanted Metal Oxide Semiconductor Field Effect Transistor), and includes a substrate 80, a buffer layer 121, a breakdown voltage holding layer 122, a p region 123, It has an n + region 124, a p + region 125, an oxide film 126, a source electrode 111, an upper source electrode 127, a gate electrode 110, and a drain electrode 112.
- a vertical DiMOSFET Double Implanted Metal Oxide Semiconductor Field Effect Transistor
- the substrate 80 has an n-type conductivity in the present embodiment, and has the growth layer 30 and the SiC substrate 11 as described in the first embodiment.
- the drain electrode 112 is provided on the growth layer 30 so as to sandwich the growth layer 30 with the SiC substrate 11.
- the buffer layer 121 is provided on the SiC substrate 11 such that the SiC substrate 11 is sandwiched between the buffer layer 121 and the growth layer 30.
- Buffer layer 121 has n-type conductivity and has a thickness of 0.5 ⁇ m, for example.
- the concentration of the n-type conductive impurity in the buffer layer 121 is, for example, 5 ⁇ 10 17 cm ⁇ 3 .
- the breakdown voltage holding layer 122 is formed on the buffer layer 121 and is made of silicon carbide whose conductivity type is n-type.
- the thickness of the breakdown voltage holding layer 122 is 10 ⁇ m, and the concentration of the n-type conductive impurity is 5 ⁇ 10 15 cm ⁇ 3 .
- a plurality of p regions 123 having a p-type conductivity are formed at intervals.
- An n + region 124 is formed in the surface layer of the p region 123 inside the p region 123.
- a p + region 125 is formed at a position adjacent to the n + region 124. From the top of the n + region 124 in one p region 123, the breakdown voltage holding layer 122 exposed between the p region 123 and the two p regions 123, the other p region 123, and the n + region 124 in the other p region 123 An oxide film 126 is formed so as to extend to.
- a gate electrode 110 is formed on the oxide film 126.
- a source electrode 111 is formed on the n + region 124 and the p + region 125.
- An upper source electrode 127 is formed on the source electrode 111.
- the maximum value of the nitrogen atom concentration in the region within 10 nm from the interface between the oxide film 126 and the n + region 124, p + region 125, p region 123 and the breakdown voltage holding layer 122 as the semiconductor layer is 1 ⁇ 10 21 cm ⁇ 3. That's it. Thereby, the mobility of the channel region under the oxide film 126 (part of the p region 123 between the n + region 124 and the breakdown voltage holding layer 122, which is in contact with the oxide film 126) can be improved. .
- 15 to 18 show only steps in the vicinity of SiC substrate 11 among SiC substrates 11 to 19 (FIG. 1), but similar steps are performed in the vicinity of each of SiC substrate 12 to SiC substrate 19. It is.
- the semiconductor substrate 80 (FIGS. 1 and 2) is prepared. That is, the semiconductor substrate 80 is formed by steps S10 to S30 (FIG. 3: Embodiment 1).
- the conductivity type of the semiconductor substrate 80 is n-type.
- buffer layer 121 and breakdown voltage holding layer 122 are formed as follows.
- buffer layer 121 is formed on SiC substrate 11 of substrate 80.
- Buffer layer 121 is made of n-type silicon carbide and is, for example, an epitaxial layer having a thickness of 0.5 ⁇ m. Further, the concentration of the conductive impurity in the buffer layer 121 is set to 5 ⁇ 10 17 cm ⁇ 3 , for example.
- the breakdown voltage holding layer 122 is formed on the buffer layer 121. Specifically, a layer made of silicon carbide of n-type conductivity is formed by an epitaxial growth method.
- the thickness of the breakdown voltage holding layer 122 is, for example, 10 ⁇ m.
- the concentration of the n-type conductive impurity in the breakdown voltage holding layer 122 is, for example, 5 ⁇ 10 15 cm ⁇ 3 .
- p region 123, n + region 124, and p + region 125 are formed as follows by the implantation step (step S130: FIG. 14).
- an impurity having a p-type conductivity is selectively implanted into a part of the breakdown voltage holding layer 122, whereby the p region 123 is formed.
- n + region 124 is formed by selectively injecting n-type conductive impurities into a predetermined region, and p-type conductive impurities having a conductivity type are selectively injected into the predetermined region. As a result, a p + region 125 is formed.
- the impurity is selectively implanted using a mask made of an oxide film, for example.
- an activation annealing process is performed.
- annealing is performed in an argon atmosphere at a heating temperature of 1700 ° C. for 30 minutes.
- a gate insulating film forming step (step S140: FIG. 14) is performed. Specifically, oxide film 126 is formed so as to cover the breakdown voltage holding layer 122, p region 123, n + region 124, and p + region 125. This formation may be performed by dry oxidation (thermal oxidation). The dry oxidation conditions are, for example, a heating temperature of 1200 ° C. and a heating time of 30 minutes.
- a nitrogen annealing step (step S150) is performed. Specifically, an annealing process is performed in a nitrogen monoxide (NO) atmosphere.
- the heating temperature is 1100 ° C. and the heating time is 120 minutes.
- nitrogen atoms are introduced in the vicinity of the interface between each of the breakdown voltage holding layer 122, the p region 123, the n + region 124, and the p + region 125 and the oxide film 126.
- an annealing process using an argon (Ar) gas that is an inert gas may be further performed.
- the conditions for this treatment are, for example, a heating temperature of 1100 ° C. and a heating time of 60 minutes.
- the source electrode 111 and the drain electrode 112 are formed as follows by the electrode formation step (step S160: FIG. 14).
- a resist film having a pattern is formed on the oxide film 126 by photolithography. Using this resist film as a mask, portions of oxide film 126 located on n + region 124 and p + region 125 are removed by etching. As a result, an opening is formed in the oxide film 126. Next, a conductor film is formed in contact with each of n + region 124 and p + region 125 in this opening. Next, by removing the resist film, the portion of the conductor film located on the resist film is removed (lifted off).
- the conductor film may be a metal film, and is made of nickel (Ni), for example. As a result of this lift-off, the source electrode 111 is formed.
- the heat processing for alloying is performed here.
- heat treatment is performed for 2 minutes at a heating temperature of 950 ° C. in an atmosphere of argon (Ar) gas that is an inert gas.
- the upper source electrode 127 is formed on the source electrode 111.
- a drain electrode 112 is formed on the back surface of the substrate 80.
- a gate electrode 110 is formed on the oxide film 126.
- the semiconductor device 100 is obtained.
- the semiconductor substrate for manufacturing the semiconductor device 100 is not limited to the semiconductor substrate 80 of the first embodiment, and may be a semiconductor substrate obtained by the second embodiment, for example.
- a vertical DiMOSFET is illustrated, other semiconductor devices may be manufactured using the semiconductor substrate of the present invention.
- a RESURF-JFET Reduced Surface Field-Junction Field Effect Transistor
- a Schottky diode is manufactured. Also good.
- the semiconductor substrate of this embodiment is manufactured by the following manufacturing method.
- a first silicon carbide substrate having a first surface and a first back surface facing each other and having a single crystal structure, and having a second surface and a second back surface facing each other and having a single crystal structure
- a second silicon carbide substrate having First and second silicon carbide substrates are arranged such that each of the first and second back surfaces is exposed in one direction.
- a coupling portion that connects the first and second back surfaces to each other is formed.
- the step of forming the bonding portion includes a step of forming a growth layer made of silicon carbide on each of the first and second back surfaces by a sublimation method in which a sublimate is supplied from one direction.
- the semiconductor device of this embodiment is manufactured using a semiconductor substrate manufactured by the following manufacturing method.
- a second silicon carbide substrate having First and second silicon carbide substrates are arranged such that each of the first and second back surfaces is exposed in one direction.
- a coupling portion that connects the first and second back surfaces to each other is formed.
- the step of forming the bonding portion includes a step of forming a growth layer made of silicon carbide on each of the first and second back surfaces by a sublimation method in which a sublimate is supplied from one direction.
- the method for manufacturing a semiconductor substrate of the present invention can be applied particularly advantageously to a method for manufacturing a semiconductor substrate including a portion made of silicon carbide having a single crystal structure.
- SiC substrate first silicon carbide substrate
- 12 SiC substrate second silicon carbide substrate
- 13 to 19 SiC substrate 20, 20p solid raw material, 30, 30p, 30V growth layer, 30W filling section, 40 middle Layer, 50, 50V coupling, 80 semiconductor substrate, 81 first heating body, 82 second heating body, 100 semiconductor device.
Landscapes
- Chemical & Material Sciences (AREA)
- Engineering & Computer Science (AREA)
- Materials Engineering (AREA)
- Organic Chemistry (AREA)
- Crystallography & Structural Chemistry (AREA)
- Metallurgy (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Inorganic Chemistry (AREA)
- Recrystallisation Techniques (AREA)
- Crystals, And After-Treatments Of Crystals (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
Description
互いに対向する第1の表面および第1の裏面を有し、かつ単結晶構造を有する第1の炭化珪素基板と、互いに対向する第2の表面および第2の裏面を有し、かつ単結晶構造を有する第2の炭化珪素基板とが準備される。第1および第2の裏面の各々が一の方向に露出するように第1および第2の炭化珪素基板が配置される。第1および第2の裏面を互いにつなぐ結合部が形成される。結合部を形成する工程は、第1および第2の裏面の各々の上に炭化珪素からなる成長層を、一の方向から昇華物を供給する昇華法により形成する工程を含む。
なお上記の製造方法の説明において第1および第2の炭化珪素基板について言及しているが、このことは、第1および第2の炭化珪素基板に加えてさらに1つ以上の炭化珪素基板が用いられる形態を除外するものではない。
一の方向に露出する第1および第2の裏面の各々と、第1および第2の裏面に対して一の方向に配置され、かつ炭化珪素からなる固体原料の表面とが、間隔を空けて対向させられる。固体原料の表面において炭化珪素を昇華させることで気体が発生させられる。その気体が第1および第2の裏面の各々の上で固化させられる。
より好ましくは、上記間隔の平均値は昇華法における昇華ガスの平均自由行程よりも小さくされる。これにより成長層の膜厚分布を小さくすることができる。
(実施の形態1)
図1および図2を参照して、本実施の形態の半導体基板80は、単結晶構造を有する複数のSiC基板11~19(炭化珪素基板)と、結合部50とを有する。結合部50は、SiCからなる成長層30を含み、本実施の形態においては実質的に成長層30からなる。成長層30は、SiC基板11~19の裏面(図1に示される面と反対の面)を互いにつないでおり、これによりSiC基板11~19は互いに固定されている。SiC基板11~19のそれぞれは同一平面上において露出した表面を有し、たとえばSiC基板11および12のそれぞれは、表面F1およびF2(図2)を有する。これにより半導体基板80はSiC基板11~19の各々に比して大きな表面を有する。よってSiC基板11~19の各々を単独で用いる場合に比して、半導体基板80を用いる場合、SiCを用いた半導体装置をより効率よく製造することができる。
図11を参照して、本実施の形態においては、結合部50Vは、成長層30Vと、中間層40とにより形成される。成長層30Vは、実施の形態1の成長層30(図7)とほぼ同様に昇華法によって形成されるが、成長層30と異なりSiC基板11および12の各々の上に互いに分離して形成される。そして各成長層30Vは、SiCからなる中間層40を介してつながっている。中間層40は、固体原料20が昇華せずに残った部分である。
図13を参照して、本実施の形態の半導体装置100は、縦型DiMOSFET(Double Implanted Metal Oxide Semiconductor Field Effect Transistor)であって、基板80、バッファ層121、耐圧保持層122、p領域123、n+領域124、p+領域125、酸化膜126、ソース電極111、上部ソース電極127、ゲート電極110、およびドレイン電極112を有する。
互いに対向する第1の表面および第1の裏面を有し、かつ単結晶構造を有する第1の炭化珪素基板と、互いに対向する第2の表面および第2の裏面を有し、かつ単結晶構造を有する第2の炭化珪素基板とが準備される。第1および第2の裏面の各々が一の方向に露出するように第1および第2の炭化珪素基板が配置される。第1および第2の裏面を互いにつなぐ結合部が形成される。結合部を形成する工程は、第1および第2の裏面の各々の上に炭化珪素からなる成長層を、一の方向から昇華物を供給する昇華法により形成する工程を含む。
Claims (17)
- 互いに対向する第1の表面(F1)および第1の裏面(B1)を有し、かつ単結晶構造を有する第1の炭化珪素基板(11)と、互いに対向する第2の表面(F2)および第2の裏面(B2)を有し、かつ単結晶構造を有する第2の炭化珪素基板とを準備する工程と、
前記第1および第2の裏面(B1、B2)の各々が一の方向に露出するように前記第1および第2の炭化珪素基板(11、12)を配置する工程と、
前記第1および第2の裏面(B1、B2)を互いにつなぐ結合部50を形成する工程とを備え、
前記結合部50を形成する工程は、前記第1および第2の裏面(B1、B2)の各々の上に炭化珪素からなる成長層(30)を、前記一の方向から昇華物を供給する昇華法により形成する工程を含む、半導体基板(80)の製造方法。 - 前記成長層(30)を形成する工程は、
前記一の方向に露出する前記第1および第2の裏面(B1、B2)の各々と、前記第1および第2の裏面(B1、B2)に対して前記一の方向に配置され、かつ炭化珪素からなる固体原料(20)の表面(SS)とを、間隔(D1)を空けて対向させる工程と、
前記固体原料(20)の表面(SS)において炭化珪素を昇華させることで気体を発生させる工程と、
前記第1および第2の裏面(B1、B2)の各々の上で前記気体を固化させる工程とを含む、請求の範囲第1項に記載の半導体基板(80)の製造方法。 - 前記間隔(D1)の平均値は前記昇華法における昇華ガスの平均自由行程よりも小さい、請求の範囲第2項に記載の半導体基板(80)の製造方法。
- 前記成長層(30)を形成する工程において、前記第1および第2の炭化珪素基板(11、12)の各々の温度は、前記固体原料(20)の温度よりも低くされる、請求の範囲第2項に記載の半導体基板(80)の製造方法。
- 前記固体原料(20)は一塊の炭化珪素の固形物である、請求の範囲第2項に記載の半導体基板(80)の製造方法。
- 前記配置する工程は、前記第1および第2の炭化珪素基板(11、12)の間の最短間隔が1mm以下となるように行なわれる、請求の範囲第1項に記載の半導体基板(80)の製造方法。
- 前記成長層(30)は単結晶構造を有する、請求の範囲第1項に記載の半導体基板(80)の製造方法。
- 前記第1の裏面(B1)の結晶面に対して前記第1の裏面(B1)上の前記成長層(30)の結晶面の傾きは10°以内であり、
前記第2の裏面(B2)の結晶面に対して前記第2の裏面(B2)上の前記成長層(30)の結晶面の傾きは10°以内である、請求の範囲第7項に記載の半導体基板(80)の製造方法。 - 前記第1および第2の炭化珪素基板(11、12)の各々の不純物濃度と、前記成長層(30)の不純物濃度とは互いに異なる、請求の範囲第1項に記載の半導体基板(80)の製造方法。
- 前記第1および第2の炭化珪素基板(11、12)の各々の不純物濃度よりも、前記成長層(30)の不純物濃度の方が高い、請求の範囲第1項に記載の半導体基板(80)の製造方法。
- 前記第1の炭化珪素基板(11)の{0001}面に対する前記第1の表面(F1)のオフ角は50°以上65°以下であり、かつ前記第2の炭化珪素基板(12)の{0001}面に対する前記第2の表面(F2)のオフ角は50°以上65°以下である、請求の範囲第1項に記載の半導体基板(80)の製造方法。
- 前記第1の表面(F1)のオフ方位と前記第1の炭化珪素基板(11)の<1-100>方向とのなす角は5°以下であり、かつ前記第2の表面(F2)のオフ方位と前記第2の炭化珪素基板(12)の<1-100>方向とのなす角は5°以下である、請求の範囲第11項に記載の半導体基板(80)の製造方法。
- 前記第1の炭化珪素基板(11)の<1-100>方向における{03-38}面に対する前記第1の表面(F1)のオフ角は-3°以上5°以下であり、前記第2の炭化珪素基板(12)の<1-100>方向における{03-38}面に対する前記第2の表面(F2)のオフ角は-3°以上5°以下である、請求の範囲第12項に記載の半導体基板(80)の製造方法。
- 前記第1の表面(F1)のオフ方位と前記第1の炭化珪素基板(11)の<11-20>方向とのなす角は5°以下であり、かつ前記第2の表面(F2)のオフ方位と前記第2の炭化珪素基板(12)の<11-20>方向とのなす角は5°以下である、請求の範囲第11項に記載の半導体基板(80)の製造方法。
- 前記成長層(30)を形成する工程は、大気雰囲気を減圧することにより得られた雰囲気中で行われる、請求の範囲第1項に記載の半導体基板(80)の製造方法。
- 前記成長層(30)を形成する工程は、10-1Paよりも高く104Paよりも低い圧力を有する雰囲気中で行われる、請求の範囲第1項に記載の半導体基板(80)の製造方法。
- 前記第1および第2の裏面(B1、B2)の各々は、スライスによって形成された面である、請求の範囲第1項に記載の半導体基板(80)の製造方法。
Priority Applications (5)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/062,057 US8168515B2 (en) | 2009-05-11 | 2010-04-27 | Method for manufacturing semiconductor substrate |
| CA2735975A CA2735975A1 (en) | 2009-05-11 | 2010-04-27 | Method for manufacturing semiconductor substrate |
| JP2011513300A JP5477380B2 (ja) | 2009-05-11 | 2010-04-27 | 半導体基板の製造方法 |
| EP10774827A EP2432001A4 (en) | 2009-05-11 | 2010-04-27 | METHOD FOR PRODUCING A SEMICONDUCTOR SUBSTRATE |
| CN2010800026675A CN102160143B (zh) | 2009-05-11 | 2010-04-27 | 制造半导体衬底的方法 |
Applications Claiming Priority (8)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2009-114737 | 2009-05-11 | ||
| JP2009114737 | 2009-05-11 | ||
| JP2009219065 | 2009-09-24 | ||
| JP2009-219065 | 2009-09-24 | ||
| JP2009-229764 | 2009-10-01 | ||
| JP2009229764 | 2009-10-01 | ||
| JP2009248621 | 2009-10-29 | ||
| JP2009-248621 | 2009-10-29 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| WO2010131569A1 true WO2010131569A1 (ja) | 2010-11-18 |
Family
ID=43084945
Family Applications (5)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| PCT/JP2010/057441 Ceased WO2010131569A1 (ja) | 2009-05-11 | 2010-04-27 | 半導体基板の製造方法 |
| PCT/JP2010/057444 Ceased WO2010131572A1 (ja) | 2009-05-11 | 2010-04-27 | 半導体装置 |
| PCT/JP2010/057439 Ceased WO2010131568A1 (ja) | 2009-05-11 | 2010-04-27 | 炭化珪素基板、半導体装置および炭化珪素基板の製造方法 |
| PCT/JP2010/057445 Ceased WO2010131573A1 (ja) | 2009-05-11 | 2010-04-27 | 絶縁ゲート型バイポーラトランジスタ |
| PCT/JP2010/057442 Ceased WO2010131570A1 (ja) | 2009-05-11 | 2010-04-27 | 炭化珪素基板および半導体装置 |
Family Applications After (4)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| PCT/JP2010/057444 Ceased WO2010131572A1 (ja) | 2009-05-11 | 2010-04-27 | 半導体装置 |
| PCT/JP2010/057439 Ceased WO2010131568A1 (ja) | 2009-05-11 | 2010-04-27 | 炭化珪素基板、半導体装置および炭化珪素基板の製造方法 |
| PCT/JP2010/057445 Ceased WO2010131573A1 (ja) | 2009-05-11 | 2010-04-27 | 絶縁ゲート型バイポーラトランジスタ |
| PCT/JP2010/057442 Ceased WO2010131570A1 (ja) | 2009-05-11 | 2010-04-27 | 炭化珪素基板および半導体装置 |
Country Status (8)
| Country | Link |
|---|---|
| US (5) | US20120056202A1 (ja) |
| EP (5) | EP2432000A4 (ja) |
| JP (5) | JP5477380B2 (ja) |
| KR (5) | KR20120014017A (ja) |
| CN (5) | CN102422387A (ja) |
| CA (5) | CA2735975A1 (ja) |
| TW (5) | TW201120939A (ja) |
| WO (5) | WO2010131569A1 (ja) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20120168774A1 (en) * | 2010-05-28 | 2012-07-05 | Sumitomo Electric Industries, Ltd. | Silicon carbide substrate and method for manufacturing same |
| WO2012172955A1 (ja) * | 2011-06-16 | 2012-12-20 | 住友電気工業株式会社 | 炭化珪素基板およびその製造方法 |
| WO2013073216A1 (ja) * | 2011-11-14 | 2013-05-23 | 住友電気工業株式会社 | 炭化珪素基板、半導体装置およびこれらの製造方法 |
Families Citing this family (53)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| SG10201600407SA (en) * | 2009-02-20 | 2016-02-26 | Semiconductor Energy Lab | Semiconductor device and manufacturing method of the same |
| CA2735975A1 (en) | 2009-05-11 | 2010-11-18 | Sumitomo Electric Industries, Ltd. | Method for manufacturing semiconductor substrate |
| US20120015499A1 (en) * | 2009-11-13 | 2012-01-19 | Sumitomo Electric Industries, Ltd. | Method for manufacturing semiconductor substrate |
| KR20120124352A (ko) * | 2010-02-05 | 2012-11-13 | 스미토모덴키고교가부시키가이샤 | 탄화규소 기판의 제조 방법 |
| JP5447206B2 (ja) * | 2010-06-15 | 2014-03-19 | 住友電気工業株式会社 | 炭化珪素単結晶の製造方法および炭化珪素基板 |
| WO2012127748A1 (ja) * | 2011-03-22 | 2012-09-27 | 住友電気工業株式会社 | 炭化珪素基板 |
| JP2012201543A (ja) * | 2011-03-25 | 2012-10-22 | Sumitomo Electric Ind Ltd | 炭化珪素基板 |
| US8872189B2 (en) | 2011-08-05 | 2014-10-28 | Sumitomo Electric Industries, Ltd. | Substrate, semiconductor device, and method of manufacturing the same |
| KR101984698B1 (ko) * | 2012-01-11 | 2019-05-31 | 삼성전자주식회사 | 기판 구조체, 이로부터 제조된 반도체소자 및 그 제조방법 |
| JP6119100B2 (ja) | 2012-02-01 | 2017-04-26 | 住友電気工業株式会社 | 炭化珪素半導体装置 |
| TWI456737B (zh) * | 2012-03-05 | 2014-10-11 | Richtek Technology Corp | 垂直式半導體元件及其製造方法 |
| CN103325747A (zh) * | 2012-03-19 | 2013-09-25 | 立锜科技股份有限公司 | 垂直式半导体元件及其制造方法 |
| JP5884585B2 (ja) * | 2012-03-21 | 2016-03-15 | 住友電気工業株式会社 | 炭化珪素半導体装置の製造方法 |
| US9466552B2 (en) * | 2012-03-30 | 2016-10-11 | Richtek Technology Corporation | Vertical semiconductor device having a non-conductive substrate and a gallium nitride layer |
| KR101386119B1 (ko) * | 2012-07-26 | 2014-04-21 | 한국전기연구원 | SiC MOSFET의 오믹 접합 형성방법 |
| US9184229B2 (en) * | 2012-07-31 | 2015-11-10 | Kabushiki Kaisha Toshiba | Semiconductor device and method for manufacturing same |
| US8860040B2 (en) * | 2012-09-11 | 2014-10-14 | Dow Corning Corporation | High voltage power semiconductor devices on SiC |
| US9018639B2 (en) | 2012-10-26 | 2015-04-28 | Dow Corning Corporation | Flat SiC semiconductor substrate |
| US9738991B2 (en) | 2013-02-05 | 2017-08-22 | Dow Corning Corporation | Method for growing a SiC crystal by vapor deposition onto a seed crystal provided on a supporting shelf which permits thermal expansion |
| US9797064B2 (en) | 2013-02-05 | 2017-10-24 | Dow Corning Corporation | Method for growing a SiC crystal by vapor deposition onto a seed crystal provided on a support shelf which permits thermal expansion |
| US9017804B2 (en) | 2013-02-05 | 2015-04-28 | Dow Corning Corporation | Method to reduce dislocations in SiC crystal growth |
| JP6297783B2 (ja) | 2013-03-08 | 2018-03-20 | 住友電気工業株式会社 | 炭化珪素半導体装置およびその製造方法 |
| US8940614B2 (en) | 2013-03-15 | 2015-01-27 | Dow Corning Corporation | SiC substrate with SiC epitaxial film |
| JP6119564B2 (ja) | 2013-11-08 | 2017-04-26 | 住友電気工業株式会社 | 炭化珪素半導体装置の製造方法 |
| JP6356428B2 (ja) * | 2014-02-17 | 2018-07-11 | 株式会社東芝 | 半導体装置およびその製造方法 |
| CN103855206A (zh) * | 2014-02-18 | 2014-06-11 | 宁波达新半导体有限公司 | 绝缘栅双极晶体管及其制造方法 |
| JP2015176995A (ja) * | 2014-03-14 | 2015-10-05 | 株式会社東芝 | 半導体装置およびその製造方法 |
| JP6180978B2 (ja) * | 2014-03-20 | 2017-08-16 | 株式会社東芝 | 半導体装置およびその製造方法 |
| US9279192B2 (en) | 2014-07-29 | 2016-03-08 | Dow Corning Corporation | Method for manufacturing SiC wafer fit for integration with power device manufacturing technology |
| US10229830B2 (en) * | 2014-10-14 | 2019-03-12 | Mitsubishi Electric Corporation | Method of manufacturing silicon carbide epitaxial wafer |
| CN104465721B (zh) * | 2014-12-05 | 2019-05-14 | 国家电网公司 | 一种碳化硅外延材料及其制备方法 |
| JP2017059600A (ja) * | 2015-09-14 | 2017-03-23 | 株式会社東芝 | 半導体装置及びその製造方法 |
| US10490634B2 (en) * | 2015-11-24 | 2019-11-26 | Sumitomo Electric Industries, Ltd. | Silicon carbide epitaxial substrate having a silicon carbide layer and method of manufacturing silicon carbide semiconductor device |
| CN105679647B (zh) * | 2015-12-31 | 2018-06-29 | 清华大学 | 具有原子级平整表面的衬底的制备方法 |
| DE112017003660B4 (de) * | 2016-07-21 | 2024-08-01 | Mitsubishi Electric Corp. | Siliciumcarbid-halbleitereinheit und verfahren zur herstellung einer siliciumcarbid-halbleitereinheit |
| JP6703915B2 (ja) * | 2016-07-29 | 2020-06-03 | 富士電機株式会社 | 炭化珪素半導体基板、炭化珪素半導体基板の製造方法、半導体装置および半導体装置の製造方法 |
| KR101866869B1 (ko) | 2016-08-18 | 2018-06-14 | 주식회사 티씨케이 | SiC 소재 및 SiC 복합 소재 |
| JP6969578B2 (ja) * | 2017-01-31 | 2021-11-24 | 住友電気工業株式会社 | 炭化珪素エピタキシャル基板および炭化珪素半導体装置の製造方法 |
| WO2018142744A1 (ja) * | 2017-01-31 | 2018-08-09 | 住友電気工業株式会社 | 炭化珪素エピタキシャル基板および炭化珪素半導体装置の製造方法 |
| JP6883745B2 (ja) * | 2017-03-24 | 2021-06-09 | パナソニックIpマネジメント株式会社 | 半導体装置およびその製造方法 |
| WO2019143733A1 (en) | 2018-01-16 | 2019-07-25 | Ipower Semiconductor | Self-aligned and robust igbt devices |
| CN111602250B (zh) * | 2018-02-07 | 2023-08-11 | 艾鲍尔半导体 | 具有用于场截止和反向传导的三维背侧结构的igbt器件 |
| KR102649978B1 (ko) | 2018-05-03 | 2024-03-22 | 엘지전자 주식회사 | 정수기의 제어 방법 |
| EP3666935B1 (en) * | 2018-10-16 | 2024-05-22 | Sicc Co., Ltd. | High-purity silicon carbide single crystal substrate and preparation method therefor |
| JP7143769B2 (ja) * | 2019-01-10 | 2022-09-29 | 三菱電機株式会社 | 炭化珪素半導体基板の製造方法及び炭化珪素半導体装置の製造方法 |
| KR102150520B1 (ko) * | 2019-06-21 | 2020-09-01 | 주식회사 티씨케이 | Cvd 방식으로 형성된 sic 구조체 |
| JP7410478B2 (ja) * | 2019-07-11 | 2024-01-10 | 富士電機株式会社 | 炭化珪素半導体装置および炭化珪素半導体装置の製造方法 |
| WO2021020574A1 (ja) * | 2019-08-01 | 2021-02-04 | ローム株式会社 | 半導体基板及び半導体装置並びにそれらの製造方法 |
| CN113711335B (zh) * | 2019-11-14 | 2024-07-23 | 华为数字能源技术有限公司 | 半导体衬底及其制造方法、半导体器件 |
| JP7478604B2 (ja) | 2020-06-26 | 2024-05-07 | 株式会社日立製作所 | 半導体装置およびその製造方法 |
| US11781241B2 (en) * | 2020-07-27 | 2023-10-10 | Globalwafers Co., Ltd. | Silicon carbide seed crystal and method of manufacturing the same, and method of manufacturing silicon carbide ingot |
| KR102442732B1 (ko) * | 2021-11-05 | 2022-09-13 | 주식회사 쎄닉 | 탄화규소 웨이퍼 및 이의 제조방법 |
| TWI831512B (zh) * | 2022-12-09 | 2024-02-01 | 鴻揚半導體股份有限公司 | 半導體裝置和其形成方法 |
Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO1999000538A1 (en) * | 1997-06-27 | 1999-01-07 | Nippon Pillar Packing Co., Ltd. | SINGLE CRYSTAL SiC AND PROCESS FOR PREPARING THE SAME |
| JPH1129397A (ja) * | 1997-07-04 | 1999-02-02 | Nippon Pillar Packing Co Ltd | 単結晶SiCおよびその製造方法 |
| JPH11228295A (ja) * | 1998-02-04 | 1999-08-24 | Nippon Pillar Packing Co Ltd | 単結晶SiC及びその製造方法 |
| WO2001018872A1 (en) * | 1999-09-07 | 2001-03-15 | Sixon Inc. | SiC WAFER, SiC SEMICONDUCTOR DEVICE, AND PRODUCTION METHOD OF SiC WAFER |
| JP2006117512A (ja) * | 2004-09-24 | 2006-05-11 | Showa Denko Kk | 炭化珪素単結晶の製造方法とその方法によって成長した炭化珪素単結晶、単結晶インゴットおよび炭化珪素単結晶ウエーハ |
| US7314520B2 (en) | 2004-10-04 | 2008-01-01 | Cree, Inc. | Low 1c screw dislocation 3 inch silicon carbide wafer |
Family Cites Families (50)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH0637276B2 (ja) * | 1988-01-18 | 1994-05-18 | 株式会社豊田自動織機製作所 | 上下移動機構付プッシャー装置 |
| JP2846986B2 (ja) | 1991-10-30 | 1999-01-13 | 三菱マテリアル株式会社 | 半導体ウェーハの製造方法 |
| JPH0748198A (ja) * | 1993-08-05 | 1995-02-21 | Sumitomo Electric Ind Ltd | ダイヤモンドの合成法 |
| JPH10223835A (ja) * | 1997-02-05 | 1998-08-21 | Hitachi Ltd | 半導体装置とその製造方法 |
| JP2961522B2 (ja) | 1997-06-11 | 1999-10-12 | 日本ピラー工業株式会社 | 半導体電子素子用基板およびその製造方法 |
| JPH1187200A (ja) * | 1997-09-05 | 1999-03-30 | Toshiba Corp | 半導体基板及び半導体装置の製造方法 |
| US6246076B1 (en) * | 1998-08-28 | 2001-06-12 | Cree, Inc. | Layered dielectric on silicon carbide semiconductor structures |
| JP2000277405A (ja) * | 1999-03-29 | 2000-10-06 | Meidensha Corp | 半導体素子の製造方法 |
| JP2002015619A (ja) | 2000-06-29 | 2002-01-18 | Kyocera Corp | 導電性材及びそれを用いた耐プラズマ部材及び半導体製造用装置 |
| JP4843854B2 (ja) * | 2001-03-05 | 2011-12-21 | 住友電気工業株式会社 | Mosデバイス |
| US6909119B2 (en) * | 2001-03-15 | 2005-06-21 | Cree, Inc. | Low temperature formation of backside ohmic contacts for vertical devices |
| JP4802380B2 (ja) * | 2001-03-19 | 2011-10-26 | 株式会社デンソー | 半導体基板の製造方法 |
| DE10247017B4 (de) * | 2001-10-12 | 2009-06-10 | Denso Corp., Kariya-shi | SiC-Einkristall, Verfahren zur Herstellung eines SiC-Einkristalls, SiC-Wafer mit einem Epitaxiefilm und Verfahren zur Herstellung eines SiC-Wafers, der einen Epitaxiefilm aufweist |
| JP3559971B2 (ja) * | 2001-12-11 | 2004-09-02 | 日産自動車株式会社 | 炭化珪素半導体装置およびその製造方法 |
| FR2834123B1 (fr) * | 2001-12-21 | 2005-02-04 | Soitec Silicon On Insulator | Procede de report de couches minces semi-conductrices et procede d'obtention d'une plaquette donneuse pour un tel procede de report |
| US6562127B1 (en) * | 2002-01-16 | 2003-05-13 | The United States Of America As Represented By The Secretary Of The Navy | Method of making mosaic array of thin semiconductor material of large substrates |
| US8080826B1 (en) * | 2002-02-14 | 2011-12-20 | Rf Micro Devices, Inc. | High performance active and passive structures based on silicon material bonded to silicon carbide |
| US20040144301A1 (en) * | 2003-01-24 | 2004-07-29 | Neudeck Philip G. | Method for growth of bulk crystals by vapor phase epitaxy |
| KR100988104B1 (ko) * | 2003-01-28 | 2010-10-18 | 스미토모덴키고교가부시키가이샤 | 다이아몬드 복합 기판 및 그의 제조 방법 |
| JP4730097B2 (ja) | 2003-06-13 | 2011-07-20 | 住友電気工業株式会社 | 電界効果トランジスタ |
| JP4238357B2 (ja) | 2003-08-19 | 2009-03-18 | 独立行政法人産業技術総合研究所 | 炭化珪素エピタキシャルウエハ、同ウエハの製造方法及び同ウエハ上に作製された半導体装置 |
| JP4219800B2 (ja) | 2003-12-22 | 2009-02-04 | 株式会社豊田中央研究所 | SiC単結晶の製造方法 |
| CN100433256C (zh) * | 2004-03-18 | 2008-11-12 | 克里公司 | 减少堆垛层错成核位置的顺序光刻方法和具有减少的堆垛层错成核位置的结构 |
| JP4874527B2 (ja) | 2004-04-01 | 2012-02-15 | トヨタ自動車株式会社 | 炭化珪素半導体基板及びその製造方法 |
| JP4442366B2 (ja) | 2004-08-27 | 2010-03-31 | 住友電気工業株式会社 | エピタキシャルSiC膜とその製造方法およびSiC半導体デバイス |
| JP2006228961A (ja) * | 2005-02-17 | 2006-08-31 | Toyota Central Res & Dev Lab Inc | 半導体装置 |
| WO2006114999A1 (ja) | 2005-04-18 | 2006-11-02 | Kyoto University | 化合物半導体装置及び化合物半導体製造方法 |
| JP4775102B2 (ja) * | 2005-05-09 | 2011-09-21 | 住友電気工業株式会社 | 半導体装置の製造方法 |
| US7391058B2 (en) * | 2005-06-27 | 2008-06-24 | General Electric Company | Semiconductor devices and methods of making same |
| JP2008004726A (ja) * | 2006-06-22 | 2008-01-10 | Matsushita Electric Ind Co Ltd | 半導体素子およびその製造方法 |
| JP4916247B2 (ja) * | 2006-08-08 | 2012-04-11 | トヨタ自動車株式会社 | 炭化珪素半導体装置及びその製造方法 |
| CN100438083C (zh) * | 2006-12-23 | 2008-11-26 | 厦门大学 | δ掺杂4H-SiC PIN结构紫外光电探测器及其制备方法 |
| JP4748067B2 (ja) | 2007-01-15 | 2011-08-17 | 株式会社デンソー | 炭化珪素単結晶の製造方法および製造装置 |
| JP2008226997A (ja) * | 2007-03-09 | 2008-09-25 | Sumitomo Electric Ind Ltd | 半導体装置およびその製造方法 |
| JP2008235776A (ja) * | 2007-03-23 | 2008-10-02 | Sumco Corp | 貼り合わせウェーハの製造方法 |
| JP4971340B2 (ja) * | 2007-03-29 | 2012-07-11 | パナソニック株式会社 | 炭化珪素半導体素子の製造方法 |
| WO2008120467A1 (ja) | 2007-03-29 | 2008-10-09 | Panasonic Corporation | 半導体装置の製造方法 |
| FR2914488B1 (fr) * | 2007-03-30 | 2010-08-27 | Soitec Silicon On Insulator | Substrat chauffage dope |
| JP2008280207A (ja) | 2007-05-10 | 2008-11-20 | Matsushita Electric Ind Co Ltd | SiC単結晶基板の製造方法 |
| JP2009117533A (ja) * | 2007-11-05 | 2009-05-28 | Shin Etsu Chem Co Ltd | 炭化珪素基板の製造方法 |
| JP5157843B2 (ja) * | 2007-12-04 | 2013-03-06 | 住友電気工業株式会社 | 炭化ケイ素半導体装置およびその製造方法 |
| JP5504597B2 (ja) * | 2007-12-11 | 2014-05-28 | 住友電気工業株式会社 | 炭化ケイ素半導体装置およびその製造方法 |
| JP2010184833A (ja) * | 2009-02-12 | 2010-08-26 | Denso Corp | 炭化珪素単結晶基板および炭化珪素単結晶エピタキシャルウェハ |
| CA2735975A1 (en) | 2009-05-11 | 2010-11-18 | Sumitomo Electric Industries, Ltd. | Method for manufacturing semiconductor substrate |
| CN102422402A (zh) | 2009-05-11 | 2012-04-18 | 住友电气工业株式会社 | 半导体器件 |
| CN102549715A (zh) | 2009-09-24 | 2012-07-04 | 住友电气工业株式会社 | 碳化硅晶锭、碳化硅衬底及其制造方法、坩锅以及半导体衬底 |
| US20110221039A1 (en) * | 2010-03-12 | 2011-09-15 | Sinmat, Inc. | Defect capping for reduced defect density epitaxial articles |
| JP2011233638A (ja) * | 2010-04-26 | 2011-11-17 | Sumitomo Electric Ind Ltd | 炭化珪素基板およびその製造方法 |
| JP2011243848A (ja) * | 2010-05-20 | 2011-12-01 | Sumitomo Electric Ind Ltd | 炭化珪素基板の製造方法 |
| JP2011256053A (ja) * | 2010-06-04 | 2011-12-22 | Sumitomo Electric Ind Ltd | 複合基板およびその製造方法 |
-
2010
- 2010-04-27 CA CA2735975A patent/CA2735975A1/en not_active Abandoned
- 2010-04-27 JP JP2011513300A patent/JP5477380B2/ja not_active Expired - Fee Related
- 2010-04-27 US US13/320,247 patent/US20120056202A1/en not_active Abandoned
- 2010-04-27 KR KR1020117028635A patent/KR20120014017A/ko not_active Ceased
- 2010-04-27 US US13/319,560 patent/US20120061686A1/en not_active Abandoned
- 2010-04-27 KR KR1020117028245A patent/KR20120023710A/ko not_active Withdrawn
- 2010-04-27 KR KR1020117005798A patent/KR20120024526A/ko not_active Withdrawn
- 2010-04-27 US US13/319,599 patent/US20120061687A1/en not_active Abandoned
- 2010-04-27 US US13/320,243 patent/US20120056201A1/en not_active Abandoned
- 2010-04-27 TW TW099113380A patent/TW201120939A/zh unknown
- 2010-04-27 US US13/062,057 patent/US8168515B2/en not_active Expired - Fee Related
- 2010-04-27 JP JP2011513301A patent/JP5344037B2/ja not_active Expired - Fee Related
- 2010-04-27 KR KR1020117028517A patent/KR20120011059A/ko not_active Ceased
- 2010-04-27 TW TW099113377A patent/TW201104865A/zh unknown
- 2010-04-27 TW TW099113383A patent/TW201101482A/zh unknown
- 2010-04-27 WO PCT/JP2010/057441 patent/WO2010131569A1/ja not_active Ceased
- 2010-04-27 CN CN2010800205181A patent/CN102422387A/zh active Pending
- 2010-04-27 CA CA2761430A patent/CA2761430A1/en not_active Abandoned
- 2010-04-27 KR KR1020117028915A patent/KR20120014024A/ko not_active Ceased
- 2010-04-27 WO PCT/JP2010/057444 patent/WO2010131572A1/ja not_active Ceased
- 2010-04-27 WO PCT/JP2010/057439 patent/WO2010131568A1/ja not_active Ceased
- 2010-04-27 TW TW099113381A patent/TW201101484A/zh unknown
- 2010-04-27 CA CA2761245A patent/CA2761245A1/en not_active Abandoned
- 2010-04-27 WO PCT/JP2010/057445 patent/WO2010131573A1/ja not_active Ceased
- 2010-04-27 JP JP2011513304A patent/JPWO2010131573A1/ja not_active Withdrawn
- 2010-04-27 JP JP2011513303A patent/JPWO2010131572A1/ja not_active Withdrawn
- 2010-04-27 EP EP10774826A patent/EP2432000A4/en not_active Withdrawn
- 2010-04-27 CA CA2761246A patent/CA2761246A1/en not_active Abandoned
- 2010-04-27 CN CN2010800205020A patent/CN102422424A/zh active Pending
- 2010-04-27 EP EP10774830.3A patent/EP2432020A4/en not_active Withdrawn
- 2010-04-27 EP EP10774831A patent/EP2432022A1/en not_active Withdrawn
- 2010-04-27 TW TW099113382A patent/TW201104861A/zh unknown
- 2010-04-27 EP EP10774828A patent/EP2432002A4/en not_active Withdrawn
- 2010-04-27 WO PCT/JP2010/057442 patent/WO2010131570A1/ja not_active Ceased
- 2010-04-27 CN CN2010800026675A patent/CN102160143B/zh not_active Expired - Fee Related
- 2010-04-27 CA CA2761428A patent/CA2761428A1/en not_active Abandoned
- 2010-04-27 JP JP2011513299A patent/JPWO2010131568A1/ja active Pending
- 2010-04-27 EP EP10774827A patent/EP2432001A4/en not_active Ceased
- 2010-04-27 CN CN2010800205196A patent/CN102422388A/zh active Pending
- 2010-04-27 CN CN2010800206964A patent/CN102422425A/zh active Pending
Patent Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO1999000538A1 (en) * | 1997-06-27 | 1999-01-07 | Nippon Pillar Packing Co., Ltd. | SINGLE CRYSTAL SiC AND PROCESS FOR PREPARING THE SAME |
| JPH1129397A (ja) * | 1997-07-04 | 1999-02-02 | Nippon Pillar Packing Co Ltd | 単結晶SiCおよびその製造方法 |
| JPH11228295A (ja) * | 1998-02-04 | 1999-08-24 | Nippon Pillar Packing Co Ltd | 単結晶SiC及びその製造方法 |
| WO2001018872A1 (en) * | 1999-09-07 | 2001-03-15 | Sixon Inc. | SiC WAFER, SiC SEMICONDUCTOR DEVICE, AND PRODUCTION METHOD OF SiC WAFER |
| JP2006117512A (ja) * | 2004-09-24 | 2006-05-11 | Showa Denko Kk | 炭化珪素単結晶の製造方法とその方法によって成長した炭化珪素単結晶、単結晶インゴットおよび炭化珪素単結晶ウエーハ |
| US7314520B2 (en) | 2004-10-04 | 2008-01-01 | Cree, Inc. | Low 1c screw dislocation 3 inch silicon carbide wafer |
Non-Patent Citations (1)
| Title |
|---|
| See also references of EP2432001A4 |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20120168774A1 (en) * | 2010-05-28 | 2012-07-05 | Sumitomo Electric Industries, Ltd. | Silicon carbide substrate and method for manufacturing same |
| WO2012172955A1 (ja) * | 2011-06-16 | 2012-12-20 | 住友電気工業株式会社 | 炭化珪素基板およびその製造方法 |
| WO2013073216A1 (ja) * | 2011-11-14 | 2013-05-23 | 住友電気工業株式会社 | 炭化珪素基板、半導体装置およびこれらの製造方法 |
Also Published As
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP5477380B2 (ja) | 半導体基板の製造方法 | |
| WO2011037079A1 (ja) | 炭化珪素インゴット、炭化珪素基板、それらの製造方法、坩堝、および半導体基板 | |
| WO2011096109A1 (ja) | 炭化珪素基板の製造方法 | |
| WO2011058830A9 (ja) | 半導体基板の製造方法 | |
| JPWO2011077797A1 (ja) | 炭化珪素基板 | |
| JP2012201543A (ja) | 炭化珪素基板 | |
| WO2012172955A1 (ja) | 炭化珪素基板およびその製造方法 | |
| WO2011058831A9 (ja) | 半導体基板の製造方法 | |
| WO2011058829A9 (ja) | 半導体基板の製造方法 | |
| JP2011071196A (ja) | 半導体基板の製造方法 | |
| JP2011233638A (ja) | 炭化珪素基板およびその製造方法 | |
| JP2011068504A (ja) | 半導体基板の製造方法 | |
| JP2011071204A (ja) | 半導体基板の製造方法 | |
| JP2011086691A (ja) | 半導体基板の製造方法 | |
| WO2011086734A1 (ja) | 炭化珪素基板の製造方法 | |
| JP2011088809A (ja) | 半導体基板の製造方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| WWE | Wipo information: entry into national phase |
Ref document number: 201080002667.5 Country of ref document: CN |
|
| 121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 10774827 Country of ref document: EP Kind code of ref document: A1 |
|
| WWE | Wipo information: entry into national phase |
Ref document number: 2011513300 Country of ref document: JP |
|
| WWE | Wipo information: entry into national phase |
Ref document number: 2735975 Country of ref document: CA |
|
| WWE | Wipo information: entry into national phase |
Ref document number: 13062057 Country of ref document: US |
|
| WWE | Wipo information: entry into national phase |
Ref document number: 2010774827 Country of ref document: EP |
|
| ENP | Entry into the national phase |
Ref document number: 20117005798 Country of ref document: KR Kind code of ref document: A |
|
| NENP | Non-entry into the national phase |
Ref country code: DE |