[go: up one dir, main page]

Skip to content
View QuantamHD's full-sized avatar
  • Seattle
  • 10:23 (UTC -08:00)

Highlights

  • Pro

Block or report QuantamHD

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Please don't include any personal information such as legal names or email addresses. Maximum 100 characters, markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse
Showing results

Bazel/Build Analysis and Navigation Tool

C++ 8 1 Updated Oct 23, 2024

An experimental Clinical Quality Language execution engine for analyzing FHIR healthcare data at scale.

Go 66 8 Updated Nov 15, 2024

A minimal Linux-capable 64-bit RISC-V SoC built around CVA6

Verilog 199 47 Updated Nov 19, 2024

This repository provides supplementary material for our paper HiFi-DRAM: Enabling High-fidelity DRAM Research by Uncovering Sense Amplifiers with IC Imaging

19 2 Updated May 8, 2024

Kokkos C++ Performance Portability Programming Ecosystem: The Programming Model - Parallel Execution and Memory Abstraction

C++ 2,005 436 Updated Nov 19, 2024

ABC: System for Sequential Logic Synthesis and Formal Verification

C 907 593 Updated Nov 17, 2024
C++ 51 23 Updated Nov 16, 2024

Generic Process Design Kit for Gdsfactory

Python 16 4 Updated May 9, 2024

OpenROAD's unified application implementing an RTL-to-GDS Flow. Documentation at https://openroad.readthedocs.io/en/latest/

Verilog 1,610 561 Updated Nov 19, 2024

fakeram generator for use by researchers who do not have access to commercial ram generators

Python 33 14 Updated Jan 13, 2023

Yosys Open SYnthesis Suite

C++ 3,494 894 Updated Nov 19, 2024

Benchmarking suite for Google workloads

C++ 116 10 Updated Nov 16, 2024

Rock climbing route catalog (openbeta.io)

HTML 142 127 Updated Nov 18, 2024

Live Hardware Development (LiveHD), a productive infrastructure for Synthesis and Simulation

FIRRTL 206 48 Updated Nov 17, 2024

Pequeno (PQR5) is a 5-stage pipelined in-order RISC-V CPU Core compliant with RV32I ISA.

SystemVerilog 53 5 Updated Nov 2, 2024

XLS: Accelerated HW Synthesis

C++ 1,212 179 Updated Nov 19, 2024

OpenROAD's scripts implementing an RTL-to-GDS Flow. Documentation at https://openroad-flow-scripts.readthedocs.io/en/latest/

Verilog 342 290 Updated Nov 19, 2024

SystemVerilog compiler and language services

C++ 622 138 Updated Nov 17, 2024

A simple MOSFET model with only 5-DC-parameters for circuit simulation

39 6 Updated Jun 25, 2024

A terminal image and video viewer.

C++ 1,980 75 Updated Sep 16, 2024

Experiments in understanding PCIe topology of my Supermicro servers....

Roff 5 Updated May 27, 2023

Modern VNC Server and client, web based and secure

C++ 3,563 318 Updated Nov 3, 2024

Plugins for Yosys developed as part of the F4PGA project.

Verilog 81 46 Updated May 14, 2024

Practical mutation testing and fault injection for C and C++

C++ 744 74 Updated Jul 15, 2024

130nm BiCMOS Open Source PDK, dedicated for Analog, Mixed Signal and RF Design

HTML 410 65 Updated Nov 19, 2024

WebDriver implementation for Qt

C++ 198 59 Updated Jul 6, 2022

Arduino compatible Risc-V Based SOC

Tcl 139 23 Updated Jul 14, 2024

Create fast and efficient standard cell based adders, multipliers and multiply-adders.

Python 110 9 Updated Sep 20, 2023

Open source process design kit for usage with SkyWater Technology Foundry's 130nm node.

Python 2,991 391 Updated Oct 28, 2024
Next