WO2023172280A1 - Method of forming memory cells, high voltage devices and logic devices on a semiconductor substrate - Google Patents
Method of forming memory cells, high voltage devices and logic devices on a semiconductor substrate Download PDFInfo
- Publication number
- WO2023172280A1 WO2023172280A1 PCT/US2022/033309 US2022033309W WO2023172280A1 WO 2023172280 A1 WO2023172280 A1 WO 2023172280A1 US 2022033309 W US2022033309 W US 2022033309W WO 2023172280 A1 WO2023172280 A1 WO 2023172280A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- area
- conductive layer
- forming
- layer
- substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/017—Manufacture or treatment using dummy gates in processes wherein at least parts of the final gates are self-aligned to the dummy gates, i.e. replacement gate processes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/40—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
- H10B41/42—Simultaneous manufacture of periphery and memory cells
- H10B41/49—Simultaneous manufacture of periphery and memory cells comprising different types of peripheral transistor
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/68—Floating-gate IGFETs
- H10D30/6891—Floating-gate IGFETs characterised by the shapes, relative sizes or dispositions of the floating gate electrode
- H10D30/6892—Floating-gate IGFETs characterised by the shapes, relative sizes or dispositions of the floating gate electrode having at least one additional gate other than the floating gate and the control gate, e.g. program gate, erase gate or select gate
Definitions
- the present disclosure relates to semiconductor devices with non-volatile memory cells embedded on the same substrate as logic devices and high voltage devices.
- Non-volatile memory semiconductor devices formed on silicon semiconductor substrates are known.
- U.S. Patents 6,747,310, 7,868,375 and 7,927,994 disclose memory cells with four gates (floating gate, control gate, select gate and erase gate) formed on a semiconductor substrate, which are incorporated herein by reference for all purposes.
- Source and drain regions are formed as diffusion implant regions into the substrate, defining a channel region therebetween in the substrate.
- the floating gate is disposed over and controls the conductivity of a first portion of the channel region
- the select gate is disposed over and controls the conductivity of a second portion of the channel region
- the control gate is disposed over the floating gate (for capacitively coupling therewith)
- the erase gate is disposed over the source region and laterally adjacent to the floating gate.
- a method of forming a semiconductor device that includes: providing a substrate of semiconductor material that includes a first area, a second area and a third area; recessing an upper surface of the substrate in the first area and an upper surface of the substrate in the second area, relative to an upper surface of the substrate in the third area; forming a first conductive layer disposed over and insulated from the upper surfaces in the first area, the second area and the third area; removing the first conductive layer from the second area and the third area; forming an insulation layer on the first conductive layer in the first area and over the upper surfaces in the second area and the third area; forming a second conductive layer on the insulation layer in the first area, the second area and the third area; performing one or more etches to selectively remove portions of the first and second conductive layers in the first area, while maintaining the second conductive layer in the second area and the third area, wherein the one or more etches result in pairs of stack structures in the first area with the respective stack
- Figs. 1A-14A are cross sectional views of the memory cell area showing the formation of the memory cells.
- Figs. 1B-14B are cross sectional views of the HV area showing the formation of the HV devices.
- Figs. 1C-14C are cross sectional views of the logic area showing the formation of the logic devices.
- Fig. 15 is a cross sectional view of the memory cell area showing the finished memory cells.
- Fig. 16 is a cross sectional view of the HV area showing the finished HV devices.
- Fig. 17 is a cross sectional view of the logic area showing the finished logic devices.
- Fig. 18 is a cross sectional views of the memory cell area showing an alternate example.
- a process of forming a semiconductor device by simultaneously forming memory cells, low voltage logic devices and high voltage logic devices on the same semiconductor substrate is disclosed.
- the process described below involves forming memory cells in one or more memory cell areas 2 (also referred to as first area 2 or MC area 2) of the substrate 10, high voltage logic devices (also referred to herein as HV devices) in one or more high voltage logic device areas 4 (also referred to as second area 4 or HV area 4) of the substrate 10, and low voltage logic devices (also referred to herein as LV devices) in one or more low voltage logic device areas 6 (also referred to a third area 6 or logic area 6) of the substrate 10.
- Substrate 10 is a substrate of semiconductor material (e.g., silicon).
- the high voltage logic device is one with an operational voltage that is higher than that of the low voltage logic device (LV device).
- FIG. 1 A-14A for the MC area 2 Figures 1B-14B for the HV area 4, and Figures 1C-14C for the logic area 6, there are shown cross-sectional views of the operations in the process to make a semiconductor device.
- the process begins by recessing the upper surface 10a of the silicon substrate 10 in the MC area 2 and HV area 4 by a recess amount R relative to the logic area 6.
- Recessing the substrate upper surface 10a may be performed by forming a silicon dioxide (also referred to herein as “oxide”) layer on the substrate upper surface 10a and a silicon nitride (also referred to herein as “nitride”) layer on the oxide layer.
- silicon dioxide also referred to herein as “oxide”
- nitride silicon nitride
- a photolithography masking operation is performed to cover the logic area 6 but not the MC and HV areas 2/4 with photoresist (i.e., form photoresist over all three areas, selectively expose portion(s) of the photoresist, and selectively remove portion(s) of the photoresist, leaving exposed portion(s) of the underlying structure (in this case the nitride layer in the MC and HV areas 2/4), while leaving other portion(s) of the underlying structure covered by the photoresist (in this case the nitride layer in the logic area 6).
- photoresist i.e., form photoresist over all three areas, selectively expose portion(s) of the photoresist, and selectively remove portion(s) of the photoresist, leaving exposed portion(s) of the underlying structure (in this case the nitride layer in the MC and HV areas 2/4), while leaving other portion(s) of the underlying structure covered by the photoresist (in this case the
- a silicon etch is then performed to effectively lower the upper surface 10a in the MC and HV areas 2/4by recess amount R.
- Nitride and oxide etches are then used to remove all the oxide and nitride layers from logic area 6, resulting in the structure shown in Figs. 1 A, IB and 1C.
- the upper surface 10a in the MC and HV areas 2/4 is recessed by recess amount R (e.g., -300 A) relative to the upper surface 10a in the logic area 6.
- recess amount R e.g., -300 A
- surface 10a in the MC and HV areas 2/4 can be recessed by thermal oxidation, which consumes a portion of the upper surface 10a.
- an oxide layer 12 is formed on the upper surface 10a (e.g., by deposition or by thermal growth). Thereafter, a conductive layer 14 (also referred to herein as first conductive layer) is formed on oxide layer 12.
- Conductive layer 14 can be polysilicon or amorphous silicon, either in-situ doped or undoped.
- a photolithography masking operation is then performed to cover the MC area 2 with photoresist, but leaving the HV and logic areas 4/6 exposed (i.e., the photoresist is removed from the HV and logic areas 4/6 as part of the masking operation). An etch is used to remove conductive layer 14 from the HV and logic areas 4/6. The resulting structure is shown in Figs. 2A, 2B and 2C (after photoresist removal).
- Oxide layer 18 is formed on conductive layer 14 in the MC area 2 and on the oxide layer 12 in the HV and logic areas 4/6.
- An insulation layer 20 such as nitride (also referred to herein as hard mask insulation layer 20) is formed on oxide layer 18.
- a photolithography masking operation is used to selectively cover portions of each area with photoresist, leaving portions of the nitride layer exposed in each area.
- Etches such as nitride, oxide, polysilicon, and silicon etches are used to form trenches through hard mask insulation layer 20, oxide layer 18, conductive layer 14 (in the MC area 2), oxide layer 12 and into silicon substrate 10. The trenches are then filled with oxide 22 by oxide deposition and chemical mechanical polish (CMP).
- CMP chemical mechanical polish
- Oxide 22 is an insulation material that can also be referred to as STI (shallow trench isolation) oxide 22.
- STI oxide 22 can include a liner oxide formed by thermal oxidation before the oxide deposition. The resulting structure is shown in Figs. 3A, 3B and 3C (after photoresist removal).
- the trenches filled with oxide 22 extend parallel to active regions in the MC area 2, and because Fig. 3 A is a cross sectional view of one of the active regions, the trenches filled with oxide 22 are not shown in Fig. 3 A.
- the hard mask insulation layer 20 is removed by a nitride etch.
- a series of implants can be performed to create the desired wells in the substrate 10 in each of the areas 2/4/6 (after a respective photolithography masking operation to selectively cover one or more of the other areas with photoresist during each implantation).
- an oxide etch recesses the STI oxide 22 and removes oxide layer 18 from the MC area 2.
- an insulation layer 24 is then formed over the structure.
- Insulation layer 24 can be an ONO composite layer with oxide/nitride/oxide sublayers (formed by oxide, nitride, oxide depositions and anneal). However, insulation layer 24 could instead be formed of a composite of other dielectric layers, or a single dielectric material with no sublayers.
- a conductive layer 26 (also referred to herein as second conductive layer) is then formed on the structure, in one example by deposition. Conductive layer 26 can be polysilicon, or can be amorphous silicon, either in-situ doped or undoped. An implantation and anneal is performed if polysilicon or undoped amorphous silicon is used for conductive layer 26.
- One or more hard mask layers are then formed on conductive layer 26. Specifically, in one example, an oxide layer 27 is formed on conductive layer 26, and a nitride layer 28 is formed on oxide layer 27. The resulting structure is shown in Figs. 4A, 4B and 4C.
- a respective photolithography masking operation is used to form photoresist on the structure, where it is selectively removed from the MC area 2, to expose portions of nitride layer 28 in the MC area 2.
- a series of etches are used to remove exposed portions of nitride layer 28, oxide layer 27, conductive layer 26 and insulation layer 24, which result in pairs of spaced apart stack structures SI and S2 of nitride layer 28, oxide layer 27, conductive layer 26 and insulation layer 24 that are maintained in the MC area 2.
- the resulting structure is shown in Figs. 5A, 5B and 5C (after photoresist removal).
- Oxide spacers 32, nitride spacers 34 and oxide spacers 36 are formed on the sides of stacks SI and S2 in the MC area 2. Formation of spacers is well known in the art, and involves the deposition of a material over the contour of a structure, followed by an anisotropic etch process, whereby the material is removed from horizontal surfaces of the structure, while the material remains largely intact on vertically oriented surfaces of the structure (often with a rounded upper surface). In the present case, oxide spacers 32 and nitride spacers 34 are formed by an oxide deposition, a nitride deposition, and then one or more anisotropic etches.
- oxide spacers 36 are formed by oxide deposition and etch.
- the planar nitride layer 28 in the HV and logic areas 4/6 is largely unaffected by this spacer formation.
- a photolithographic masking operation is used to cover the MC area 2 with photoresist 38, including the area between the stacks SI and S2 (referred to herein as the inner stack area) and in the areas on the other sides of stack structures SI and S2 from the inner stack area (referred to herein as the outer stack areas).
- the photoresist 38 is removed from the outer stack areas.
- An oxide etch is used to remove the oxide spacers 36 facing the outer stack areas. The resulting structure is shown in Figs. 6A, 6B and 6C.
- each spaced apart stack structure S1/S2 includes a block of conductive material 14a from the remains of conductive layer 14 that are maintained in the MC area 2 under stacks SI and S2 and spacers 32, 34, 36, which block of conductive material 14a is separated from substrate 10 by remaining portions of oxide layer 12.
- Block of conductive material 14a constitutes, and is also referred to herein as, floating gate 14a.
- Oxide spacers 40 are formed along the exposed ends of the block of conductive material 14a by oxide deposition and oxide anisotropic etch. Photoresist is formed on the structure and removed from the area between the stacks SI and S2 (the inner stack area) in the MC area 2. An implantation process is performed to form source region 42 (also referred to herein as first source region) in the substrate between the stacks SI and S2. An oxide etch is then used to remove oxide spacers 40 in the inner stack area to exposed ends of blocks of conductive material 14a. The resulting structure is shown in Figs. 7A, 7B and 7C (after photoresist removal).
- a tunnel oxide layer 44 is formed on the structure, including directly on the exposed ends of the blocks of conductive material 14a in the inner stack area.
- the tunnel oxide 44 could be oxide, oxidenitride or both, formed by deposition, thermal growth or both. Because of catalytic effects of the higher dopant levels in the source region 42, tunnel oxide 44 can have a thicker portion on the source region 42.
- a photolithographic masking operation is used to cover the HV and logic areas 4/6, and the inner stack area in the MC area 2, with photoresist. The outer stack areas are left exposed. An implant can be performed at this point for the portions of substrate 10 in the outer stack areas (i.e., those substrate portions that will be under the select gates to be formed later).
- Insulation layer 46 can be oxide, oxynitride or any other appropriate dielectric material, formed by deposition, thermal growth or both. The formation of insulation layer 46 thickens or becomes part of tunnel oxide 44 in the inner stack area, and is thus not shown separately. The resulting structure is shown in Figs. 8A, 8B and 8C.
- a conductive layer 48 (also referred to herein as third conductive layer) is formed on the structure.
- Conductive layer 48 can be polysilicon, either in-situ doped or undoped, and could instead be amorphous silicon. Doping and anneal would then be performed if undoped polysilicon or amorphous silicon is used for conductive layer 48.
- a chemical mechanical polish (CMP) or etch back is performed to planarize the top surface of the conductive layer 48.
- a further etch back process is used to recess the upper surface of conductive layer 48 below the tops of stacks SI and S2, and remove conductive layer 48 from the HV and logic areas 4/6.
- An oxide layer 50 is formed over the structure, and planarized to be even with the tops of stacks SI and S2 in the MC area 2, and removed entirely from the HV and logic areas 4/6.
- the resulting structure is shown in Figs. 9A, 9B and 9C.
- the oxide 50 will protect the MC area 2 from subsequent processing in the HV and logic areas 4/6.
- a photolithographic masking operation is used to cover the MC area 2 with photoresist, while leaving the HV and logic areas 4/6 exposed.
- One or more etches are used to remove nitride layer 28, oxide layer 27, conductive layer 26 and insulation layer 24 in the HV and logic areas 4/6, as shown in Figs. 10A, 10B and 10C (after photoresist removal).
- Implantations can be performed at this time to form doped P and N wells in the substrate 10 in the HV and logic areas 4/6.
- the MC and logic areas 2/6 are covered by photoresist, and an oxide etch is used remove oxide layers 12/18 from the HV area 4, leaving substrate 10 exposed.
- An oxide layer 52 is formed on the substrate 10 in the HV area 4.
- a layer of high-K insulation material 54 is formed on the oxide layer 50 in the MC area 2, the oxide layer 52 in the HV area 4, and on the oxide layers 12/18 in the logic area 6.
- High-K insulation materials are insulation materials that have a dielectric constant K greater than that of silicon dioxide. Examples of high-K insulation materials include HfCh, ZrCh, TiCh, Ta20s, and combinations thereof.
- a titanium nitride (TiN) layer 56 is formed on the high-K insulation layer 54. The resulting structure is shown in Figs. 11 A, 11B and 11C.
- a layer of dummy conductive material is then formed over the structure, which can be formed of polysilicon.
- An insulation layer 59 (also referred to herein as a logic insulation layer 59) such as a nitride, and a hard mask layer 60 such as an oxide, are then respectively formed on layer of dummy conductive material.
- a photolithography masking operation is used to cover select portions of the HV and logic areas 4/6 with photoresist, leaving the entire MC area 2 exposed.
- One or more etches are then used to remove the exposed areas of the hard mask layer 60, insulation layer 59, layer of dummy conductive material and high-K layer 54 in the MC, HV, and logic areas 2/4/6, leaving behind blocks of dummy conductive material 58 covered with insulation layer 59 and hard mask layer 60 in the HV and logic areas 4/6.
- oxide spacers 61 are formed by oxide deposition and etch. Implantations into the substrate 10 in the logic area 6 can be performed at this time. The resulting structure is shown in Figs. 12A, 12B and 12C.
- a photolithography masking operation is used cover the HV and logic areas 4/6, and portions of the MC area 2, with photoresist (i.e., cover the inner stack area, stack structures SI and S2, and those portions of the outer stack areas immediately adjacent stack structures SI and S2). Etches are used to remove exposed portions of oxide layer 50 and conductive layer 48. After photoresist removal, additional selective implantations and etches can be performed in the different exposed portions of substrate 10 (i.e., by additional photolithography mask operations and implantations such as LDD implants).
- Oxide spacers 66 are formed by oxide deposition and etch, and nitride spacers 68 are formed by nitride deposition and etch, and oxide spacers 70 are formed by oxide deposition and etch.
- One or more implantations are performed to form drain regions 74 (also referred to herein as first drain regions) in the substrate adjacent the oxide spacers 70 in the MC area 2, source and drain regions 76/78 (also referred to herein as second source regions and second drain regions) adjacent the oxide spacers 70 in the HV area 4, and source and drain regions 80/82 (also referred to herein as third source regions and third drain regions) adjacent the oxide spacers 70 in the logic area 6.
- silicide 84 (also referred to as salicide which is self-aligned silicide) is then formed on the source regions 76/80 and drain regions 74/78/82 by metal deposition (e.g., NiPt) and anneal.
- metal deposition e.g., NiPt
- anneal e.g., NiPt
- An insulation layer 86 (e.g., nitride) is formed over the structure.
- a relatively thick layer of inter-layer dielectric (ILD) insulation material 88 (e.g., oxide) is then formed on layer 86.
- CMP is performed to planarize and recess the layer of ILD insulation material 88, and remove nitride layer 59 to expose dummy conductive layer 58 in the HV and logic areas 4/6.
- An etch such as a polysilicon etch, is then used to remove the blocks of dummy conductive material remaining from layer 58 in the HV and logic areas 4/6.
- a layer of metal material such as Al, Ti, TiAlN, TaSiN, TaN, TiN, or other appropriate metal material, without limitation, or a composite thereof, is formed over the structure.
- a CMP is then performed to remove portions of the metal material layer, leaving blocks of metal material 92 in the HV and logic areas 4/6 (i.e., replacing the blocks of dummy conductive material 58 with blocks of metal material 92).
- a nitride layer 94 is formed over the structure.
- a relatively thick layer of oxide 96 is formed over the structure, followed by a chemical mechanical polish (CMP) or etch back to planarize the top surface of the structure.
- CMP chemical mechanical polish
- Contact holes are then formed through the oxide layer 96, nitride layer 94, oxide layer 88 and nitride layer 86 to expose the silicide 84 on the source regions 76/80 and drain regions 74/78/82.
- the contact holes are filled with a TiN liner layer 98 and a metal material 100 (e.g., Tungsten).
- the final structure is shown in Figs. 14A, 14B and 14C.
- Fig. 15 shows the final memory cell structure in the MC area 2, which includes pairs of memory cells each sharing a source region 42 spaced apart from two drain regions 74, with channel regions 102 in the silicon 10 extending there between.
- Each memory cell includes a floating gate 14a (i.e., a block of conductive material remaining from conductive layer 14) disposed over and insulated from a first portion of the channel region 102 for controlling the conductivity thereof, a select gate 48a (i.e., which can also be referred to a word line gate, and is a block of conductive material remaining from conductive layer 48) disposed over and insulated from a second portion of the channel region 102 for controlling the conductivity thereof, a control gate 26a (i.e., a block of conductive material remaining from conductive layer 26) disposed over and insulated from the floating gate 14a, and an erase gate 48b (i.e., a block of conductive material remaining from conductive layer 48) disposed over and insulated from the source region 42 (shared
- the pairs of memory cells can be arranged in an array of memory cells arranged in rows and columns.
- the pairs of memory cells can extend end to end in a column direction (i.e., a bit line direction), with STI oxide 22 disposed between adjacent columns.
- a row of the control gates 26a can be formed as a continuous control gate line that connects the control gates 26a together for an entire row of the memory cells.
- a row of the select gates 48a are formed as a continuous select gate line (also known as a word gate line) that connects the select gates 48a together for an entire row of the memory cells.
- a row of the erase gates 48b are formed as a continuous erase gate line that connects the erase gates 48b together for an entire row of pairs of the memory cells.
- Each HV device includes spaced apart source and drain regions 76 and 78 with a channel region 104 of the silicon substrate 10 extending there between.
- An HV gate 92a i.e., a block of the metal material remaining from the layer of metal material layer
- Each logic device includes spaced apart source and drain regions 80 and 82 with a channel region 106 of the silicon substrate 10 extending there between.
- a logic gate 92b i.e., a block of the metal material remaining from the layer of metal material is disposed over and insulated from the channel region 106 for controlling the conductivity thereof.
- the memory cell formation is substantially completed before the metal HV and logic gates 92a and 92b are formed in the HV and logic areas 4/6, so that the metal HV and logic gates 92a/92b will not be adversely affected by the formation of the memory cells.
- the process operations for the formation of the gates in the MC area 2 are separate and independent from (and can be customized relative to) the process operations for the formation of the gates in the HV and logic areas 4/6.
- the MC areas 2 are covered after most of the memory cell formation is completed and before the processing in the HV and logic areas 4/6 (i.e., before the removing of the layers in the HV and logic areas 4/6 that resulted from the memory cell formation, and before the depositing and removing of the layers used for forming the HV devices and logic devices including dummy poly silicon removal, without limitation).
- the upper surface 10a of the substrate 10 is recessed in the MC and HV areas 2/4 relative to that in the logic area 6 to accommodate the taller structures in the MC/HV areas 2/4 (i.e., so that tops of the shorter logic devices in the logic area 6 are approximately even with the tops of the taller memory cells and HV devices in the MC/HV areas 2/4, and so that CMP across all three areas can be used for processing.
- Silicide 84 enhances the conductivity of the drain regions 74, and source/drain regions 76/78, source/drain regions 80/82.
- the memory cell select gates 48a and memory cell erase gates 48b are formed using a single conductive material deposition (i.e., a single poly silicon layer formed by a single poly silicon deposition can be used to form both the select gates 48a and the erase gates 48b).
- the thicknesses of the various layers 46, 12, 18, 52 and 54 (which are used as gate insulators) are independent of each other with each sized for its respective gate operation. For example, insulation layer 46 under the select gates 48a can be thinner than oxide layer 12 under the floating gates 14a.
- the CMP used to planarize conductive layer 48 with the tops of the stack structures SI and S2, followed by an etch to recess the conductive layer 48 below the tops of the stack structures SI and S2 provides reliable control of the height of conductive layer 48 in the MC area 2 (e.g., using APC (auto process control) to measure the conductive layer 48 thickness before etch process, and then derive the etch time based on etch rate of the etch), thus avoiding an additional masking operation.
- APC auto process control
- Fig. 18 shows an alternate example, where silicide 84 is also formed on the top surfaces of select gates 48a and erase gate 48b, for increased conductivity of these gates and gate lines.
- Silicide 84 can be formed on select gates 48a and erase gate 48b by exposing the top surfaces of these gates (i.e., removing the oxide on top surface of select/erase gates 48a/48b using an oxide etch) before silicide 84 is formed on the source and drain regions (see Figs. 13A-13B).
- the terms “forming” and “formed” as used herein shall include material deposition, material growth, or any other technique in providing the material as disclosed or claimed.
- the terms “over” and “on” both inclusively include “directly on” (no intermediate materials, elements or space disposed therebetween) and “indirectly on” (intermediate materials, elements or space disposed therebetween).
- the term “adjacent” includes “directly adjacent” (no intermediate materials, elements or space disposed therebetween) and “indirectly adjacent” (intermediate materials, elements or space disposed there between).
- forming an element “over a substrate” can include forming the element directly on the substrate with no intermediate materials/elements therebetween, as well as forming the element indirectly on the substrate with one or more intermediate materials/elements therebetween.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
Claims
Priority Applications (5)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| EP22738214.0A EP4490781B1 (en) | 2022-03-10 | 2022-06-13 | Method of forming memory cells, high voltage devices and logic devices on a semiconductor substrate |
| JP2024549210A JP2025509093A (en) | 2022-03-10 | 2022-06-13 | Methods for forming memory cells, high voltage devices, and logic devices in a semiconductor substrate - Patents.com |
| KR1020247026207A KR20240130791A (en) | 2022-03-10 | 2022-06-13 | Method for forming memory cells, high voltage devices, and logic devices on a semiconductor substrate |
| CN202280093037.6A CN118923222A (en) | 2022-03-10 | 2022-06-13 | Method for forming memory cell, high voltage device and logic device on semiconductor substrate |
| TW112105270A TWI858550B (en) | 2022-03-10 | 2023-02-15 | Method of forming memory cells, high voltage devices and logic devices on a semiconductor substrate |
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US202263318657P | 2022-03-10 | 2022-03-10 | |
| US63/318,657 | 2022-03-10 | ||
| US17/834,746 | 2022-06-07 | ||
| US17/834,746 US11968829B2 (en) | 2022-03-10 | 2022-06-07 | Method of forming memory cells, high voltage devices and logic devices on a semiconductor substrate |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| WO2023172280A1 true WO2023172280A1 (en) | 2023-09-14 |
Family
ID=82404187
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| PCT/US2022/033309 Ceased WO2023172280A1 (en) | 2022-03-10 | 2022-06-13 | Method of forming memory cells, high voltage devices and logic devices on a semiconductor substrate |
Country Status (1)
| Country | Link |
|---|---|
| WO (1) | WO2023172280A1 (en) |
Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6747310B2 (en) | 2002-10-07 | 2004-06-08 | Actrans System Inc. | Flash memory cells with separated self-aligned select and erase gates, and process of fabrication |
| US7868375B2 (en) | 2007-08-06 | 2011-01-11 | Silicon Storage Technology, Inc. | Split gate non-volatile flash memory cell having a floating gate, control gate, select gate and an erase gate with an overhang over the floating gate, array and method of manufacturing |
| US9276005B1 (en) | 2014-12-04 | 2016-03-01 | Silicon Storage Technology, Inc. | Non-volatile memory array with concurrently formed low and high voltage logic devices |
| US20200381442A1 (en) * | 2019-05-31 | 2020-12-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multi-type high voltage devices fabrication for embedded memory |
| US20220052059A1 (en) * | 2020-08-17 | 2022-02-17 | Silicon Storage Technology, Inc. | Method Of Making Memory Cells, High Voltage Devices And Logic Devices On A Substrate With Silicide On Conductive Blocks |
-
2022
- 2022-06-13 WO PCT/US2022/033309 patent/WO2023172280A1/en not_active Ceased
Patent Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6747310B2 (en) | 2002-10-07 | 2004-06-08 | Actrans System Inc. | Flash memory cells with separated self-aligned select and erase gates, and process of fabrication |
| US7868375B2 (en) | 2007-08-06 | 2011-01-11 | Silicon Storage Technology, Inc. | Split gate non-volatile flash memory cell having a floating gate, control gate, select gate and an erase gate with an overhang over the floating gate, array and method of manufacturing |
| US7927994B1 (en) | 2007-08-06 | 2011-04-19 | Silicon Storage Technology, Inc. | Split gate non-volatile flash memory cell having a floating gate, control gate, select gate and an erase gate with an overhang over the floating gate, array and method of manufacturing |
| US9276005B1 (en) | 2014-12-04 | 2016-03-01 | Silicon Storage Technology, Inc. | Non-volatile memory array with concurrently formed low and high voltage logic devices |
| US20200381442A1 (en) * | 2019-05-31 | 2020-12-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multi-type high voltage devices fabrication for embedded memory |
| US20220052059A1 (en) * | 2020-08-17 | 2022-02-17 | Silicon Storage Technology, Inc. | Method Of Making Memory Cells, High Voltage Devices And Logic Devices On A Substrate With Silicide On Conductive Blocks |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| EP3721433A1 (en) | Non-volatile split gate memory cells with integrated high k metal control gates and method of making | |
| WO2017058353A1 (en) | Non-volatile split gate memory cells with integrated high k metal gate, and method of making same | |
| US11444091B2 (en) | Method of making memory cells, high voltage devices and logic devices on a substrate | |
| EP4169072B1 (en) | Method of making memory cells, high voltage devices and logic devices on a substrate | |
| US11322507B2 (en) | Method of making memory cells, high voltage devices and logic devices on a substrate with silicide on conductive blocks | |
| US11737266B2 (en) | Method of forming a semiconductor device with memory cells, high voltage devices and logic devices on a substrate | |
| EP4490781B1 (en) | Method of forming memory cells, high voltage devices and logic devices on a semiconductor substrate | |
| EP4302332B1 (en) | Method of forming a semiconductor device with memory cells, high voltage devices and logic devices on a substrate | |
| WO2023172280A1 (en) | Method of forming memory cells, high voltage devices and logic devices on a semiconductor substrate | |
| EP4480287B1 (en) | Method of forming a semiconductor device with memory cells, high voltage devices and logic devices on a substrate using a dummy area | |
| TWI784635B (en) | Method of making memory cells, high voltage devices and logic devices on a substrate with silicide on conductive blocks | |
| WO2023154078A1 (en) | Method of forming a semiconductor device with memory cells, high voltage devices and logic devices on a substrate using a dummy area |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| ENP | Entry into the national phase |
Ref document number: 20247026207 Country of ref document: KR Kind code of ref document: A |
|
| WWE | Wipo information: entry into national phase |
Ref document number: 2024549210 Country of ref document: JP |
|
| WWE | Wipo information: entry into national phase |
Ref document number: 202280093037.6 Country of ref document: CN |
|
| WWE | Wipo information: entry into national phase |
Ref document number: 2022738214 Country of ref document: EP |
|
| NENP | Non-entry into the national phase |
Ref country code: DE |
|
| ENP | Entry into the national phase |
Ref document number: 2022738214 Country of ref document: EP Effective date: 20241010 |