WO2021070504A1 - Élément récepteur de lumière et appareil de mesure de distance - Google Patents
Élément récepteur de lumière et appareil de mesure de distance Download PDFInfo
- Publication number
- WO2021070504A1 WO2021070504A1 PCT/JP2020/032466 JP2020032466W WO2021070504A1 WO 2021070504 A1 WO2021070504 A1 WO 2021070504A1 JP 2020032466 W JP2020032466 W JP 2020032466W WO 2021070504 A1 WO2021070504 A1 WO 2021070504A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- pixel
- transfer
- pixels
- transistor
- reset
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Images
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01S—RADIO DIRECTION-FINDING; RADIO NAVIGATION; DETERMINING DISTANCE OR VELOCITY BY USE OF RADIO WAVES; LOCATING OR PRESENCE-DETECTING BY USE OF THE REFLECTION OR RERADIATION OF RADIO WAVES; ANALOGOUS ARRANGEMENTS USING OTHER WAVES
- G01S7/00—Details of systems according to groups G01S13/00, G01S15/00, G01S17/00
- G01S7/48—Details of systems according to groups G01S13/00, G01S15/00, G01S17/00 of systems according to group G01S17/00
- G01S7/483—Details of pulse systems
- G01S7/486—Receivers
Definitions
- the technology according to the present disclosure (the present technology) relates to a light receiving element and a distance measuring device using the light receiving element.
- ToF Time of Flight
- the direct ToF method that measures the distance from the light flight time that is directly measured using the pulse wave and the phase of the modulated light are used.
- An indirect ToF method is known in which the distance is measured from the light flight time indirectly calculated.
- the charge distribution time from the photoelectric conversion unit to the charge storage unit (charge accumulation in the charge storage unit). If the time) is lengthened, the charge storage portion may be saturated by the light reflected by an object at a short distance or an object having a high reflectance.
- the purpose of this technology is to provide a light receiving element and a distance measuring device that can realize a high dynamic range regardless of the distance to the object and the reflectance of the object.
- the light receiving element includes a first pixel and a second pixel, and each of the first pixel and the second pixel stores a photoelectric conversion unit and a charge generated by the photoelectric conversion unit, respectively.
- the first and second charge storage units, the first and second transfer transistors that transfer charges from the photoelectric conversion unit to the first and second charge storage units, and the reset transistor that resets the first and second charge storage units, respectively.
- the first reset control wiring is connected to the gate of the reset transistor of the first pixel
- the second reset control wiring is connected to the gate of the reset transistor of the second pixel, and the charges of the first and second pixels are respectively charged.
- the gist is to make the accumulation time different from each other.
- the light receiving element includes a first pixel and a second pixel, and each of the first pixel and the second pixel accumulates a photoelectric conversion unit and an electric charge generated by the photoelectric conversion unit, respectively.
- the first and second charge storage units, the first and second transfer transistors that transfer charges from the photoelectric conversion unit to the first and second charge storage units, and the reset transistor that resets the first and second charge storage units, respectively.
- the first emission control wiring is electrically connected to the gate of the emission transistor of the first pixel, and the second emission control is controlled to the gate of the emission transistor of the second pixel.
- the gist is that the wires are electrically connected and the potentials applied to the gates of the respective discharge transistors of the first and second pixels are different from each other during the charge accumulation time of the first and second pixels. ..
- the light receiving element includes a plurality of pixels arranged in a matrix, and each of the plurality of pixels accumulates a photoelectric conversion unit and a charge generated by the photoelectric conversion unit.
- the second charge storage unit, the first and second transfer transistors that transfer charges from the photoelectric conversion unit to the first and second charge storage units, and the reset transistor that resets the first and second charge storage units, respectively.
- the first reset control wiring is connected to the gate of each reset transistor of the first pixel
- the second reset control wiring is connected to the gate of each reset transistor of the second pixel.
- the gist is that the accumulation time of each charge of the pixels in the second row and the accumulation time of each charge of the pixels in the second row are different from each other.
- the ranging device is based on a light emitting unit that emits light, a light receiving unit having a plurality of pixels that receive the reflected light reflected by the object, and a detection signal from the light receiving unit.
- Each of the first pixel and the second pixel included in the plurality of pixels is provided with a calculation unit for calculating the distance to an object, and each of the photoelectric conversion unit and the first and second pixels for accumulating the charges generated by the photoelectric conversion unit. It includes a second charge storage unit, first and second transfer transistors that transfer charges from the photoelectric conversion unit to the first and second charge storage units, respectively, and a reset transistor that resets the first and second charge storage units.
- the first reset control wiring is connected to the gate of the reset transistor of the first pixel
- the second reset control wiring is connected to the gate of the reset transistor of the second pixel
- the accumulation time of the charges of the first and second pixels respectively. The gist is to make them different from each other.
- the ranging device is based on a light emitting unit that emits light, a light receiving unit having a plurality of pixels that receive the reflected light reflected by the object, and a detection signal from the light receiving unit.
- a light emitting unit that emits light
- a light receiving unit having a plurality of pixels that receive the reflected light reflected by the object
- a detection signal from the light receiving unit.
- Each of the first pixel and the second pixel included in the plurality of pixels is provided with a calculation unit for calculating the distance to the object, and each of the photoelectric conversion unit and the first charge generated by the photoelectric conversion unit are accumulated.
- a second charge storage unit, first and second transfer transistors that transfer charges from the photoelectric conversion unit to the first and second charge storage units, and a reset transistor that resets the first and second charge storage units.
- a discharge transistor for discharging the electric charge of the photoelectric conversion unit is provided, the first discharge control wiring is electrically connected to the gate of the discharge transistor of the first pixel, and the second discharge control wiring is connected to the gate of the discharge transistor of the second pixel.
- the gist is that they are electrically connected and the potentials applied to the gates of the respective discharge transistors of the first and second pixels are different from each other during the charge accumulation time of the first and second pixels.
- the distance measuring device 10 includes a lens 11, a light receiving unit (light receiving element) 12, a signal processing unit 13, a light emitting unit 14, and a light emitting control unit 15.
- the light emitting unit 14 may be arranged inside the housing of the distance measuring device 10 or may be arranged outside the housing of the distance measuring device 10.
- the light emitting unit 14 emits light such as infrared light (IR).
- An IR bandpass filter may be provided between the lens 11 and the light receiving unit 12, and the light emitting unit 14 may emit infrared light corresponding to the transmission wavelength band of the IR bandpass filter.
- the light emission control unit 15 controls the light emission of the light emission unit 14 according to the control signal (on / off signal) from the signal processing unit 13.
- the light receiving unit 12 is composed of, for example, a Complementary Metal Oxide Semiconductor (CMOS) image sensor.
- CMOS Complementary Metal Oxide Semiconductor
- the light receiving unit 12 receives the reflected light reflected by the object from the light emitting unit 14 via the lens 11.
- the light receiving unit 12 outputs a pixel signal (detection signal) according to the amount of received light to the signal processing unit 13.
- CMOS Complementary Metal Oxide Semiconductor
- the signal processing unit 13 includes a pattern switching unit 21 and a distance image generation unit 22.
- the pattern switching unit 21 outputs a control signal (on / off signal) for switching the light emitting pattern of the light emitting unit 14 to the light emitting control unit 15 at a predetermined timing.
- the pattern switching unit 21 may switch the light emitting pattern of the light emitting unit 14 so as not to overlap with the light emitting pattern of another distance measuring device.
- the signal processing unit 13 does not have to include the pattern switching unit 21.
- the distance image generation unit 22 calculates the distance from the distance measuring device 10 to the object based on the detection signal from the light receiving unit 12. Further, the distance image generation unit 22 generates a distance image based on the calculated distance, and outputs the generated distance image to the outside.
- the light receiving unit 12 includes a pixel array unit 31, a vertical drive unit 32, a column processing unit 33, a horizontal drive unit 34, and a system control unit 35.
- the pixel array unit 31, the vertical drive unit 32, the column processing unit 33, the horizontal drive unit 34, and the system control unit 35 are provided on a semiconductor substrate (semiconductor chip) (not shown).
- the pixel array unit 31 includes a plurality of pixels (unit pixels) arranged in a two-dimensional matrix.
- FIG. 2 illustrates one pixel 40a among the plurality of pixels.
- the pixel 40a has a photoelectric conversion element that photoelectrically converts the received light and generates an electric charge according to the amount of light.
- a vertical drive unit 32 is connected to the pixel array unit 31 via a pixel drive line 36.
- the vertical drive unit 32 is composed of a shift register, an address decoder, and the like.
- the vertical drive unit 32 drives each pixel of the pixel array unit 31 at the same time for all pixels, in units of rows, or the like.
- the pixel signal output from each pixel of the pixel row selectively scanned by the vertical drive unit 32 is supplied to the column processing unit 33 through each of the vertical signal lines 37.
- the column processing unit 33 performs predetermined signal processing on the pixel signal output from each unit pixel of the selected row through the vertical signal line 37 for each pixel column of the pixel array unit 31. For example, the column processing unit 33 removes pixel-specific fixed pattern noise such as reset noise and threshold variation of amplification transistors by performing noise removal processing such as correlation double sampling (CDS) processing as signal processing.
- CDS correlation double sampling
- the column processing unit 33 may convert a pixel signal, which is an analog signal, into analog-to-digital (AD) conversion.
- the horizontal drive unit 34 is composed of a shift register, an address decoder, and the like.
- the horizontal drive unit 34 sequentially selects unit circuits corresponding to the pixel trains of the column processing unit 33. By the selective scanning by the horizontal drive unit 34, the pixel signals signal-processed by the column processing unit 33 are sequentially output to the signal processing unit 13.
- the system control unit 35 is composed of a timing generator or the like that generates various timing signals.
- the system control unit 35 performs drive control of the vertical drive unit 32, the column processing unit 33, the horizontal drive unit 34, and the like based on various timing signals generated by the timing generator.
- the pixel array unit 31 includes a pixel (hereinafter referred to as a “long storage pixel”) 40a that accumulates an electric charge for a relatively long time and a pixel (hereinafter, referred to as a “long storage pixel”) 40a that accumulates an electric charge in a relatively short time.
- a pixel hereinafter, referred to as a “long storage pixel”
- long storage pixel a pixel that accumulates an electric charge in a relatively short time.
- short storage pixel it has (referred to as "short storage pixel"
- the long storage pixels 40a and the short storage pixels 40b are arranged in a houndstooth pattern.
- the long storage pixel 40a is schematically attached with the character “long”
- the short storage pixel 40b is attached with the character “short”.
- the long storage pixel 40a makes it easier to obtain distance measurement information of an object at a long distance or an object having a low reflectance.
- the charge storage portion is less likely to be saturated by the light reflected by the object at a short distance or the object having a high reflectance as compared with the long storage pixel 40a.
- a high dynamic range can be realized by synthesizing the pixel signals from the long storage pixel 40a and the short storage pixel 40b by the signal processing unit 13.
- FIG. 4 shows an equivalent circuit of the long storage pixel 40a and the short storage pixel 40b.
- the pixel 40a on the left side of FIG. 4 includes a photodiode 51a, an emission transistor 60a, a transfer transistor 61a, 62a, a conversion efficiency adjusting transistor 63a, 64a, a selection transistor 65a, 66a, an amplification transistor 67a, 68a, and a reset transistor 69a, 70a. ..
- the emission transistors 60a, transfer transistors 61a, 62a, conversion efficiency adjusting transistors 63a, 64a, selection transistors 65a, 66a, amplification transistors 67a, 68a, and reset transistors 69a, 70a are composed of, for example, MOS transistors.
- the photodiode 51a constitutes a photoelectric conversion unit that photoelectrically converts incident light.
- the anode of the photodiode 51a is grounded.
- the source of the transfer transistors 61a and 62a and the source of the discharge transistor 60a are connected to the cathode of the photodiode 51a.
- the power supply potential VDD is applied to the drain of the discharge transistor 60a.
- the discharge signal OFG is applied to the gate of the discharge transistor 60a via the discharge control wiring 84.
- the discharge transistor 60a discharges the electric charge of the photodiode 51a based on the discharge signal OFG.
- the configuration may be such that the discharge transistor 60a is not provided.
- the drains of the transfer transistors 61a and 62a are connected to the charge storage portions 52a and 53a, which are composed of floating diffusion regions (floating diffusion), respectively.
- Transfer signals TG0 and TG1 are applied to the gates of the transfer transistors 61a and 62a, respectively.
- the transfer transistors 61a and 62a transfer the electric charge from the photodiode 51a to the charge storage units 52a and 53a, respectively, based on the transfer signals TG0 and TG1.
- the charge storage units 52a and 53a store the charges transferred from the photodiode 51a via the transfer transistors 61a and 62a.
- the potentials of the charge storage units 52a and 53a are modulated according to the amount of charge stored in the charge storage units 52a and 53a.
- the sources of the conversion efficiency adjusting transistors 63a and 64a are connected to the charge storage units 52a and 53a, respectively.
- the drains of the conversion efficiency adjusting transistors 63a and 64a are connected to the sources of the reset transistors 69a and 70a, respectively.
- a common conversion efficiency adjustment signal FDG is applied to the gates of the conversion efficiency adjustment transistors 63a and 64a via the conversion efficiency adjustment wiring 83.
- the conversion efficiency adjusting transistors 63a and 64a adjust the charge conversion efficiency according to the conversion efficiency adjusting signal FDG.
- the conversion efficiency adjusting transistors 63a and 64a may not be provided. In that case, the sources of the reset transistors 69a and 70a are connected to the charge storage units 52a and 53a, respectively.
- the power supply potential VDDH is applied to the drains of the reset transistors 69a and 70a.
- the reset control wiring 80 is connected to the gates of the reset transistors 69a and 70a.
- the reset signal RST0 is applied to the gates of the reset transistors 69a and 70a via the reset control wiring 80.
- the reset transistors 69a and 70a initialize (reset) the charges stored in the charge storage units 52a and 53a based on the reset signal RST0. Instead of providing the two reset transistors 69a and 70a individually connected to the charge storage units 52a and 53a, one reset transistor commonly connected to the charge storage units 52a and 53a may be provided.
- the gates of the amplification transistors 67a and 68a are connected to the charge storage units 52a and 53a.
- the sources of the selection transistors 65a and 66a are connected to the drains of the amplification transistors 67a and 68a.
- the amplification transistors 67a and 68a amplify the potentials of the charge storage units 52a and 53a.
- the drains of the selection transistors 65a and 66a are connected to the vertical signal line 37, respectively.
- a selection signal SEL is applied to the gates of the selection transistors 65a and 66a via the pixel drive line (selection signal line) 36.
- the selection transistors 65a and 66a select the long storage pixels 40a based on the selection signal SEL.
- the pixel signals VSL0 and VSL1 corresponding to the potential amplified by the amplification transistors 67a and 68a are output via the vertical signal line 37.
- the short storage pixel 40b on the right side of FIG. 4 includes a photodiode 51b, an emission transistor 60b, a transfer transistor 61b, 62b, a conversion efficiency adjusting transistor 63b, 64b, a selection transistor 65b, 66b, an amplification transistor 67b, 68b, and a reset transistor 69b.
- 70b is included.
- the emission transistor 60b, the transfer transistor 61b, 62b, the conversion efficiency adjusting transistor 63b, 64b, the selection transistor 65b, 66b, the amplification transistor 67b, 68b, and the reset transistor 69b, 70b are composed of, for example, a MOS transistor.
- the photodiode 51b constitutes a photoelectric conversion unit that photoelectrically converts incident light.
- the anode of the photodiode 51b is grounded.
- the source of the transfer transistors 61b and 62b and the source of the discharge transistor 60b are connected to the cathode of the photodiode 51b.
- the power supply potential VDD is applied to the drain of the discharge transistor 60b.
- An emission signal OFG is applied to the gate of the emission transistor 60b via the emission control wiring 84 common to the gate of the emission transistor 60a on the long storage pixel 40a side.
- the discharge transistor 60b discharges the electric charge of the photodiode 51b based on the discharge signal OFG.
- the configuration may be such that the discharge transistor 60b is not provided.
- the drains of the transfer transistors 61b and 62b are connected to the charge storage units 52b and 53b, which are composed of floating diffusion regions (floating diffusion), respectively.
- Transfer signals TG2 and TG3 are applied to the gates of the transfer transistors 61b and 62b, respectively.
- the transfer transistors 61b and 62b transfer the electric charge from the photodiode 51b to the charge storage units 52b and 53b, respectively, based on the transfer signals TG2 and TG3.
- the charge storage units 52b and 53b store the charges transferred from the photodiode 51b via the transfer transistors 61b and 62b.
- the potentials of the charge storage units 52b and 53b are modulated according to the amount of charge stored in the charge storage units 52b and 53b.
- the sources of the conversion efficiency adjusting transistors 63b and 64b are connected to the charge storage units 52b and 53b, respectively.
- the drains of the conversion efficiency adjusting transistors 63b and 64b are connected to the sources of the reset transistors 69b and 70b, respectively.
- a common conversion efficiency adjustment signal FDG is applied to the gates of the conversion efficiency adjustment transistors 63b and 64b via the conversion efficiency adjustment wiring 83 common to the gates of the conversion efficiency adjustment transistors 63a and 64a on the long storage pixel 40a side.
- the conversion efficiency adjusting transistors 63b and 64b adjust the charge conversion efficiency according to the conversion efficiency adjusting signal FDG.
- the conversion efficiency adjusting transistors 63b and 64b may not be provided. In that case, the sources of the reset transistors 69b and 70b are connected to the charge storage units 52b and 53b, respectively.
- the power supply potential VDDH is applied to the drains of the reset transistors 69b and 70b.
- a reset control wiring 81 is connected to the gate of the reset transistors 69b, 70b separately from the reset control wiring 80 to which the reset transistors 69a, 70a on the long storage pixel 40a side are connected.
- the reset signal RST1 is applied to the gates of the reset transistors 69b and 70b via the reset control wiring 81.
- the reset transistors 69b and 70b initialize (reset) the charges stored in the charge storage units 52b and 53b based on the reset signal RST1. Instead of providing the two reset transistors 69b and 70b individually connected to the charge storage units 52b and 53b, one reset transistor commonly connected to the charge storage units 52b and 53b may be provided.
- the gates of the amplification transistors 67b and 68b are connected to the charge storage units 52b and 53b.
- the sources of the selection transistors 65b and 66b are connected to the drains of the amplification transistors 67b and 68b.
- the amplification transistors 67b and 68b amplify the potentials of the charge storage units 52b and 53b.
- the drains of the selection transistors 65b and 66b are connected to the vertical signal line 37, respectively.
- a selection signal SEL is applied to the gates of the selection transistors 65b and 66b via the pixel drive line (selection signal line) 36.
- the selection transistors 65b and 66b select the short storage pixels 40b based on the selection signal SEL.
- the pixel signals VSL2 and VSL3 corresponding to the potential amplified by the amplification transistors 67b and 68b are output via the vertical signal line 37.
- FIG. 5 shows a part of the long storage pixels 40a and the short storage pixels 40b arranged in the same row.
- the vertical direction of FIG. 5 is the row direction
- the horizontal direction of FIG. 5 is the column direction.
- transfer control wirings 90 and 91 are electrically connected to the respective gates of the transfer transistors 61a and 62a of the long storage pixels 40a arranged every other row in the row direction.
- the transfer control wirings 92 and 93 are electrically connected to the respective gates of the transfer transistors 61b and 62b of the short storage pixels 40b arranged every other row in the row direction.
- FIG. 6 shows a planar layout of the long storage pixels 40a and the short storage pixels 40b shown in FIG. 4 on the semiconductor substrate 50.
- PD photosensitive diode
- the long storage pixel 40a on the left side of FIG. 6 has a plane layout that is line-symmetrical in the left-right direction (row direction) of FIG.
- transfer transistors 61a, 62a, charge storage portions 52a, 53a, and conversion efficiency adjusting transistors 63a, 64a are arranged above the photodiode 51a.
- Additional capacitance portions 54a and 55a composed of a diffusion layer are arranged above the conversion efficiency adjusting transistors 63a and 64a.
- Discharge transistors 60a and reset transistors 69a and 70a are arranged below the photodiode 51a.
- selection transistors 65a, 66a, well contacts 56a, 57a, and amplification transistors 67a, 68a are arranged so as to sandwich the photodiode 51a.
- the short storage pixel 40b on the right side of FIG. 6 has the same configuration as the long storage pixel 40a on the left side.
- the short storage pixel 40b has a plane layout that is line-symmetrical in the left-right direction (row direction) of FIG.
- transfer transistors 61b and 62b, charge storage portions 52b and 53b, and conversion efficiency adjusting transistors 63b and 64b are arranged above the photodiode 51b.
- Additional capacitance portions 54b and 55b composed of a diffusion layer are arranged above the conversion efficiency adjusting transistors 63b and 64b.
- the discharge transistor 60b and the reset transistors 69b and 70b are arranged below the photodiode 51b.
- selection transistors 65b and 66b, well contacts 56b and 57b, and amplification transistors 67b and 68b are arranged so as to sandwich the photodiode 51b.
- the plane layout of the long storage pixels 40a and the short storage pixels 40b shown in FIG. 6 is an example, and is not limited to the plane layout of the long storage pixels 40a and the short storage pixels 40b shown in FIG.
- the distance measuring method according to the first embodiment will be described focusing on the long storage pixels 40a and the short storage pixels 40b.
- the light emitting unit 14 emits irradiation light modulated so as to repeat irradiation on / off at a predetermined timing.
- the reflected light is received by the photodiodes 51a and 51b with a delay time corresponding to the distance to the object.
- the operation on the long storage pixel 40a side will be described.
- the H level is applied to the gates of the reset transistors 69a and 70a as the reset signal RST0.
- the reset transistors 69a and 70a are brought into a conductive state, and the charge storage units 52a and 53a are reset.
- the transfer transistors 61a and 62a are in a non-conducting state.
- the L level is applied to the gates of the reset transistors 69a and 70a as the reset signal RST0, so that the reset transistors 69a and 70a are in a non-conducting state.
- the transfer signals TG0 and TG1 are repeated in opposite phases and applied to the gates of the transfer transistors 61a and 62a.
- the transfer signal TG0 has the same phase as the light emission pattern of the light emitting unit 14, and the transfer signal TG1 has the opposite phase to the light emission pattern of the light emitting unit 14.
- the transfer transistors 61a and 62a distribute electric charges to the charge storage units 52a and 53a by repeating the conductive state and the non-conducting state in opposite phases.
- the transfer transistors 61a and 62a Since the L level is applied to the gates of the transfer transistors 61a and 62a as the transfer signals TG0 and TG1 in the read period after the time t3, the transfer transistors 61a and 62a are in a non-conducting state.
- the H level is applied to the gates of the selection transistors 65a and 66a as the selection signal SEL.
- the selection transistors 65a and 66a are brought into a conductive state, the charge amounts of the charge storage units 52a and 53a are read out, and a detection signal corresponding to the charge amount is output to the signal processing unit 13 shown in FIG.
- the H level is applied to the gates of the reset transistors 69b and 70b as the reset signal RST1.
- the reset transistors 69b and 70b are brought into a conductive state, and the charge storage units 52b and 53b are reset.
- the transfer transistors 61b and 62b are in a non-conducting state.
- the reset transistors 69b and 70b are non-conducting. It becomes a state. Further, as the transfer signals TG2 and TG3, the H level and the L level are repeatedly applied in opposite phases to the gates of the transfer transistors 61b and 62b. The transfer transistors 61b and 62b distribute charges to the charge storage units 52b and 53b by repeating the conductive state and the non-conducting state in opposite phases.
- the transfer transistors 61b and 62b Since the L level is applied to the gates of the transfer transistors 61b and 62b as the transfer signals TG2 and TG3 in the read period after the time t3 at the same time as the read period of the long storage pixel 40a, the transfer transistors 61b and 62b are in a non-conducting state. Become.
- the transfer signals TG2 and TG3 may have the same pulse width as the transfer signals TG0 and TG1.
- the H level is applied to the selection transistors 65b and 66b as the selection signal SEL.
- the selection transistors 65b and 66b are in a conductive state, the charge amounts of the charge storage units 52a and 53a are read out, and a detection signal corresponding to the charge amount is output to the signal processing unit 13 shown in FIG.
- the signal processing unit 13 calculates the distance to the object based on the detection signals from the long storage pixel 40a and the short storage pixel 40b.
- the signal processing unit 13 may generate a long storage image and a short storage image, respectively, based on the detection signals of the long storage pixel 40a and the short storage pixel 40b, respectively.
- the signal processing unit 13 may generate a distance image in which a long storage image and a short storage image are combined.
- the two-phase transfer period is illustrated in FIG. 7, it is not particularly limited.
- the conversion efficiency adjusting transistors 63a, 63b, 64a, and 64b on and off within one frame, it is possible to set the transfer period of four phases within one frame.
- one frame may be divided into two periods, and a total of four phases of transfer periods may be set in the two periods.
- the transfer transistors 61a and 62a of the long storage pixels 40a and the transfer transistors 61b and 62b of the short storage pixels 40b are the long storage pixels 40a. And the charge accumulation time of the short storage pixel 40b is made different. As a result, a high dynamic range can be realized regardless of the distance to the object and the reflectance of the object.
- the pulse widths of the transfer signals TG0, TG1, TG2, and TG3 may be set to be the same. By making the pulse widths of the transfer signals TG0, TG1, TG2, and TG3 the same, it is easy to increase the drive frequency and improve the distance measurement accuracy.
- the distance measuring device has a transfer control wiring 90 common to each gate of the transfer transistor 61a of the long storage pixel 40a and the transfer transistor 61b of the short storage pixel 40b in the same row.
- the point that the common transfer control wiring 91 is connected to each gate of the transfer transistor 62a of the long storage pixel 40a and the transfer transistor 62b of the short storage pixel 40b is related to the first embodiment shown in FIG. Different from the distance measuring device.
- a transfer signal TG0 is applied to each of the gates of the transfer transistor 61a of the long storage pixel 40a and the transfer transistor 61b of the short storage pixel 40b via the transfer control wiring 90.
- a transfer signal TG1 is applied to each of the gates of the transfer transistor 62a of the long storage pixel 40a and the transfer transistor 62b of the short storage pixel 40b via the transfer control wiring 91. Since other configurations of the distance measuring device according to the second embodiment are the same as those of the distance measuring device according to the first embodiment, duplicate description will be omitted.
- the distance measuring method according to the second embodiment will be described with reference to the timing chart of FIG. Since the operation of the long storage pixel 40a is the same as the distance measuring method according to the first embodiment shown in FIG. 7, duplicated description will be omitted.
- the H level is applied to the gates of the reset transistors 69b and 70b as the reset signal RST1 during the reset time from time t0 to t2.
- the reset transistors 69b and 70b are brought into a conductive state, and the charge storage units 52b and 53b are reset.
- the H level and the L level are alternately repeated as the transfer signals TG0 and TG1 and applied to the gates of the transfer transistors 61b and 62b.
- the transfer transistors 61b and 62b distribute the charges to the charge storage units 52b and 53b by alternately repeating the conductive state and the non-conducting state in opposite phases, and the charges of the charge storage units 52b and 53b are transferred by the reset transistors 69b and 70b. Since it is reset, no charge is accumulated in the charge storage units 52b and 53b.
- the H level and the L level as the transfer signals TG0 and TG1 are continuously repeated in opposite phases and applied to the gates of the transfer transistors 61b and 62b.
- the transfer transistors 61b and 62b distribute the charges to the charge storage units 52b and 53b by alternately repeating the conductive state and the non-conducting state in opposite phases.
- the reset signal RST1 changes from the H level to the L level, and the reset transistors 69b and 70b are in a non-conducting state, so that charges are accumulated in the charge storage units 52b and 53b.
- the individual reset control wirings 80 and 81 are connected to the gates of the reset transistors 69a and 70a of the long storage pixel 40a and the gates of the reset transistors 69b and 70b of the short storage pixel 40b. Then, by making the reset time of the long storage pixel 40a by the reset transistors 69a and 70a different from the reset time of the short storage pixel 40b by the reset transistors 69b and 70b, the storage time of the long storage pixel 40a and the short storage pixel 40b can be set. Make it different. As a result, a high dynamic range can be realized regardless of the distance to the object and the reflectance of the object.
- a common transfer control wiring 90 is connected to each gate of the transfer transistor 61a of the long storage pixel 40a and the transfer transistor 61b of the short storage pixel 40b in the same row, and the transfer transistor 62a and the short storage pixel 40b of the long storage pixel 40a are connected. Since a common transfer control wiring 91 is connected to each gate of the transfer transistor 62b, the number of wirings is as compared with the case where the individual transfer control lines 90 to 93 of the distance measuring device according to the first embodiment are used. Can be suppressed and miniaturization can be achieved.
- the distance measuring device has the reset control wiring 80 common to the respective gates of the reset transistors 69a and 70a of the low-sensitivity pixel 40a and the reset transistors 69b and 70b of the high-sensitivity pixel 40b. Is connected, which is different from the distance measuring device according to the first embodiment shown in FIG. A reset signal RST is applied to the respective gates of the reset transistors 69a and 70a of the low-sensitivity pixel 40a and the reset transistors 69b and 70b of the high-sensitivity pixel 40b via the reset control wiring 80.
- the emission control wiring 84 is electrically connected to the gate of the emission transistor 60a of the low-sensitivity pixel 40a, and the emission control wiring 84 is electrically connected to the gate of the emission transistor 60a.
- the distance measuring device according to the first embodiment shown in FIG. 4 is different from the distance measuring device according to the first embodiment in that the discharge control wiring 85 is electrically connected to the gate of the discharge transistor 60b of the pixel 40b.
- the discharge signal OFG0 is applied to the gate of the discharge transistor 60a of the low-sensitivity pixel 40a via the discharge control wiring 84.
- the discharge signal OFG1 is applied to the gate of the discharge transistor 60b of the high-sensitivity pixel 40b via the discharge control wiring 85.
- Times t0 to t1 are common reset times for the low-sensitivity pixel 40a and the high-sensitivity pixel 40b.
- the H level as the reset signal RST is applied to the gates of the reset transistors 69a and 70a of the low-sensitivity pixel 40a and the reset transistors 69b and 70b of the high-sensitivity pixel 40b, respectively.
- the reset transistors 69a and 70a of the low-sensitivity pixel 40a conduct with each other to reset the charge storage units 52a and 53a, respectively.
- the reset transistors 69b and 70b of the high-sensitivity pixel 40b are electrically connected to each other to reset the charge storage units 52b and 53b.
- Times t1 to t2 are common charge accumulation times of the low-sensitivity pixel 40a and the high-sensitivity pixel 40b.
- the H level and the L level are alternately repeated as the transfer signals TG0 and TG1 and applied to the gates of the transfer transistors 61b and 62b.
- the transfer transistors 61b and 62b distribute the charges to the charge storage units 52b and 53b by alternately repeating the conductive state and the non-conducting state in opposite phases.
- an intermediate potential (intermediate potential) between the H level and the L level is applied to the gate of the discharge transistor 60a.
- the discharge transistor 60a discharges a charge amount smaller than the charge amount discharged when the discharge signal OFG0 is H level from the photodiode 51a. As a result, the amount of charge transferred from the photodiode 51a to the charge storage units 52a and 53a is reduced, resulting in low sensitivity.
- the H level and the L level are alternately repeated as the transfer signals TG0 and TG1 at times t1 to t2 and applied to the gates of the transfer transistors 61b and 62b.
- the transfer transistors 61b and 62b distribute the charges to the charge storage units 52b and 53b by alternately repeating the conductive state and the non-conducting state in opposite phases.
- the L level is applied to the gate of the discharge transistor 60b as the discharge signal OFG1. Since the discharge transistor 60b is non-conducting, the electric charge of the photodiode 51a is not discharged. Charges are transferred from the photodiode 51a to the charge storage units 52a and 53a, and the sensitivity becomes relatively high with respect to the low-sensitivity pixel 40a.
- the low sensitivity is low by making the discharge signals OFG0 and OFG1 of the low sensitivity pixel 40a and the high sensitivity pixel 40b different from each other in the charge accumulation time of the low sensitivity pixel 40a and the high sensitivity pixel 40b.
- the sensitivities of the pixel 40a and the high-sensitivity pixel 40b are made different from each other. As a result, a high dynamic range can be realized regardless of the distance to the object and the reflectance of the object.
- a common transfer control wiring 90 is connected to each gate of the transfer transistor 61a of the long storage pixel 40a and the transfer transistor 61b of the short storage pixel 40b in the same row, and the transfer transistor 62a and the short storage pixel 40b of the long storage pixel 40a are connected. Since a common transfer control wiring 91 is connected to each gate of the transfer transistor 62b, the number of wirings is as compared with the case where the individual transfer control lines 90 to 93 of the distance measuring device according to the first embodiment are used. Can be suppressed and miniaturization can be achieved.
- the distance measuring device according to the modified example of the third embodiment is the same as the configuration of the distance measuring device according to the third embodiment, but instead of the low-sensitivity pixel 40a and the high-sensitivity pixel 40b, the long-lived pixel 40a and the short It differs from the distance measuring device according to the third embodiment in that it is used as the livestock pixel 40b.
- the H level is applied to the gate of the discharge transistor 60a as the discharge signal OFG0 at times t0 to t1. Since the discharge transistor 60a is in the conductive state and the charge of the photodiode 51a is discharged, the charge storage units 52a and 53a are in the reset state. That is, the discharge signal OFG0 is functioning instead of the reset signal RST.
- the L level is applied to the gate of the discharge transistor 60a as the discharge signal OFG0.
- the discharge transistor 60a is in a non-conducting state, and the discharge of electric charge from the photodiode 51a is stopped.
- the H level and the L level are alternately repeated as the transfer signals TG0 and TG1 and applied to the gates of the transfer transistors 61b and 62b.
- the transfer transistors 61b and 62b distribute the charges to the charge storage units 52b and 53b by alternately repeating the conductive state and the non-conducting state in opposite phases.
- the H level is applied to the gate of the discharge transistor 60b as the discharge signal OFG1 at times t0 to t2.
- the H level and the L level are alternately repeated as the transfer signals TG0 and TG1 and applied to the gates of the transfer transistors 61b and 62b.
- the transfer transistors 61b and 62b distribute the charges to the charge storage units 52b and 53b by alternately repeating the conductive state and the non-conducting state in opposite phases.
- the discharge transistor 60b is in a conductive state and the charge of the photodiode 51b is discharged, no charge is accumulated from the photodiode 51a in the charge storage units 52a and 53a, and the charge storage units 52a and 53a are in the reset state.
- the L level is applied to the gate of the discharge transistor 60b as the discharge signal OFG1, so that the discharge transistor 60b is in a non-conducting state.
- transfer signals TG0 and TG1 H level and L level are alternately repeated and applied to the gates of transfer transistors 61b and 62b.
- the transfer transistors 61b and 62b distribute the charges to the charge storage units 52b and 53b by alternately repeating the conductive state and the non-conducting state in opposite phases. Charges are accumulated from the photodiode 51a to the charge storage units 52a and 53a.
- the reset time of the long-lived pixel 40a and the short-lived pixel 40b is obtained by making the timings of the discharge operations by the discharge signals OFG0 and OFG1 of the long-lived pixel 40a and the short-lived pixel 40b different from each other. Are different from each other. As a result, the charge accumulation times of the long-lived pixel 40a and the short-lived pixel 40b can be made different from each other. Therefore, a high dynamic range can be realized regardless of the distance to the object and the reflectance of the object.
- the long storage pixels 40a are arranged adjacent to each other in the same row, and the short storage pixels 40b are arranged in the same row, as shown in FIG. It is different from the distance measuring device according to the first embodiment shown.
- the long storage pixels 40a and the short storage pixels 40b are arranged alternately in the column direction.
- a common reset control wiring 80a is connected to each gate of the reset transistors 69a and 70a of the low-sensitivity pixels 40a in the same row.
- a reset signal RST0 is applied to each of the gates of the reset transistors 69a and 70a via the reset control wiring 80a.
- a common conversion efficiency adjustment wiring 83a is connected to each gate of the conversion efficiency adjustment transistors 62a and 63a of the low-sensitivity pixels 40a in the same row.
- a conversion efficiency adjustment signal FDG0 is applied to each of the gates of the conversion efficiency adjustment transistors 62a and 63a via the conversion efficiency adjustment wiring 83a.
- a common emission control wiring 84a is connected to the gate of the emission transistor 60a of the low-sensitivity pixels 40a in the same row.
- the discharge signal OFG0 is applied to the gate of the discharge transistor 60a via the discharge control wiring 84a.
- a common reset control wiring 80b is connected to each gate of the reset transistors 69b and 70b of the high-sensitivity pixels 40b in the same row.
- a reset signal RST1 is applied to each of the gates of the reset transistors 69b and 70b via the reset control wiring 80b.
- a common conversion efficiency adjustment wiring 83b is connected to each gate of the conversion efficiency adjustment transistors 62b and 6ba of the high-sensitivity pixels 40b in the same row.
- a conversion efficiency adjustment signal FDG1 is applied to each of the gates of the conversion efficiency adjustment transistors 62b and 63b via the conversion efficiency adjustment wiring 83b.
- a common emission control wiring 84b is connected to the gate of the emission transistor 60b of the high-sensitivity pixels 40b in the same row.
- the discharge signal OFG1 is applied to the gate of the discharge transistor 60b via the discharge control wiring 84b.
- the distance measuring device can realize the distance measuring method according to the second embodiment shown in FIG. 9 and the distance measuring method according to the modified example of the third embodiment shown in FIG. Further, the distance measuring method according to the third embodiment shown in FIG. 11 can be realized by using the long storage pixel 40a as the low-sensitivity pixel 40a and the short storage pixel 40b as the high-sensitivity pixel 40b.
- the long storage pixels 40a are arranged adjacent to each other in the same row
- the short storage pixels 40b are arranged adjacent to each other in the same row
- the long storage pixels 40a and the short storage pixels 40b are arranged in the column direction.
- the long-lived pixel 40a charges three charge storage units 52a, 53a, 58a and three charge storage units 52a, 53a, 58a. It is different from the distance measuring device according to the first embodiment shown in FIG. 6 in that it has three transfer transistors 61a, 62a, 71a for transferring electric charges.
- the long-lived pixel 40a includes a reset transistor 72a that resets the charge storage unit 58a, an amplification transistor 73a that amplifies the potential of the charge storage unit 58a, and a selection transistor 74a connected to the source of the amplification transistor 73a.
- the short storage pixel 40b may also include three or more charge storage units and three or more transfer transistors, similarly to the long storage pixel 40a.
- a common transfer control wiring 90 is connected to each gate of the transfer transistor 61a of the long storage pixel 40a and the transfer transistor 61b of the short storage pixel 40b in the same row.
- a common transfer control wiring 91 is connected to each gate of the transfer transistor 62a of the long storage pixel 40a and the transfer transistor 62b of the short storage pixel 40b.
- a common transfer control wiring 92 is connected to each gate of the transfer transistor 71a of the long storage pixel 40a and the transfer transistor 71b of the short storage pixel 40b.
- the transfer period of three phases may be set in one frame by distributing the charges to the three charge storage units 52a, 53a, 58a.
- the long-lived pixel 40a and the short storage pixel 40b may include four or more charge storage units and four or more transfer transistors.
- Other configurations of the distance measuring device according to the fifth embodiment are the same as those of the distance measuring device according to the first embodiment.
- the number of charge storage portions is not limited in each of the long-lived pixel 40a and the short storage pixel 40b, and may have three or more charge storage portions.
- the technology according to the present disclosure can be applied to various products.
- the technology according to the present disclosure is realized as a device mounted on a moving body of any kind such as an automobile, an electric vehicle, a hybrid electric vehicle, a motorcycle, a bicycle, a personal mobility, an airplane, a drone, a ship, and a robot. You may.
- FIG. 17 is a block diagram showing a schematic configuration example of a vehicle control system, which is an example of a mobile control system to which the technique according to the present disclosure can be applied.
- the vehicle control system 12000 includes a plurality of electronic control units connected via the communication network 12001.
- the vehicle control system 12000 includes a drive system control unit 12010, a body system control unit 12020, an outside information detection unit 12030, an in-vehicle information detection unit 12040, and an integrated control unit 12050.
- a microcomputer 12051, an audio image output unit 12052, and an in-vehicle network I / F (Interface) 12053 are shown as a functional configuration of the integrated control unit 12050.
- the drive system control unit 12010 controls the operation of the device related to the drive system of the vehicle according to various programs.
- the drive system control unit 12010 provides a driving force generator for generating the driving force of the vehicle such as an internal combustion engine or a driving motor, a driving force transmission mechanism for transmitting the driving force to the wheels, and a steering angle of the vehicle. It functions as a control device such as a steering mechanism for adjusting and a braking device for generating a braking force of a vehicle.
- the body system control unit 12020 controls the operation of various devices mounted on the vehicle body according to various programs.
- the body system control unit 12020 functions as a keyless entry system, a smart key system, a power window device, or a control device for various lamps such as headlamps, back lamps, brake lamps, blinkers or fog lamps.
- the body system control unit 12020 may be input with radio waves transmitted from a portable device that substitutes for the key or signals of various switches.
- the body system control unit 12020 receives inputs of these radio waves or signals and controls a vehicle door lock device, a power window device, a lamp, and the like.
- the vehicle outside information detection unit 12030 detects information outside the vehicle equipped with the vehicle control system 12000.
- the image pickup unit 12031 is connected to the vehicle exterior information detection unit 12030.
- the vehicle outside information detection unit 12030 causes the image pickup unit 12031 to capture an image of the outside of the vehicle and receives the captured image.
- the vehicle exterior information detection unit 12030 may perform object detection processing or distance detection processing such as a person, a vehicle, an obstacle, a sign, or characters on the road surface based on the received image.
- the imaging unit 12031 is an optical sensor that receives light and outputs an electric signal according to the amount of the light received.
- the image pickup unit 12031 can output an electric signal as an image or can output it as distance measurement information. Further, the light received by the imaging unit 12031 may be visible light or invisible light such as infrared light.
- the in-vehicle information detection unit 12040 detects the in-vehicle information.
- a driver state detection unit 12041 that detects the driver's state is connected to the in-vehicle information detection unit 12040.
- the driver state detection unit 12041 includes, for example, a camera that images the driver, and the in-vehicle information detection unit 12040 determines the degree of fatigue or concentration of the driver based on the detection information input from the driver state detection unit 12041. It may be calculated, or it may be determined whether the driver is dozing.
- the microcomputer 12051 calculates the control target value of the driving force generator, the steering mechanism, or the braking device based on the information inside and outside the vehicle acquired by the vehicle exterior information detection unit 12030 or the vehicle interior information detection unit 12040, and the drive system control unit.
- a control command can be output to 12010.
- the microcomputer 12051 realizes ADAS (Advanced Driver Assistance System) functions including vehicle collision avoidance or impact mitigation, follow-up driving based on inter-vehicle distance, vehicle speed maintenance driving, vehicle collision warning, vehicle lane deviation warning, and the like. It is possible to perform cooperative control for the purpose of.
- ADAS Advanced Driver Assistance System
- the microcomputer 12051 controls the driving force generating device, the steering mechanism, the braking device, and the like based on the information around the vehicle acquired by the vehicle exterior information detection unit 12030 or the vehicle interior information detection unit 12040. It is possible to perform coordinated control for the purpose of automatic driving, etc., which runs autonomously without depending on the operation.
- the microprocessor 12051 can output a control command to the body system control unit 12030 based on the information outside the vehicle acquired by the vehicle exterior information detection unit 12030.
- the microcomputer 12051 controls the headlamps according to the position of the preceding vehicle or the oncoming vehicle detected by the external information detection unit 12030, and performs cooperative control for the purpose of anti-glare such as switching the high beam to the low beam. It can be carried out.
- the audio image output unit 12052 transmits the output signal of at least one of the audio and the image to the output device capable of visually or audibly notifying the passenger or the outside of the vehicle of the information.
- an audio speaker 12061, a display unit 12062, and an instrument panel 12063 are exemplified as output devices.
- the display unit 12062 may include, for example, at least one of an onboard display and a heads-up display.
- FIG. 18 is a diagram showing an example of the installation position of the imaging unit 12031.
- the imaging unit 12031 includes imaging units 12101, 12102, 12103, 12104, and 12105.
- the imaging units 12101, 12102, 12103, 12104, 12105 are provided at positions such as, for example, the front nose, side mirrors, rear bumpers, back doors, and the upper part of the windshield in the vehicle interior of the vehicle 12100.
- the imaging unit 12101 provided on the front nose and the imaging unit 12105 provided on the upper part of the windshield in the vehicle interior mainly acquire an image in front of the vehicle 12100.
- the imaging units 12102 and 12103 provided in the side mirrors mainly acquire images of the side of the vehicle 12100.
- the imaging unit 12104 provided on the rear bumper or the back door mainly acquires an image of the rear of the vehicle 12100.
- the imaging unit 12105 provided on the upper part of the windshield in the vehicle interior is mainly used for detecting a preceding vehicle, a pedestrian, an obstacle, a traffic light, a traffic sign, a lane, or the like.
- FIG. 18 shows an example of the photographing range of the imaging units 12101 to 12104.
- the imaging range 12111 indicates the imaging range of the imaging unit 12101 provided on the front nose
- the imaging ranges 12112 and 12113 indicate the imaging ranges of the imaging units 12102 and 12103 provided on the side mirrors, respectively
- the imaging range 12114 indicates the imaging range of the imaging units 12102 and 12103.
- the imaging range of the imaging unit 12104 provided on the rear bumper or the back door is shown. For example, by superimposing the image data captured by the imaging units 12101 to 12104, a bird's-eye view image of the vehicle 12100 as viewed from above can be obtained.
- At least one of the imaging units 12101 to 12104 may have a function of acquiring distance information.
- at least one of the image pickup units 12101 to 12104 may be a stereo camera composed of a plurality of image pickup elements, or may be an image pickup element having pixels for phase difference detection.
- the microcomputer 12051 has a distance to each three-dimensional object within the imaging range 12111 to 12114 based on the distance information obtained from the imaging units 12101 to 12104, and a temporal change of this distance (relative velocity with respect to the vehicle 12100).
- a predetermined speed for example, 0 km / h or more.
- the microprocessor 12051 can set an inter-vehicle distance to be secured in front of the preceding vehicle in advance, and can perform automatic braking control (including follow-up stop control), automatic acceleration control (including follow-up start control), and the like. In this way, it is possible to perform coordinated control for the purpose of automatic driving or the like in which the vehicle travels autonomously without depending on the operation of the driver.
- the microcomputer 12051 converts three-dimensional object data related to a three-dimensional object into two-wheeled vehicles, ordinary vehicles, large vehicles, pedestrians, utility poles, and other three-dimensional objects based on the distance information obtained from the imaging units 12101 to 12104. It can be classified and extracted and used for automatic avoidance of obstacles.
- the microprocessor 12051 identifies obstacles around the vehicle 12100 into obstacles that are visible to the driver of the vehicle 12100 and obstacles that are difficult to see. Then, the microcomputer 12051 determines the collision risk indicating the risk of collision with each obstacle, and when the collision risk is equal to or higher than the set value and there is a possibility of collision, the microcomputer 12051 via the audio speaker 12061 or the display unit 12062. By outputting an alarm to the driver and performing forced deceleration and avoidance steering via the drive system control unit 12010, driving support for collision avoidance can be provided.
- At least one of the imaging units 12101 to 12104 may be an infrared camera that detects infrared rays.
- the microcomputer 12051 can recognize a pedestrian by determining whether or not a pedestrian is present in the captured image of the imaging units 12101 to 12104.
- pedestrian recognition includes, for example, a procedure for extracting feature points in an image captured by an imaging unit 12101 to 12104 as an infrared camera, and pattern matching processing for a series of feature points indicating the outline of an object to determine whether or not the pedestrian is a pedestrian. It is done by the procedure to determine.
- the audio image output unit 12052 When the microcomputer 12051 determines that a pedestrian is present in the captured images of the imaging units 12101 to 12104 and recognizes the pedestrian, the audio image output unit 12052 outputs a square contour line for emphasizing the recognized pedestrian.
- the display unit 12062 is controlled so as to superimpose and display. Further, the audio image output unit 12052 may control the display unit 12062 so as to display an icon or the like indicating a pedestrian at a desired position.
- the present technology can have the following configurations. (1) Equipped with a first pixel and a second pixel Each of the first pixel and the second pixel Photoelectric conversion unit and The first and second charge storage units that store the charges generated by the photoelectric conversion unit, respectively, The first and second transfer transistors that transfer the charges from the photoelectric conversion unit to the first and second charge storage units, respectively. A reset transistor that resets the first and second charge storage units, and With The first reset control wiring is connected to the gate of the reset transistor of the first pixel. A second reset control wiring is connected to the gate of the reset transistor of the second pixel. The charge accumulation times of the first and second pixels are different from each other. Light receiving element. (2) The reset transistors of the first and second pixels have different reset times. The light receiving element according to (1) above.
- the first and second transfer control wirings are electrically connected to the gates of the first and second transfer transistors of the first pixel, respectively.
- the third and fourth transfer control wirings are electrically connected to the respective gates of the first and second transfer transistors of the second pixel, respectively.
- the first and second transfer transistors of the first and second pixels, respectively, The charge accumulation times of the first and second pixels are different from each other.
- a common first transfer control wiring is electrically connected to each gate of the first transfer transistor of each of the first and second pixels.
- a common second transfer control wiring is electrically connected to each gate of the second transfer transistor of each of the first and second pixels.
- the reset transistor A first reset transistor that resets the first charge storage unit, A second reset transistor that resets the second charge storage unit, To prepare The light receiving element according to any one of (1) to (5).
- (7) Equipped with a first pixel and a second pixel Each of the first pixel and the second pixel Photoelectric conversion unit and The first and second charge storage units that store the charges generated by the photoelectric conversion unit, respectively, The first and second transfer transistors that transfer the charges from the photoelectric conversion unit to the first and second charge storage units, respectively.
- the second emission control wiring is electrically connected to the gate of the emission transistor of the second pixel. During the charge accumulation time of each of the first and second pixels, the potentials applied to the gates of the discharge transistors of the first and second pixels are different from each other.
- Light receiving element. (8) A common reset control wiring is connected to the gate of the reset transistor of each of the first and second pixels. The light receiving element according to (7) above. (9)
- a common first transfer control wiring is connected to each gate of the first transfer transistor of the first pixel and the first transfer transistor of the second pixel.
- a common second transfer control wiring is connected to each gate of the second transfer transistor of the first pixel and the second transfer transistor of the second pixel. The light receiving element according to (7) or (8) above.
- Each of the plurality of pixels Photoelectric conversion unit and The first and second charge storage units that store the charges generated by the photoelectric conversion unit, respectively, The first and second transfer transistors that transfer the charges from the photoelectric conversion unit to the first and second charge storage units, respectively.
- a reset transistor that resets the first and second charge storage units, and With The first reset control wiring is connected to the gate of the reset transistor of each of the pixels in the first row.
- a second reset control wiring is connected to the gate of the reset transistor of each of the pixels in the second row.
- the charge accumulation time of each of the pixels in the first row and the charge accumulation time of each of the pixels in the second row are made different from each other. Light receiving element.
- the reset transistor of each of the pixels in the first row and the reset transistor of each of the pixels in the second row have different reset times.
- the first emission control wiring is electrically connected to the gate of the emission transistor of each of the pixels in the first row.
- a second emission control wiring is electrically connected to the gate of the emission transistor of each of the pixels in the second row. During the charge accumulation time of the first and second pixels, the potentials applied to the first and second emission control wirings are made different from each other.
- a common first transfer control wiring is connected to each gate of the first transfer transistor of the first pixel and the first transfer transistor of the second pixel.
- a common second transfer control wiring is connected to each gate of the second transfer transistor of the first pixel and the second transfer transistor of the second pixel.
- the light receiving element according to any one of (10) to (12).
- a calculation unit that calculates the distance to the object based on the detection signal from the light receiving unit, and With Each of the first pixel and the second pixel included in the plurality of pixels Photoelectric conversion unit and The first and second charge storage units that store the charges generated by the photoelectric conversion unit, respectively, The first and second transfer transistors that transfer the charges from the photoelectric conversion unit to the first and second charge storage units, respectively.
- a reset transistor that resets the first and second charge storage units, and With The first reset control wiring is connected to the gate of the reset transistor of the first pixel.
- a second reset control wiring is connected to the gate of the reset transistor of the second pixel. The charge accumulation times of the first and second pixels are different from each other. Distance measuring device.
- a light emitting part that emits light and A light receiving unit having a plurality of pixels that receives the reflected light reflected by the object, and a light receiving portion having a plurality of pixels.
- a calculation unit that calculates the distance to the object based on the detection signal from the light receiving unit, and With Each of the first pixel and the second pixel included in the plurality of pixels Photoelectric conversion unit and The first and second charge storage units that store the charges generated by the photoelectric conversion unit, respectively, The first and second transfer transistors that transfer the charges from the photoelectric conversion unit to the first and second charge storage units, respectively.
- the second emission control wiring is electrically connected to the gate of the emission transistor of the second pixel.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Radar, Positioning & Navigation (AREA)
- Remote Sensing (AREA)
- Optical Radar Systems And Details Thereof (AREA)
- Transforming Light Signals Into Electric Signals (AREA)
Abstract
L'invention concerne un élément récepteur de lumière qui peut réaliser une plage dynamique élevée sans dépendre de la distance par rapport à un objet cible ou à la réflectance de l'objet cible. L'élément récepteur de lumière est pourvu d'un premier pixel et d'un second pixel, le premier pixel et le second pixel étant respectivement pourvus d'unités de conversion photoélectrique, de première et seconde unités de stockage de charge électrique pour stocker une charge électrique générée par les unités de conversion photoélectrique, de premier et second transistors de transfert pour transférer une charge électrique des unités de conversion photoélectrique aux première et seconde unités de stockage de charge électrique, et des transistors de réinitialisation pour réinitialiser les première et seconde unités de stockage de charge électrique, dans lequel : un premier fil de commande de réinitialisation est connecté à la grille du transistor de réinitialisation du premier pixel; un second fil de commande de réinitialisation est connecté à la grille du transistor de réinitialisation du second pixel, et des périodes de stockage pour une charge électrique des premier et second pixels sont rendues différentes l'une de l'autre.
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2019-184512 | 2019-10-07 | ||
| JP2019184512A JP2021060275A (ja) | 2019-10-07 | 2019-10-07 | 受光素子及び測距装置 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| WO2021070504A1 true WO2021070504A1 (fr) | 2021-04-15 |
Family
ID=75379978
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| PCT/JP2020/032466 Ceased WO2021070504A1 (fr) | 2019-10-07 | 2020-08-27 | Élément récepteur de lumière et appareil de mesure de distance |
Country Status (2)
| Country | Link |
|---|---|
| JP (1) | JP2021060275A (fr) |
| WO (1) | WO2021070504A1 (fr) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2022230521A1 (fr) * | 2021-04-26 | 2022-11-03 | キヤノン株式会社 | Dispositif de réception de lumière et dispositif de mesure de distance |
Citations (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH10248035A (ja) * | 1997-03-04 | 1998-09-14 | Sony Corp | ブルーミング防止構造を備えた固体撮像素子のダイナミックレンジ拡大方法 |
| JP2006253876A (ja) * | 2005-03-09 | 2006-09-21 | Sony Corp | 物理量分布検知装置および物理量分布検知装置の駆動方法 |
| KR20100104074A (ko) * | 2009-03-16 | 2010-09-29 | (주) 지안 | 넓은 동적범위를 갖는 씨모스 이미지 센서 및 그 센싱 방법 |
| JP2011155498A (ja) * | 2010-01-27 | 2011-08-11 | Olympus Corp | 固体撮像装置 |
| JP2017103728A (ja) * | 2015-12-04 | 2017-06-08 | キヤノン株式会社 | 撮像装置の駆動方法 |
| WO2017104765A1 (fr) * | 2015-12-16 | 2017-06-22 | 株式会社ニコン | Dispositif de capture d'image et procédé de détection de mouvement |
| JP2019193169A (ja) * | 2018-04-26 | 2019-10-31 | キヤノン株式会社 | 撮像装置、撮像システム、および、移動体 |
-
2019
- 2019-10-07 JP JP2019184512A patent/JP2021060275A/ja active Pending
-
2020
- 2020-08-27 WO PCT/JP2020/032466 patent/WO2021070504A1/fr not_active Ceased
Patent Citations (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH10248035A (ja) * | 1997-03-04 | 1998-09-14 | Sony Corp | ブルーミング防止構造を備えた固体撮像素子のダイナミックレンジ拡大方法 |
| JP2006253876A (ja) * | 2005-03-09 | 2006-09-21 | Sony Corp | 物理量分布検知装置および物理量分布検知装置の駆動方法 |
| KR20100104074A (ko) * | 2009-03-16 | 2010-09-29 | (주) 지안 | 넓은 동적범위를 갖는 씨모스 이미지 센서 및 그 센싱 방법 |
| JP2011155498A (ja) * | 2010-01-27 | 2011-08-11 | Olympus Corp | 固体撮像装置 |
| JP2017103728A (ja) * | 2015-12-04 | 2017-06-08 | キヤノン株式会社 | 撮像装置の駆動方法 |
| WO2017104765A1 (fr) * | 2015-12-16 | 2017-06-22 | 株式会社ニコン | Dispositif de capture d'image et procédé de détection de mouvement |
| JP2019193169A (ja) * | 2018-04-26 | 2019-10-31 | キヤノン株式会社 | 撮像装置、撮像システム、および、移動体 |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2022230521A1 (fr) * | 2021-04-26 | 2022-11-03 | キヤノン株式会社 | Dispositif de réception de lumière et dispositif de mesure de distance |
| GB2620898A (en) * | 2021-04-26 | 2024-01-24 | Canon Kk | Light receiving device and distance measuring device |
Also Published As
| Publication number | Publication date |
|---|---|
| JP2021060275A (ja) | 2021-04-15 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP7284714B2 (ja) | 固体撮像素子、撮像装置、および、固体撮像素子の制御方法 | |
| US11523079B2 (en) | Solid-state imaging element and imaging device | |
| JP7566886B2 (ja) | センサ及び電子装置 | |
| JP7044107B2 (ja) | 光センサ、及び、電子機器 | |
| US11252367B2 (en) | Solid-stage image sensor, imaging device, and method of controlling solid-state image sensor | |
| JP2021093610A (ja) | 固体撮像素子、および、撮像装置 | |
| WO2022270034A1 (fr) | Dispositif d'imagerie, dispositif électronique et procédé de détection de lumière | |
| WO2021251041A1 (fr) | Élément d'imagerie à semi-conducteurs | |
| US20230362503A1 (en) | Solid imaging device and electronic device | |
| WO2021070504A1 (fr) | Élément récepteur de lumière et appareil de mesure de distance | |
| CN113196104B (zh) | 测距装置、测距方法和程序 | |
| WO2021235222A1 (fr) | Dispositif de réception de lumière, son procédé de commande d'attaque, et dispositif propre à mesurer la distance | |
| US12474479B2 (en) | Light receiving element and distance measuring device | |
| JP2021082897A (ja) | 撮像装置 | |
| WO2020158378A1 (fr) | Dispositif de télémétrie, procédé de télémétrie et programme | |
| US12050268B2 (en) | System to measure a distance to an object without addition of a distance measuring sensor | |
| WO2022097446A1 (fr) | Élément d'imagerie à semi-conducteurs | |
| TW202209868A (zh) | 固態攝像元件、感測系統及固態攝像元件之控制方法 | |
| JP2023001462A (ja) | 光検出器及び電子機器 | |
| US12212872B2 (en) | Solid-state imaging element and imaging device | |
| US20250227390A1 (en) | Linear sensor | |
| CN119384884A (zh) | 光检测装置 | |
| WO2023189600A1 (fr) | Système d'imagerie | |
| WO2022075065A1 (fr) | Dispositif à semi-conducteur et structure optique | |
| WO2021002071A1 (fr) | Élément d'imagerie à semi-conducteurs, dispositif d'imagerie, et procédé de commande d'élément d'imagerie à semi-conducteurs |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| 121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 20875385 Country of ref document: EP Kind code of ref document: A1 |
|
| NENP | Non-entry into the national phase |
Ref country code: DE |
|
| 122 | Ep: pct application non-entry in european phase |
Ref document number: 20875385 Country of ref document: EP Kind code of ref document: A1 |