WO2014163042A1 - Élément de conversion photoélectrique - Google Patents
Élément de conversion photoélectrique Download PDFInfo
- Publication number
- WO2014163042A1 WO2014163042A1 PCT/JP2014/059466 JP2014059466W WO2014163042A1 WO 2014163042 A1 WO2014163042 A1 WO 2014163042A1 JP 2014059466 W JP2014059466 W JP 2014059466W WO 2014163042 A1 WO2014163042 A1 WO 2014163042A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- layer
- type layer
- photoelectric conversion
- insulating layer
- electrode
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F10/00—Individual photovoltaic cells, e.g. solar cells
- H10F10/10—Individual photovoltaic cells, e.g. solar cells having potential barriers
- H10F10/16—Photovoltaic cells having only PN heterojunction potential barriers
- H10F10/164—Photovoltaic cells having only PN heterojunction potential barriers comprising heterojunctions with Group IV materials, e.g. ITO/Si or GaAs/SiGe photovoltaic cells
- H10F10/165—Photovoltaic cells having only PN heterojunction potential barriers comprising heterojunctions with Group IV materials, e.g. ITO/Si or GaAs/SiGe photovoltaic cells the heterojunctions being Group IV-IV heterojunctions, e.g. Si/Ge, SiGe/Si or Si/SiC photovoltaic cells
- H10F10/166—Photovoltaic cells having only PN heterojunction potential barriers comprising heterojunctions with Group IV materials, e.g. ITO/Si or GaAs/SiGe photovoltaic cells the heterojunctions being Group IV-IV heterojunctions, e.g. Si/Ge, SiGe/Si or Si/SiC photovoltaic cells the Group IV-IV heterojunctions being heterojunctions of crystalline and amorphous materials, e.g. silicon heterojunction [SHJ] photovoltaic cells
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02E—REDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
- Y02E10/00—Energy generation through renewable energy sources
- Y02E10/50—Photovoltaic [PV] energy
Definitions
- the present invention relates to a photoelectric conversion element.
- the most manufactured and sold solar cells have a structure in which electrodes are formed on a light receiving surface that is a surface on which sunlight is incident and a back surface that is opposite to the light receiving surface, respectively.
- FIG. 38 shows a schematic cross-sectional view of the amorphous / crystalline silicon heterojunction device described in Patent Document 1.
- FIG. 38 in the amorphous / crystalline silicon heterojunction device described in Patent Document 1, an intrinsic hydrogenated amorphous silicon transition layer 102 is formed on the back surface of the crystalline silicon wafer 101, and an intrinsic hydrogenated amorphous silicon transition layer is formed.
- An n-doped region 103 and a p-doped region 104 of hydrogenated amorphous silicon are formed in 102, and an aluminum electrode 105 is provided on the n-doped region 103 and the p-doped region 104.
- the n-doped region 103 and the p-doped region 104 are formed using lithography and / or shadow masking processes (for example, Patent Document 1). Paragraph [0020] etc.).
- the aluminum electrode 105 is formed by evaporating aluminum on the n-doped region 103 and the p-doped region 104 using a mask along the center line where the inner sides of the n-doped region 103 and the p-doped region 104 overlap. (See, for example, paragraphs [0024] and [0025] of Patent Document 1).
- the n-doped region 103 and the p-doped region 104 are formed using lithography, the n-doped region 103 and the p-doped region 104 have a high etching selectivity with respect to the intrinsic hydrogenated amorphous silicon transition layer 102. Although it is necessary to etch the n-doped region 103 and the p-doped region 104, Patent Document 1 does not describe such an etching method having a large etching selectivity.
- the thickness of the stacked body of the intrinsic hydrogenated amorphous silicon transition layer 102 and the n-doped region 103 and the thickness of the stacked body of the intrinsic hydrogenated amorphous silicon transition layer 102 and the p-doped region 104 are several to several tens. Since it is nm (paragraph [0018] of Patent Document 1), the intrinsic hydrogenated amorphous silicon transition layer 102 is very thin. Thus, it is very difficult to etch the n-doped region 103 and the p-doped region 104 leaving the very thin intrinsic hydrogenated amorphous silicon transition layer 102.
- a mask is used when forming the n-doped region 103 and the p-doped region 104 by plasma CVD (Chemical Vapor-Deposition) method. Since the separation between the n-doped region 103 and the p-doped region 104 becomes difficult due to the wraparound of the gas to the back surface, the patterning accuracy becomes very poor. Therefore, the gap between the n-doped region 103 and the p-doped region 104 is reduced. The interval needs to be increased.
- an object of the present invention is to provide a photoelectric conversion element that can be manufactured with high yield and has high characteristics.
- the present invention relates to a semiconductor, an intrinsic layer containing hydrogenated amorphous silicon provided on the semiconductor, a first conductivity type layer containing hydrogenated amorphous silicon of the first conductivity type provided on the intrinsic layer, , A second conductivity type layer containing hydrogenated amorphous silicon of the second conductivity type, an insulating layer, a first electrode provided on the first conductivity type layer, and a first electrode provided on the second conductivity type layer.
- the photoelectric conversion element is provided with two electrodes, and the end portion of the first conductivity type layer protrudes from the end of the insulating layer in the direction of the second electrode. With such a structure, a photoelectric conversion element that can be manufactured with high yield and has high characteristics can be obtained.
- FIG. 3 is a schematic cross-sectional view of the heterojunction back contact cell according to the first embodiment.
- FIG. 3 is a schematic cross-sectional view illustrating an example of the method for manufacturing the heterojunction back contact cell of the first embodiment.
- FIG. 3 is a schematic cross-sectional view illustrating an example of the method for manufacturing the heterojunction back contact cell of the first embodiment.
- FIG. 3 is a schematic cross-sectional view illustrating an example of the method for manufacturing the heterojunction back contact cell of the first embodiment.
- FIG. 3 is a schematic cross-sectional view illustrating an example of the method for manufacturing the heterojunction back contact cell of the first embodiment.
- FIG. 3 is a schematic cross-sectional view illustrating an example of the method for manufacturing the heterojunction back contact cell of the first embodiment.
- FIG. 3 is a schematic cross-sectional view illustrating an example of the method for manufacturing the heterojunction back contact cell of the first embodiment.
- FIG. 3 is a schematic cross-sectional view illustrating an example of the method for manufacturing the heterojunction back contact cell of the first embodiment.
- FIG. 3 is a schematic cross-sectional view illustrating an example of the method for manufacturing the heterojunction back contact cell of the first embodiment.
- FIG. 3 is a schematic cross-sectional view illustrating an example of the method for manufacturing the heterojunction back contact cell of the first embodiment.
- FIG. 3 is a schematic cross-sectional view illustrating an example of the method for manufacturing the heterojunction back contact cell of the first embodiment.
- FIG. 3 is a schematic cross-sectional view illustrating an example of the method for manufacturing the heterojunction back contact cell of the first embodiment.
- FIG. 3 is a schematic cross-sectional view illustrating an example of the method for manufacturing the heterojunction back contact cell of the first embodiment.
- FIG. 3 is a schematic cross-sectional view illustrating an example of the method for manufacturing the heterojunction back contact cell of the first embodiment.
- FIG. 6 is a schematic cross-sectional view of a heterojunction back contact cell according to a second embodiment.
- FIG. 6 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell according to a second embodiment.
- FIG. 6 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell according to a second embodiment.
- FIG. 6 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell according to a second embodiment.
- FIG. 6 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell according to a second embodiment.
- FIG. 6 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell according to a second embodiment.
- FIG. 6 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell according to a second embodiment.
- FIG. 6 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell according to a second embodiment.
- FIG. 6 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell according to a second embodiment.
- FIG. 6 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell according to a second embodiment.
- FIG. 6 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell according to a second embodiment.
- FIG. 6 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell according to a second embodiment.
- FIG. 6 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell according to a second embodiment.
- FIG. 6 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell according to a second embodiment.
- FIG. 6 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell according to a second embodiment. 6 is a schematic cross-sectional view of a heterojunction back contact cell according to Embodiment 3.
- FIG. 10 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell of Embodiment 3.
- FIG. 10 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell of Embodiment 3.
- FIG. 10 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell of Embodiment 3.
- FIG. 10 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell of Embodiment 3.
- FIG. 10 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell of Embodiment 3.
- FIG. 10 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell of Embodiment 3.
- FIG. 10 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell of Embodiment 3.
- FIG. 10 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell of Embodiment 3.
- FIG. 10 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell of Embodiment 3.
- FIG. 10 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell of Embodiment 3.
- FIG. 10 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell of Embodiment 3.
- FIG. 10 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojun
- FIG. 10 is a schematic cross-sectional view illustrating an example of a method for manufacturing a heterojunction back contact cell of Embodiment 3.
- FIG. 1 is a schematic cross-sectional view of an amorphous / crystalline silicon heterojunction device described in Patent Document 1.
- FIG. 6 is a schematic diagram of a configuration of a photoelectric conversion module according to Embodiment 4.
- FIG. It is the schematic of the structure of the solar energy power generation system of Embodiment 5.
- FIG. It is the schematic of an example of a structure of the photoelectric conversion module array shown in FIG. It is the schematic of the structure of the solar energy power generation system of Embodiment 6.
- FIG. It is the schematic of another example of the structure of the solar energy power generation system of Embodiment 5.
- FIG. It is the schematic of another example of the structure of the solar energy power generation system of Embodiment 6.
- FIG. It is the schematic of another example of the structure of the solar energy power generation system of Embodiment 6.
- FIG. 1 is a schematic cross-sectional view of a heterojunction back contact cell according to Embodiment 1, which is an example of the photoelectric conversion element of the present invention.
- the heterojunction back contact cell of Embodiment 1 includes a semiconductor 1 made of n-type single crystal silicon, an intrinsic layer 4 containing i-type hydrogenated amorphous silicon covering the entire back surface of the semiconductor 1, and an intrinsic layer.
- the n-type layer 6, the p-type layer 8, and the first insulating layer 5 cover different regions on the back surface of the semiconductor 1.
- a first electrode 9 is provided on the n-type layer 6, and a second electrode 10 is provided on the p-type layer 8.
- the first insulating layer 5 is formed in a band shape, and the n-type layer 6 covers a part of the back surface of the intrinsic layer 4 and the first insulating layer 5 provided on the back surface of the intrinsic layer 4. One electrode side surface and back surface are covered. Furthermore, the n-type layer 6 has an end 6 a that protrudes from the end of the first insulating layer 5 toward the second electrode 10 on the first insulating layer 5.
- the second insulating layer 3 is provided on the back surface of the n-type layer 6, and the p-type layer 8 covers a part of the back surface of the intrinsic layer 4 and is provided on the back surface of the intrinsic layer 4.
- the side surface of the first insulating layer 5 on the second electrode side, the end portion 6a of the n-type layer 6, and the side surface of the second insulating layer 3 on the second electrode side and the back surface are covered.
- the first electrode 9 covers the back surface of the n-type layer 6 and covers the side surface of the second insulating layer 3 and the back surface of the p-type layer 8.
- the region 8b of the p-type layer 8 below the end 6a of the n-type layer 6 includes a region where the second electrode 10 is not provided.
- the structure on the back surface side of the semiconductor 1 is the above structure, but a texture structure (not shown) is formed on the light receiving surface opposite to the back surface of the semiconductor 1, and a passivation film is formed on the texture structure.
- An antireflection film (not shown) may also be formed.
- the antireflection film may be a laminated film in which an antireflection layer is laminated on the passivation layer.
- an intrinsic layer 4 made of i-type hydrogenated amorphous silicon is laminated on the entire back surface of the semiconductor 1 that has been subjected to RCA cleaning, and then the first insulation is formed on the entire back surface of the intrinsic layer 4.
- Layer 5 is laminated.
- the intrinsic layer 4 and the first insulating layer 5 can be laminated by, for example, a plasma CVD method.
- i-type means an intrinsic semiconductor.
- the semiconductor 1 is not limited to n-type single crystal silicon, and a conventionally known semiconductor may be used, for example.
- the thickness of the semiconductor 1 is not particularly limited, but can be, for example, 50 ⁇ m or more and 300 ⁇ m or less, and preferably 70 ⁇ m or more and 150 ⁇ m or less.
- the specific resistance of the semiconductor 1 is not particularly limited, but may be, for example, 0.5 ⁇ ⁇ cm or more and 10 ⁇ ⁇ cm or less.
- the texture structure of the light receiving surface of the semiconductor 1 can be formed by, for example, texture etching the entire surface of the light receiving surface of the semiconductor 1.
- a silicon nitride film, a silicon oxide film, or a laminate of a silicon nitride film and a silicon oxide film can be used as the antireflection film serving also as a passivation film on the light receiving surface of the semiconductor 1.
- the thickness of the antireflection film can be set to, for example, about 100 nm.
- the antireflection film can be laminated by, for example, a sputtering method or a plasma CVD method.
- the thickness of the intrinsic layer 4 laminated on the entire back surface of the semiconductor 1 is not particularly limited, but can be, for example, 1 nm or more and 10 nm or less, and more specifically about 3 nm.
- the first insulating layer 5 laminated on the entire back surface of the intrinsic layer 4 is not particularly limited as long as it is a layer made of an insulating material, but is preferably a material that can be etched without almost damaging the intrinsic layer 4.
- the insulating layer 5 for example, a silicon nitride layer, a silicon oxide layer, or a stacked body of a silicon nitride layer and a silicon oxide layer formed using a plasma CVD method or the like can be used. In this case, for example, by using hydrofluoric acid, it is possible to etch the first insulating layer 5 without damaging the intrinsic layer 4.
- the thickness of the 1st insulating layer 5 is not specifically limited, For example, they are 0.1 micrometer or more and 10 micrometers or less.
- a resist 21 having an opening 22 is formed on the back surface of the first insulating layer 5.
- the resist 21 having the opening 22 can be formed by, for example, a photolithography method or a printing method.
- the back surface of the intrinsic layer 4 is exposed from the opening 22 of the resist 21 by removing the portion of the first insulating layer 5 exposed from the opening 22 of the resist 21.
- the first insulating layer 5 can be removed, for example, by wet etching using hydrofluoric acid or the like.
- the intrinsic layer 4 made of i-type hydrogenated amorphous silicon can function as an etching stop layer, and the wet etching is performed. It can be stopped by the intrinsic layer 4.
- an n-type layer 6 made of n-type hydrogenated amorphous silicon is laminated by, for example, a plasma CVD method.
- the thickness of the n-type layer 6 is not particularly limited, but is preferably 0.1 to 3 times the thickness of the first insulating layer 5, for example. In this case, since the end portion 6a of the n-type layer 6 is easily formed, the yield is increased.
- n-type impurity contained in the n-type layer 6 for example, phosphorus can be used, and the n-type impurity concentration of the n-type layer 6 can be set to about 5 ⁇ 10 20 / cm 3 , for example.
- the second insulating layer 3 is laminated on the back surface of the n-type layer 6 by, for example, a plasma CVD method.
- the second insulating layer 3 is not particularly limited as long as it is a layer made of an insulating material, but it is preferable that the second insulating layer 3 be made of a material that can be etched without substantially damaging the n-type layer 6.
- the second insulating layer 3 for example, a silicon nitride layer, a silicon oxide layer, or a stacked body of a silicon nitride layer and a silicon oxide layer formed using a plasma CVD method or the like can be used. In this case, for example, by using hydrofluoric acid, the second insulating layer 3 can be etched without damaging the n-type layer 6.
- a resist 31 having an opening 32 is formed on the back surface of the second insulating layer 3.
- the resist 31 having the opening 32 can be formed by, for example, a photolithography method or a printing method.
- the openings of the resist 31 are removed by removing the respective portions of the second insulating layer 3, the n-type layer 6, and the first insulating layer 5 exposed from the opening 32 of the resist 31.
- the back surface of the intrinsic layer 4 is exposed from the portion 32.
- the removal of the second insulating layer 3 can be performed by, for example, wet etching using hydrofluoric acid or the like.
- the end portion 6a of the n-type layer 6 can be formed by performing side etching beyond the thickness of the second insulating layer 3 and removing the second insulating layer 3.
- the n-type layer 6 made of n-type hydrogenated amorphous silicon can function as an etching stop layer. Can be stopped by the n-type layer 6.
- the n-type layer 6 can be removed by wet etching using an alkaline aqueous solution such as an aqueous tetramethylammonium hydroxide solution, an aqueous potassium hydroxide solution or an aqueous sodium hydroxide solution, for example.
- an alkaline aqueous solution such as an aqueous tetramethylammonium hydroxide solution, an aqueous potassium hydroxide solution or an aqueous sodium hydroxide solution, for example.
- the first insulating layer 5 can function as an etching stop layer, and the wet etching can be stopped by the first insulating layer 5.
- the removal of the first insulating layer 5 can be performed by, for example, wet etching using hydrofluoric acid or the like. At this time, the first insulating layer 5 can be removed by performing side etching beyond the thickness of the first insulating layer 5.
- the intrinsic layer 4 made of i-type hydrogenated amorphous silicon can function as an etching stop layer. It can be stopped at layer 4.
- the exposed back surface of the intrinsic layer 4 As shown in FIG. 10, after removing all the resist 31 from the back surface of the second insulating layer 3, as shown in FIG. 11, the exposed back surface of the intrinsic layer 4, the end 6a of the n-type layer 6, and A p-type layer 8 made of p-type hydrogenated amorphous silicon is laminated by, for example, a plasma CVD method so as to cover the second insulating layer 3.
- the thickness of the p-type layer 8 is not particularly limited, but may be, for example, 5 nm or more and 50 nm or less.
- the p-type impurity contained in the p-type layer 8 for example, boron can be used, and the p-type impurity concentration of the p-type layer 8 can be set to about 5 ⁇ 10 20 / cm 3 , for example.
- an opening 42 is provided on the back surface of the p-type layer 8 so as to fill the opening of the p-type layer 8 including the notch below the end 6a of the n-type layer 6.
- a resist 41 is formed.
- the resist 41 having the opening 42 can be formed by, for example, a photolithography method or a printing method.
- the back surface of the n-type layer 6 is exposed by removing the p-type layer 8 and the second insulating layer 3 exposed from the opening 42 of the resist 41.
- the second insulating layer 3 can be removed by, for example, wet etching using hydrofluoric acid or the like.
- the n-type layer 6 made of n-type hydrogenated amorphous silicon can function as an etching stop layer. Can be stopped by the n-type layer 6.
- a conductive film is laminated by, for example, sputtering or vapor deposition from the opening 42 and the opening 43 on the back surface of the semiconductor 1.
- the first electrode 9 is formed on the n-type layer 6, and the second electrode 10 is formed on the p-type layer 8.
- a metal film containing at least one of silver and aluminum, or a transparent conductive film such as ITO and a metal film containing at least one of silver and aluminum A deposited film or the like can be used.
- the heterojunction back contact cell of the first embodiment can be manufactured.
- a notch is formed in the region below the end 6 a of the n-type layer 6 in the opening 43 on the back surface side of the p-type layer 8. Therefore, the conductive film is separated by this notch, and the second electrode 10 is formed in a self-aligned manner. Therefore, since a process such as lithography and / or shadow masking is not required for patterning the second electrode 10, a heterojunction back contact cell can be easily manufactured.
- the end 6a of the n-type layer 6 has a notch formed only in the opening 43 on the back surface side of the p-type layer 8, so that the first electrode The electrode area of the first electrode 9 can be increased, and the parasitic resistance of the first electrode 9 can be suppressed.
- the width of the n-type layer 6 is often narrower than the width of the p-type layer 8 and the first electrode 9 tends to have high resistance. It is preferable to increase the electrode area of the first electrode 9 by forming a notch in the opening 43 on the back surface side. On the other hand, when the semiconductor 1 is p-type, it is preferable to increase the electrode area of the second electrode 10 for the same reason as described above.
- the patterning of the n-type layer 6 and the p-type layer 8 can be performed on the first insulating layer 5 and the second insulating layer 3, respectively.
- the first electrode 9 and the second electrode 10 since there is no gap in the projected images of the first electrode 9 and the second electrode 10 on the back surface of the semiconductor 1, the light incident from the light receiving surface of the semiconductor 1 and transmitted through the semiconductor 1 is transmitted. Since the first electrode 9 and the second electrode 10 can reflect the semiconductor 1 side, the characteristics of the heterojunction back contact cell can be enhanced also from this viewpoint.
- the n-type layer 6 and the p-type layer 8 it is not necessary to form the n-type layer 6 and the p-type layer 8 using a shadow masking process. Thereby, since the n-type layer 6 and the p-type layer 8 can be formed with high precision, the heterojunction back contact cell can be manufactured with a high yield and the characteristics can be enhanced.
- the heterojunction back contact cell of Embodiment 1 can be manufactured with a high yield and can be a photoelectric conversion element with high characteristics.
- the region 8b of the p-type layer 8 below the end 6a of the n-type layer 6 includes a region where the second electrode 10 is not formed.
- a notch is formed in the opening on the back side of the p-type layer 8 by the end 6 a of the n-type layer 6. This notch allows the second electrode 10 to be formed in a self-aligned manner, so that a heterojunction back contact cell can be manufactured with a high yield.
- the p-type layer below the end 6a of the n-type layer 6 is used.
- the notch can be stably formed by the eight regions. Since the second electrode 10 can be formed in a self-aligned manner by this notch, a heterojunction back contact cell can be manufactured with a higher yield.
- the first insulating layer 5 when the first insulating layer 5 contains silicon nitride, the first insulating layer 5 is etched from i-type hydrogenated amorphous silicon in the wet etching. Since the intrinsic layer 4 can be made to function as an etching stop layer, side etching more than the thickness of the first insulating layer 5 can be easily performed.
- the second insulating layer 3 is provided on the n-type layer 6, the n-type layer 6 and the p-type layer 8 are formed by the second insulating layer 3. Can be insulated in the thickness direction.
- the n-type hydrogenated amorphous silicon is used in the wet etching of the second insulating layer 3. Since the n-type layer 6 can be made to function as an etching stop layer, side etching more than the thickness of the second insulating layer 3 can be easily performed.
- the p-type layer 8 is formed after the n-type layer 6 is formed, a good passivation effect on the back surface of the semiconductor 1 by the intrinsic layer 4 can be obtained. That is, when the p-type layer 8 is formed before the n-type layer 6 is formed, the minority carrier lifetime of the intrinsic layer 4 covered with the p-type layer 8 is reduced by the annealing effect when the n-type layer 6 is stacked. However, when the p-type layer 8 is formed after the n-type layer 6 is formed, such a decrease in minority carrier lifetime can be suppressed.
- the first conductivity type is n-type and the second conductivity type is p-type.
- the first conductivity type may be p-type and the second conductivity type may be n-type. .
- FIG. 15 is a schematic cross-sectional view of a heterojunction back contact cell according to Embodiment 2, which is another example of the photoelectric conversion element of the present invention.
- the heterojunction back contact cell according to the second embodiment is characterized in that the second intrinsic layer 61 containing i-type hydrogenated amorphous silicon is located immediately below the n-type layer 6.
- the first insulating layer 5 and the intrinsic layer 4 exposed from the opening 52 of the resist 51 provided on the back surface of the first insulating layer 5 are removed, and the back surface of the semiconductor 1 is removed. Expose.
- the first insulating layer 5 can be removed, for example, by wet etching using hydrofluoric acid or the like.
- the intrinsic layer 4 made of i-type hydrogenated amorphous silicon can function as an etching stop layer, and the wet etching is performed. It can be stopped by the intrinsic layer 4.
- the intrinsic layer 4 can be removed by, for example, wet etching using an alkaline aqueous solution such as an aqueous tetramethylammonium hydroxide solution, an aqueous potassium hydroxide solution or an aqueous sodium hydroxide solution. At this time, a part of the semiconductor 1 may be removed.
- an alkaline aqueous solution such as an aqueous tetramethylammonium hydroxide solution, an aqueous potassium hydroxide solution or an aqueous sodium hydroxide solution.
- the second intrinsic layer 61 made of i-type hydrogenated amorphous silicon is laminated by, for example, a plasma CVD method.
- the thickness of the second intrinsic layer 61 is not particularly limited, but may be, for example, 1 nm or more and 5 nm or less.
- the n-type layer 6 is laminated on the back surface of the second intrinsic layer 61 by, for example, a plasma CVD method.
- the thickness of the n-type layer 6 is not particularly limited, but is preferably 0.1 to 3 times the thickness of the first insulating layer 5, for example. In this case, since the end portion 6a of the n-type layer 6 is easily formed, the yield is increased.
- the second insulating layer 3 is laminated on the back surface of the n-type layer 6 by, for example, a plasma CVD method.
- a resist 71 having an opening 72 is formed on the back surface of the second insulating layer 3.
- the resist 71 having the opening 72 can be formed by, for example, a photolithography method or a printing method.
- the respective portions of the second insulating layer 3, the n-type layer 6, the second intrinsic layer 61, and the first insulating layer 5 exposed from the opening 72 of the resist 71 are removed. Then, the back surface of the intrinsic layer 4 is exposed from the opening 72 of the resist 71.
- the removal of the second insulating layer 3 can be performed by, for example, wet etching using hydrofluoric acid or the like. At this time, the second insulating layer 3 can be removed by performing side etching beyond the thickness of the second insulating layer 3.
- the n-type layer 6 made of n-type hydrogenated amorphous silicon can function as an etching stop layer. Can be stopped by the n-type layer 6.
- the n-type layer 6 and the second intrinsic layer 61 can be removed by wet etching using an alkaline aqueous solution such as a tetramethylammonium hydroxide aqueous solution, a potassium hydroxide aqueous solution or a sodium hydroxide aqueous solution, for example.
- an alkaline aqueous solution such as a tetramethylammonium hydroxide aqueous solution, a potassium hydroxide aqueous solution or a sodium hydroxide aqueous solution, for example.
- the first insulating layer 5 can function as an etching stop layer, and the wet etching can be stopped by the first insulating layer 5.
- the removal of the first insulating layer 5 can be performed by, for example, wet etching using hydrofluoric acid or the like. At this time, the first insulating layer 5 can be removed by performing side etching beyond the thickness of the first insulating layer 5.
- the intrinsic layer 4 made of i-type hydrogenated amorphous silicon can function as an etching stop layer. It can be stopped at layer 4.
- a p-type layer 8 made of p-type hydrogenated amorphous silicon is laminated by, for example, a plasma CVD method so as to cover the second intrinsic layer 61 and the second insulating layer 3 immediately below the end 6a of the n-type layer 6.
- the thickness of the p-type layer 8 is not particularly limited, but may be, for example, 5 nm or more and 50 nm or less.
- a resist 81 having an opening 82 is formed on the back surface of the p-type layer 8 so as to fill the opening on the back surface side of the p-type layer 8.
- the resist 81 having the opening 82 can be formed by, for example, a photolithography method or a printing method.
- the back surface of the n-type layer 6 is exposed by removing the p-type layer 8 and the second insulating layer 3 exposed from the opening 82 of the resist 81.
- the second insulating layer 3 can be removed by, for example, wet etching using hydrofluoric acid or the like.
- the n-type layer 6 made of n-type hydrogenated amorphous silicon can function as an etching stop layer. Can be stopped by the n-type layer 6.
- the conductive film is formed from the opening 82 and the opening 83 on the back surface side of the semiconductor 1 by, for example, sputtering or vapor deposition.
- the first electrode 9 is formed on the n-type layer 6 and the second electrode 10 is formed on the p-type layer 8 as shown in FIG.
- a metal film containing at least one of silver and aluminum, or a transparent conductive film such as ITO and a metal film containing at least one of silver and aluminum A deposited film or the like can be used.
- the heterojunction back contact cell of the second embodiment can be manufactured.
- a notch is formed in the region below the end 6a of the n-type layer 6 in the opening 43 on the back surface side of the p-type layer 8. Therefore, the conductive film is separated by this notch, and the second electrode 10 is formed in a self-aligned manner. Therefore, since a process such as lithography and / or shadow masking is not required for patterning the second electrode 10, a heterojunction back contact cell can be easily manufactured.
- the end 6a of the n-type layer 6 has a notch formed only in the opening 83 on the back surface side of the p-type layer 8, so that the first electrode The electrode area of the first electrode 9 can be increased, and the parasitic resistance of the first electrode 9 can be suppressed.
- the patterning of the n-type layer 6 and the p-type layer 8 can be performed on the first insulating layer 5 and the second insulating layer 3, respectively.
- the light incident from the light-receiving surface of the semiconductor 1 and transmitted through the semiconductor 1 can be reflected by the first electrode 9 and the second electrode 10 toward the semiconductor 1 side. Therefore, the characteristics of the heterojunction back contact cell can be improved.
- the n-type layer 6 and the p-type layer 8 it is not necessary to form the n-type layer 6 and the p-type layer 8 using a shadow masking process.
- the n-type layer 6 and the p-type layer 8 can be formed with high precision, the heterojunction back contact cell can be manufactured with a high yield and the characteristics can be enhanced.
- the heterojunction back contact cell of Embodiment 2 can also be manufactured with high yield and can be a photoelectric conversion element with high characteristics.
- the second intrinsic layer 61 containing intrinsic hydrogenated amorphous silicon is located directly under the p-type layer 8, the back surface of the semiconductor 1 by the intrinsic layer 4 is further improved. Since a good passivation effect can be obtained, it is possible to further suppress a decrease in minority carrier lifetime.
- FIG. 28 is a schematic cross-sectional view of a heterojunction back contact cell according to Embodiment 3, which is another example of the photoelectric conversion element of the present invention.
- the first electrode 9 is provided on the p-type layer 8 and the second electrode 10 is provided on the n-type layer 6. 8 is characterized in that an end 8 a of 8 protrudes in the direction of the second electrode 10 from the end of the first insulating layer 5.
- the region 6b of the n-type layer 6 below the end portion 8a of the p-type layer 8 includes a region where the second electrode 10 is not formed.
- the intrinsic layer 4, the n-type layer 6, and the first insulating layer 5 are stacked in this order on the back surface of the semiconductor 1.
- intrinsic layer 4, n-type layer 6 and first insulating layer 5 can be laminated by, for example, a plasma CVD method.
- the thickness of the intrinsic layer 4 is not particularly limited, but can be, for example, 1 nm or more and 10 nm or less, and more specifically, about 3 nm.
- the thickness of the n-type layer 6 is not particularly limited, but may be, for example, 5 nm or more and 50 nm or less.
- the thickness of the first insulating layer 5 is not particularly limited, but may be, for example, 0.1 ⁇ m or more and 10 ⁇ m or less.
- a resist 91 having an opening 92 is formed on the back surface of the first insulating layer 5.
- the resist 91 having the opening 92 can be formed by, for example, a photolithography method or a printing method.
- the first insulating layer 5, the n-type layer 6 and the intrinsic layer 4 exposed from the opening 52 of the resist 51 provided on the back surface of the first insulating layer 5 are removed, The back surface of the semiconductor 1 is exposed.
- the first insulating layer 5 can be removed, for example, by wet etching using hydrofluoric acid or the like.
- the intrinsic layer 4 made of n-type hydrogenated amorphous silicon can function as an etching stop layer. It can be stopped by the intrinsic layer 4.
- the n-type layer 6 and the intrinsic layer 4 can be removed by wet etching using an alkaline aqueous solution such as a tetramethylammonium hydroxide aqueous solution, a potassium hydroxide aqueous solution or a sodium hydroxide aqueous solution, for example. At this time, a part of the semiconductor 1 may be removed.
- an alkaline aqueous solution such as a tetramethylammonium hydroxide aqueous solution, a potassium hydroxide aqueous solution or a sodium hydroxide aqueous solution, for example.
- a second intrinsic layer 61 made of i-type hydrogenated amorphous silicon is stacked by, for example, a plasma CVD method.
- the thickness of the second intrinsic layer 61 is not particularly limited, but can be, for example, 3 nm or more and 10 nm or less.
- the p-type layer 8 is laminated on the back surface of the second intrinsic layer 61 by, for example, a plasma CVD method.
- the thickness of the p-type layer 8 is not particularly limited, but is preferably 0.1 to 3 times the thickness of the first insulating layer 5. In this case, since the end portion 8a of the p-type layer 8 is easily formed, the yield is increased.
- a resist 201 having an opening 202 is formed on the back surface of the p-type layer 8.
- the resist 201 having the opening 202 can be formed by, for example, a photolithography method or a printing method.
- the openings of the resist 201 are removed by removing the respective portions of the p-type layer 8, the second intrinsic layer 61, and the first insulating layer 5 exposed from the opening 202 of the resist 201.
- the back surface of the n-type layer 6 is exposed from the portion 202.
- the p-type layer 8 can be removed, for example, by wet etching using a mixed solution of hydrofluoric acid, nitric acid and acetic acid.
- a mixed solution of hydrofluoric acid, nitric acid and acetic acid By adjusting the volume ratio of hydrofluoric acid, nitric acid and acetic acid in the mixed solution, the etching rate of the mixed solution with respect to the p-type layer 8 is made larger than the etching rate with respect to the second intrinsic layer 61, so that the second intrinsic The layer 61 can function as an etching stop layer.
- the removal of the second intrinsic layer 61 can be performed, for example, by wet etching using an alkaline aqueous solution such as an aqueous tetramethylammonium hydroxide solution, an aqueous potassium hydroxide solution, or an aqueous sodium hydroxide solution.
- an alkaline aqueous solution such as an aqueous tetramethylammonium hydroxide solution, an aqueous potassium hydroxide solution, or an aqueous sodium hydroxide solution.
- the first insulating layer 5 can function as an etching stop layer, the wet etching can be stopped by the first insulating layer 5.
- the first insulating layer 5 can be removed by, for example, wet etching using hydrofluoric acid or the like. At this time, the end portion 8a of the p-type layer 8 can be formed by performing side etching beyond the thickness of the first insulating layer 5 and removing the first insulating layer 5.
- the n-type layer 6 made of n-type hydrogenated amorphous silicon can function as an etching stop layer. It can be stopped by the n-type layer 6.
- the conductive film is formed from the opening 202 and the opening 203 on the back surface side of the semiconductor 1 by, for example, sputtering or vapor deposition.
- the second electrode 10 is formed on the n-type layer 6 and the first electrode 9 is formed on the p-type layer 8 as shown in FIG.
- a metal film containing at least one of silver and aluminum, or a transparent conductive film such as ITO and a metal film containing at least one of silver and aluminum A deposited film or the like can be used.
- the heterojunction back contact cell of the third embodiment can be manufactured.
- the notch is formed in the region 6b of the n-type layer 6 below the end 8a of the p-type layer 8. Are separated, and the second electrode 10 is formed in a self-aligned manner. Therefore, since a process such as lithography and / or shadow masking is not required for patterning the second electrode 10, a heterojunction back contact cell can be easily manufactured.
- the end 8a of the p-type layer 8 has a notch formed only in the opening on the back surface side of the n-type layer 6, so that the first electrode 9
- the electrode area of the first electrode 9 can be increased, and the parasitic resistance of the first electrode 9 can be suppressed.
- the p-type layer 8 can be patterned on the first insulating layer 5. As a result, the damage to the semiconductor 1 and the intrinsic layer 4 during the patterning of the p-type layer 8 can be reduced, so that the heterojunction back contact cell can be manufactured with a high yield and its characteristics are enhanced. be able to.
- the light incident from the light-receiving surface of the semiconductor 1 and transmitted through the semiconductor 1 can be reflected by the first electrode 9 and the second electrode 10 toward the semiconductor 1 side. Therefore, the characteristics of the heterojunction back contact cell can be improved.
- the n-type layer 6 and the p-type layer 8 it is not necessary to form the n-type layer 6 and the p-type layer 8 using a shadow masking process. Thereby, since the n-type layer 6 and the p-type layer 8 can be formed with high precision, the heterojunction back contact cell can be manufactured with a high yield and the characteristics can be enhanced.
- the second intrinsic layer 61 containing intrinsic hydrogenated amorphous silicon is located immediately below the p-type layer 8, the back surface of the semiconductor 1 by the intrinsic layer 4 is further improved. Since a good passivation effect can be obtained, it is possible to further suppress a decrease in minority carrier lifetime.
- the heterojunction back contact cell of Embodiment 3 can also be manufactured with high yield and can be a photoelectric conversion element with high characteristics.
- a photoelectric conversion module (Embodiment 4) and a photovoltaic power generation system (Embodiments 5 and 6) each including the heterojunction back contact cell of Embodiments 1 to 3 explain.
- the photoelectric conversion module and the photovoltaic power generation system including the same also have high characteristics.
- the fourth embodiment is a photoelectric conversion module using the heterojunction back contact cell of the first to third embodiments as a photoelectric conversion element.
- FIG. 39 shows a schematic configuration of the photoelectric conversion module according to the fourth embodiment which is an example of the photoelectric conversion module of the present invention using the heterojunction back contact cell according to the first to third embodiments as a photoelectric conversion element.
- the photoelectric conversion module 1000 according to Embodiment 4 includes a plurality of photoelectric conversion elements 1001, a cover 1002, and output terminals 1013 and 1014.
- a plurality of photoelectric conversion elements 1001 are arranged in an array and connected in series.
- FIG. 39 illustrates an arrangement in which the photoelectric conversion elements 1001 are connected in series.
- the arrangement and the connection method are not limited to this, and the photoelectric conversion elements 1001 may be connected in parallel.
- the series and the parallel may be combined. It may be an array.
- the heterojunction back contact cell according to any of Embodiments 1 to 3 is used.
- the photoelectric conversion module 1000 is not limited to the above description as long as at least one of the plurality of photoelectric conversion elements 1001 includes any of the photoelectric conversion elements of Embodiments 1 to 3.
- the photoelectric conversion module 1000 can have any configuration. . Further, the number of photoelectric conversion elements 1001 included in the photoelectric conversion module 1000 can be any integer of 2 or more.
- the cover 1002 is composed of a weatherproof cover and covers the plurality of photoelectric conversion elements 1001.
- the cover 1002 is, for example, a transparent base material (for example, glass) provided on the light receiving surface side of the photoelectric conversion element 1001 and a back surface base material provided on the back surface side opposite to the light receiving surface side of the photoelectric conversion element 1001. (For example, glass, resin sheet or the like) and a sealing material (for example, EVA (ethylene vinyl acetate) or the like) that fills the space between the transparent substrate and the back substrate.
- a transparent base material for example, glass
- a back surface base material provided on the back surface side opposite to the light receiving surface side of the photoelectric conversion element 1001.
- a sealing material for example, EVA (ethylene vinyl acetate) or the like
- the output terminal 1013 is connected to a photoelectric conversion element 1001 arranged at one end of a plurality of photoelectric conversion elements 1001 connected in series.
- the output terminal 1014 is connected to the photoelectric conversion element 1001 arranged at the other end of the plurality of photoelectric conversion elements 1001 connected in series.
- the fifth embodiment is a photovoltaic power generation system using the heterojunction back contact cell of the first to third embodiments as a photoelectric conversion element. Since the photoelectric conversion element of the present invention has high characteristics (such as conversion efficiency), the photovoltaic power generation system of the present invention including the photoelectric conversion element can also have high characteristics. Note that the photovoltaic power generation system is a device that appropriately converts the power output from the photoelectric conversion module and supplies it to a commercial power system or an electric device.
- a solar power generation system is a device that converts power output from a photoelectric conversion module as appropriate and supplies it to a commercial power system or an electrical device.
- FIG. 40 shows an outline of the configuration of the photovoltaic power generation system according to the fifth embodiment which is an example of the photovoltaic power generation system of the present invention using the heterojunction back contact cell according to the first to third embodiments as a photoelectric conversion element.
- the photovoltaic power generation system 2000 of the fifth embodiment includes a photoelectric conversion module array 2001, a connection box 2002, a power conditioner 2003, a distribution board 2004, and a power meter 2005.
- the photoelectric conversion module array 2001 includes a plurality of photoelectric conversion modules 1000 (Embodiment 4).
- the solar power generation system 2000 is generally added with functions such as “Home Energy Management System (HEMS)” and “Building Energy Management System (BEMS)”. be able to. Thereby, it is possible to reduce energy consumption by monitoring the power generation amount of the solar power generation system 2000, monitoring / controlling the power consumption amount of each electrical device connected to the solar power generation system 2000, and the like. .
- HEMS Home Energy Management System
- BEMS Building Energy Management System
- connection box 2002 is connected to the photoelectric conversion module array 2001.
- the power conditioner 2003 is connected to the connection box 2002.
- Distribution board 2004 is connected to power conditioner 2003 and electrical equipment 2011.
- the power meter 2005 is connected to the distribution board 2004 and the commercial power system.
- a storage battery 2100 may be connected to the power conditioner 2003. In this case, output fluctuations due to fluctuations in the amount of sunshine can be suppressed, and power stored in the storage battery 2100 can be supplied to the electrical equipment 2011 or the commercial power system even in a time zone without sunshine. Further, the storage battery 2100 may be built in the power conditioner 2003.
- the photovoltaic power generation system 2000 of the fifth embodiment operates as follows, for example.
- the photoelectric conversion module array 2001 generates sunlight by converting sunlight into electricity, and supplies the DC power to the connection box 2002.
- connection box 2002 receives DC power generated by the photoelectric conversion module array 2001 and supplies DC power to the power conditioner 2003.
- the power conditioner 2003 converts the DC power received from the connection box 2002 into AC power and supplies it to the distribution board 2004. Note that a part of the DC power received from the connection box 2002 may be supplied to the distribution board 2004 as it is without being converted to AC power. 43, when the storage battery 2100 is connected to the power conditioner 2003 (or when the storage battery 2100 is built in the power conditioner 2003), the power conditioner 2003 is received from the connection box 2002. A part or all of the DC power can be appropriately converted to be stored in the storage battery 2100. The power stored in the storage battery 2100 is appropriately supplied to the power conditioner 2003 according to the amount of power generated by the photoelectric conversion module and the power consumption of the electrical equipment 2011, and is appropriately converted to the distribution board 2004. Supplied.
- the distribution board 2004 supplies at least one of the power received from the power conditioner 2003 and the commercial power received via the power meter 2005 to the electrical equipment 2011.
- the distribution board 2004 supplies the AC power received from the power conditioner 2003 to the electrical equipment 2011 when the AC power received from the power conditioner 2003 is larger than the power consumption of the electrical equipment 2011.
- the surplus AC power is supplied to the commercial power system via the power meter 2005.
- the distribution board 2004 electrically converts the AC power received from the commercial power system and the AC power received from the power conditioner 2003 when the AC power received from the power conditioner 2003 is less than the power consumption of the electrical equipment 2011. Supplied to the equipment 2011.
- the power meter 2005 measures the power in the direction from the commercial power system to the distribution board 2004 and measures the power in the direction from the distribution board 2004 to the commercial power system.
- a photoelectric conversion module array 2001 includes a plurality of photoelectric conversion modules 1000 and output terminals 2013 and 2014.
- the plurality of photoelectric conversion modules 1000 are arranged in an array and connected in series.
- FIG. 41 illustrates an arrangement in which the photoelectric conversion modules 1000 are connected in series.
- the arrangement and connection method are not limited to this, and the photoelectric conversion modules 1000 may be arranged in parallel or may be combined in series and parallel. It is good also as an arrangement.
- the number of photoelectric conversion modules 1000 included in the photoelectric conversion module array 2001 can be any integer of 2 or more.
- the output terminal 2013 is connected to the photoelectric conversion module 1000 located at one end of the plurality of photoelectric conversion modules 1000 connected in series.
- the output terminal 2014 is connected to the photoelectric conversion module 1000 located at the other end of the plurality of photoelectric conversion modules 1000 connected in series.
- the solar power generation system according to the fifth embodiment is described above as long as at least one of the heterojunction back contact cells according to the first to third embodiments is provided as a photoelectric conversion element. It is not limited to this, and any configuration can be taken.
- the sixth embodiment is a photovoltaic power generation system that is larger than the photovoltaic power generation system described as the fifth embodiment.
- the photovoltaic power generation system of the sixth embodiment is also provided with at least one of the heterojunction back contact cells of the first to third embodiments as a photoelectric conversion element. Since the photoelectric conversion element of the present invention has high characteristics (such as conversion efficiency), the photovoltaic power generation system of the present invention including the photoelectric conversion element can also have high characteristics.
- FIG. 42 shows an outline of the configuration of the photovoltaic power generation system according to Embodiment 6, which is an example of the large-scale photovoltaic power generation system of the present invention.
- solar power generation system 4000 of the sixth embodiment includes a plurality of subsystems 4001, a plurality of power conditioners 4003, and a transformer 4004.
- the photovoltaic power generation system 4000 is a larger scale photovoltaic power generation system than the photovoltaic power generation system 2000 of the fifth embodiment shown in FIG.
- the plurality of power conditioners 4003 are each connected to the subsystem 4001.
- the number of the power conditioners 4003 and the subsystems 4001 connected thereto can be any integer of 2 or more.
- a storage battery 4100 may be connected to the power conditioner 4003. In this case, output fluctuation due to fluctuations in the amount of sunshine can be suppressed, and power stored in the storage battery 4100 can be supplied even in a time zone without sunshine. Further, the storage battery 4100 may be built in the power conditioner 4003.
- the transformer 4004 is connected to a plurality of power conditioners 4003 and a commercial power system.
- Each of the plurality of subsystems 4001 includes a plurality of module systems 3000.
- the number of module systems 3000 in the subsystem 4001 can be any integer greater than or equal to two.
- Each of the plurality of module systems 3000 includes a plurality of photoelectric conversion module arrays 2001, a plurality of connection boxes 3002, and a current collection box 3004.
- the number of the junction box 3002 in the module system 3000 and the photoelectric conversion module array 2001 connected to the junction box 3002 can be any integer of 2 or more.
- the current collection box 3004 is connected to a plurality of connection boxes 3002.
- the power conditioner 4003 is connected to a plurality of current collection boxes 3004 in the subsystem 4001.
- Solar power generation system 4000 of the sixth embodiment operates as follows, for example.
- the plurality of photoelectric conversion module arrays 2001 of the module system 3000 convert sunlight into electricity to generate DC power, and supply the DC power to the current collection box 3004 via the connection box 3002.
- a plurality of current collection boxes 3004 in the subsystem 4001 supplies DC power to the power conditioner 4003.
- the plurality of power conditioners 4003 convert DC power into AC power and supply the AC power to the transformer 4004.
- the power conditioner 4003 is received from the current collection box 3004.
- a part or all of the direct current power can be appropriately converted to be stored in the storage battery 4100.
- the electric power stored in the storage battery 4100 is appropriately supplied to the power conditioner 4003 side according to the power generation amount of the subsystem 4001, appropriately converted into electric power, and supplied to the transformer 4004.
- the transformer 4004 converts the voltage level of the AC power received from the plurality of power conditioners 4003 and supplies it to the commercial power system.
- the solar power generation system 4000 only needs to include at least one of the heterojunction back contact cells of Embodiments 1 to 3 as a photoelectric conversion element, and all of the photoelectric generation systems 4000 included in the solar power generation system 4000 can be used.
- the conversion element may not be the heterojunction back contact cell of the first to third embodiments.
- all the photoelectric conversion elements included in one subsystem 4001 are the heterojunction back contact cells of Embodiments 1 to 3, and some or all of the photoelectric conversion elements included in another subsystem 4001 are implemented.
- the heterojunction back contact cell of the first to third embodiments may not be used.
- the present invention relates to a semiconductor, an intrinsic layer containing hydrogenated amorphous silicon provided on the semiconductor, and a first conductivity type layer containing hydrogenated amorphous silicon of the first conductivity type provided on the intrinsic layer, A second conductivity type layer containing hydrogenated amorphous silicon of the second conductivity type, an insulating layer, a first electrode provided on the first conductivity type layer, and a second electrode provided on the second conductivity type layer.
- the photoelectric conversion element is provided with two electrodes, and the end portion of the first conductivity type layer protrudes from the end of the insulating layer in the direction of the second electrode. With such a structure, a photoelectric conversion element that can be manufactured with high yield and has high characteristics can be obtained.
- the region of the second conductivity type layer below the end of the first conductivity type layer includes a region where the second electrode is not formed.
- the second electrode can be formed in a self-aligned manner by forming a notch in the opening on the back surface side of the second conductivity type layer by the end portion of the first conductivity type layer. Therefore, the heterojunction back contact cell can be manufactured with a high yield.
- the end portion of the first conductivity type layer is covered with the second conductivity type layer.
- the second electrode can be formed in a self-aligned manner by stably forming a notch in the region of the second conductivity type layer below the end of the first conductivity type layer. Therefore, the heterojunction back contact cell can be manufactured with a higher yield.
- the insulating layer preferably contains silicon nitride or silicon oxide.
- the intrinsic layer can function as an etching stop layer in the wet etching of the insulating layer, so that the side etching more than the thickness of the first insulating layer can be easily performed.
- a second insulating layer is provided on the first conductivity type layer.
- the first conductive type layer and the second conductive type layer can be insulated in the thickness direction by the second insulating layer.
- the second insulating layer contains silicon nitride or silicon oxide.
- the first conductivity type layer can function as an etching stop layer in the wet etching of the second insulating layer, so that the side etching more than the thickness of the second insulating layer can be easily performed. Can do.
- the semiconductor is the first conductivity type, the first conductivity type is n-type, and the second conductivity type is p-type.
- a second intrinsic layer containing intrinsic hydrogenated amorphous silicon is located immediately below the first conductivity type layer or immediately below the second conductivity type layer.
- the present invention can be used for a photoelectric conversion element and a method for manufacturing a photoelectric conversion element, and can be particularly preferably used for a heterojunction back contact cell and a method for manufacturing a heterojunction back contact cell.
Landscapes
- Photovoltaic Devices (AREA)
Abstract
L'invention concerne un élément de conversion photoélectrique comprenant : une première couche conductrice disposée sur une couche intrinsèque et contenant un premier silicium amorphe hydrogéné conducteur ; une seconde couche conductrice contenant un second silicium amorphe hydrogéné conducteur ; une couche isolante ; une première électrode disposée sur la première couche conductrice ; et une seconde électrode disposée sur la seconde couche conductrice. Une section d'extrémité de la première couche conductrice dépasse d'une extrémité de la couche isolante vers la seconde électrode.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2015510078A JP6198813B2 (ja) | 2013-04-02 | 2014-03-31 | 光電変換素子、光電変換モジュールおよび太陽光発電システム |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2013-076767 | 2013-04-02 | ||
| JP2013076767 | 2013-04-02 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| WO2014163042A1 true WO2014163042A1 (fr) | 2014-10-09 |
Family
ID=51658338
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| PCT/JP2014/059466 Ceased WO2014163042A1 (fr) | 2013-04-02 | 2014-03-31 | Élément de conversion photoélectrique |
Country Status (2)
| Country | Link |
|---|---|
| JP (1) | JP6198813B2 (fr) |
| WO (1) | WO2014163042A1 (fr) |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP7389934B1 (ja) * | 2023-03-16 | 2023-11-30 | 浙江愛旭太陽能科技有限公司 | 裏面接触太陽電池セル、裏面接触太陽電池アセンブリ及び太陽光発電システム |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2009096539A1 (fr) * | 2008-01-30 | 2009-08-06 | Kyocera Corporation | Élément de batterie solaire et procédé de fabrication d'élément de batterie solaire |
| JP2012004565A (ja) * | 2010-06-14 | 2012-01-05 | Imec | インターディジテイテッドバックコンタクト太陽電池の製造方法 |
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2014053331A (ja) * | 2010-12-29 | 2014-03-20 | Sanyo Electric Co Ltd | 太陽電池 |
-
2014
- 2014-03-31 JP JP2015510078A patent/JP6198813B2/ja active Active
- 2014-03-31 WO PCT/JP2014/059466 patent/WO2014163042A1/fr not_active Ceased
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2009096539A1 (fr) * | 2008-01-30 | 2009-08-06 | Kyocera Corporation | Élément de batterie solaire et procédé de fabrication d'élément de batterie solaire |
| JP2012004565A (ja) * | 2010-06-14 | 2012-01-05 | Imec | インターディジテイテッドバックコンタクト太陽電池の製造方法 |
Non-Patent Citations (2)
| Title |
|---|
| P. PAPET ET AL.: "Realization of Self-Aligned Back-Contact Solar Cells", ELECTROCHEMICAL AND SOLID-STATE LETTERS, vol. 11, no. 5, 27 February 2008 (2008-02-27), pages H114 - H117 * |
| P. VERLINDEN ET AL.: "Super Self-aligned Technology for Backside Contact Solar Cells; a Route to Low Cost and High Efficie", CONFERENCE RECORD OF THE 21 TH IEEE PHOTOVOLTAIC SPECIALISTS CONFERENCE, May 1990 (1990-05-01), pages 257 - 262 * |
Also Published As
| Publication number | Publication date |
|---|---|
| JP6198813B2 (ja) | 2017-09-20 |
| JPWO2014163042A1 (ja) | 2017-02-16 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP6360471B2 (ja) | 光電変換素子、光電変換モジュールおよび太陽光発電システム | |
| JP6223424B2 (ja) | 光電変換素子 | |
| US12464850B2 (en) | Solar cell, method for manufacturing the same, photovoltaic module and photovoltaic system | |
| JP2014075526A (ja) | 光電変換素子および光電変換素子の製造方法 | |
| US20160268459A1 (en) | Photoelectric conversion element, photoelectric conversion module, and solar photovoltaic power generation system | |
| US20140150857A1 (en) | Multi-junction multi-tab photovoltaic devices | |
| CN104995747B (zh) | 光电转换元件 | |
| US20250151453A1 (en) | Solar cell | |
| US11121270B2 (en) | Photoelectric conversion element, photoelectric conversion module, and solar photovoltaic power generation system | |
| JP6198813B2 (ja) | 光電変換素子、光電変換モジュールおよび太陽光発電システム | |
| WO2014163043A1 (fr) | Élément de conversion photoélectrique | |
| US10505055B2 (en) | Photoelectric conversion element | |
| JP6476015B2 (ja) | 光電変換素子およびその製造方法 | |
| KR101772432B1 (ko) | 다중밴드 Si-Ge 박막 단결정을 이용한 태양전지 및 그의 효율 개선방법 | |
| CN221783226U (zh) | 一种背接触电池、电池组件和光伏系统 | |
| WO2016076299A1 (fr) | Convertisseur photoélectrique | |
| JP2014072210A (ja) | 光電変換素子 | |
| CN118538822A (zh) | 一种背接触电池及其制作方法、电池组件和光伏系统 | |
| WO2015178305A1 (fr) | Élément de conversion photoélectrique, et procédé de fabrication de celui-ci |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| 121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 14778788 Country of ref document: EP Kind code of ref document: A1 |
|
| ENP | Entry into the national phase |
Ref document number: 2015510078 Country of ref document: JP Kind code of ref document: A |
|
| NENP | Non-entry into the national phase |
Ref country code: DE |
|
| 122 | Ep: pct application non-entry in european phase |
Ref document number: 14778788 Country of ref document: EP Kind code of ref document: A1 |