[go: up one dir, main page]

WO2008081669A1 - 信号選択装置とシステムと回路エミュレータ及び方法並びにプログラム - Google Patents

信号選択装置とシステムと回路エミュレータ及び方法並びにプログラム Download PDF

Info

Publication number
WO2008081669A1
WO2008081669A1 PCT/JP2007/073173 JP2007073173W WO2008081669A1 WO 2008081669 A1 WO2008081669 A1 WO 2008081669A1 JP 2007073173 W JP2007073173 W JP 2007073173W WO 2008081669 A1 WO2008081669 A1 WO 2008081669A1
Authority
WO
WIPO (PCT)
Prior art keywords
circuit
area
program
implementable
operational parameter
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Ceased
Application number
PCT/JP2007/073173
Other languages
English (en)
French (fr)
Inventor
Kohei Hosokawa
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
NEC Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp filed Critical NEC Corp
Priority to EP07832855.6A priority Critical patent/EP2109053B1/en
Priority to JP2008552068A priority patent/JP5012816B2/ja
Priority to US12/521,606 priority patent/US8739107B2/en
Publication of WO2008081669A1 publication Critical patent/WO2008081669A1/ja
Anticipated expiration legal-status Critical
Priority to US14/252,867 priority patent/US9280623B2/en
Ceased legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F30/00Computer-aided design [CAD]
    • G06F30/30Circuit design
    • G06F30/32Circuit design at the digital level
    • G06F30/33Design verification, e.g. functional simulation or model checking
    • G06F30/3308Design verification, e.g. functional simulation or model checking using simulation
    • G06F30/3312Timing analysis
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3183Generation of test inputs, e.g. test vectors, patterns or sequences
    • G01R31/318342Generation of test inputs, e.g. test vectors, patterns or sequences by preliminary fault modelling, e.g. analysis, simulation
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2111/00Details relating to CAD techniques
    • G06F2111/08Probabilistic or stochastic CAD
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2119/00Details relating to the type or aim of the analysis or the optimisation
    • G06F2119/06Power analysis or power optimisation
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2119/00Details relating to the type or aim of the analysis or the optimisation
    • G06F2119/12Timing analysis or timing optimisation

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Theoretical Computer Science (AREA)
  • Evolutionary Computation (AREA)
  • Geometry (AREA)
  • Design And Manufacture Of Integrated Circuits (AREA)
  • Tests Of Electronic Circuits (AREA)
  • Test And Diagnosis Of Digital Computers (AREA)

Abstract

 本発明は、回路の動作パラメータを求める場合の推定誤差の低減、信頼度を向上させる方法と装置並びにプログラムの提供することを目的とする。回路実現装置で実現可能な回路規模を示す実現可能面積106と、回路の面積情報104と、動作パラメータ測定回路の面積情報105から、回路101の動作パラメータを求めるために、回路に対する観測信号の情報を決定する観測信号数決定手段107を備えている。ディジタルLSIやエミュレータで実装可能な面積と、実装する回路の面積を考慮して、抽出する信号の数を求める(図1参照)。
PCT/JP2007/073173 2006-12-28 2007-11-30 信号選択装置とシステムと回路エミュレータ及び方法並びにプログラム Ceased WO2008081669A1 (ja)

Priority Applications (4)

Application Number Priority Date Filing Date Title
EP07832855.6A EP2109053B1 (en) 2006-12-28 2007-11-30 Signal selection device, method, and program
JP2008552068A JP5012816B2 (ja) 2006-12-28 2007-11-30 信号選択装置とシステムと回路エミュレータ及び方法並びにプログラム
US12/521,606 US8739107B2 (en) 2006-12-28 2007-11-30 Signal selection apparatus and system, and circuit emulator and method and program
US14/252,867 US9280623B2 (en) 2006-12-28 2014-04-15 Signal selection apparatus and system, and circuit emulator and method and program

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2006354949 2006-12-28
JP2006-354949 2006-12-28

Related Child Applications (2)

Application Number Title Priority Date Filing Date
US12/521,606 A-371-Of-International US8739107B2 (en) 2006-12-28 2007-11-30 Signal selection apparatus and system, and circuit emulator and method and program
US14/252,867 Division US9280623B2 (en) 2006-12-28 2014-04-15 Signal selection apparatus and system, and circuit emulator and method and program

Publications (1)

Publication Number Publication Date
WO2008081669A1 true WO2008081669A1 (ja) 2008-07-10

Family

ID=39588353

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/JP2007/073173 Ceased WO2008081669A1 (ja) 2006-12-28 2007-11-30 信号選択装置とシステムと回路エミュレータ及び方法並びにプログラム

Country Status (5)

Country Link
US (2) US8739107B2 (ja)
EP (1) EP2109053B1 (ja)
JP (1) JP5012816B2 (ja)
TW (1) TWI396109B (ja)
WO (1) WO2008081669A1 (ja)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9021289B2 (en) 2010-10-15 2015-04-28 Fujitsu Limited Method and system for power estimation based on a number of signal changes
JP2017537374A (ja) * 2014-10-06 2017-12-14 シノプシス, インコーポレイテッドSyn0Psys, Inc. 効率的な電力解析

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8458501B2 (en) * 2010-07-27 2013-06-04 International Business Machines Corporation Measuring data switching activity in a microprocessor
CN111950222B (zh) * 2019-04-29 2024-05-24 瑞昱半导体股份有限公司 使用模拟软件产生电路布局的方法

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6426243A (en) 1987-02-25 1989-01-27 Nec Corp Hardware logical simulator
JP2002288257A (ja) * 2001-03-23 2002-10-04 Matsushita Electric Ind Co Ltd 消費電力評価方法および装置
JP2004062238A (ja) * 2002-07-24 2004-02-26 Renesas Technology Corp 消費電力算出方法

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0512536B1 (en) * 1991-05-10 1998-09-30 Kabushiki Kaisha Toshiba Programmable logic unit circuit
US6151568A (en) * 1996-09-13 2000-11-21 Sente, Inc. Power estimation software system
US6810482B1 (en) * 2001-01-26 2004-10-26 Synopsys, Inc. System and method for estimating power consumption of a circuit thourgh the use of an energy macro table
US7134106B2 (en) * 2004-04-09 2006-11-07 Incentia Design Systems Corp. Method and system for providing fast design for testability prototyping in integrated circuit designs
US7519879B2 (en) * 2004-04-26 2009-04-14 Agilent Technologies, Inc. Apparatus and method for dynamic in-circuit probing of field programmable gate arrays

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6426243A (en) 1987-02-25 1989-01-27 Nec Corp Hardware logical simulator
JP2002288257A (ja) * 2001-03-23 2002-10-04 Matsushita Electric Ind Co Ltd 消費電力評価方法および装置
JP2004062238A (ja) * 2002-07-24 2004-02-26 Renesas Technology Corp 消費電力算出方法

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
D. DRAKO; P. COHEN: "HDL Verification Coverage", INTEGRATED SYSTEM DESIGN MAGAZINE, June 1998 (1998-06-01), pages 46 - 52
See also references of EP2109053A4

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9021289B2 (en) 2010-10-15 2015-04-28 Fujitsu Limited Method and system for power estimation based on a number of signal changes
JP2017537374A (ja) * 2014-10-06 2017-12-14 シノプシス, インコーポレイテッドSyn0Psys, Inc. 効率的な電力解析
US10599794B2 (en) 2014-10-06 2020-03-24 Synopsys, Inc. Efficient power analysis

Also Published As

Publication number Publication date
JPWO2008081669A1 (ja) 2010-04-30
JP5012816B2 (ja) 2012-08-29
EP2109053A4 (en) 2012-04-18
EP2109053B1 (en) 2015-08-19
EP2109053A1 (en) 2009-10-14
US8739107B2 (en) 2014-05-27
TW200903288A (en) 2009-01-16
US9280623B2 (en) 2016-03-08
TWI396109B (zh) 2013-05-11
US20090319219A1 (en) 2009-12-24
US20140229906A1 (en) 2014-08-14

Similar Documents

Publication Publication Date Title
WO2011030225A3 (en) System and method for improving musical education
EP2166659A3 (en) Method and apparatus to select a parameter/mode based on a measurement dureing an initialization period
WO2001088534A3 (en) Methods for improving performance and reliability of biosensors
WO2007059006A3 (en) Physical attribute recording method and system
WO2009139979A3 (en) Virtual traffic sensors
EP1233280A3 (en) Method and apparatus for location detection
WO2007129153A3 (en) Improved exercise data device, server,system and method
WO2006104764A3 (en) System and method for three dimensional change detection and measurement of a scene
DE602005013750D1 (de) Stoffwechselüberwachung, verfahren und gerät zur aerson
JP2004507766A5 (ja)
WO2007131175A3 (en) Fractional sampling of electrical energy
WO2009057278A1 (ja) 脳波インタフェースシステムに組み込まれる補正装置、方法およびコンピュータプログラム
KR100351956B1 (ko) 네트워크 분석기, 네트워크 분석방법 및 기록 매체
TW200615944A (en) Memory hub tester interface and method for use thereof
WO2008081669A1 (ja) 信号選択装置とシステムと回路エミュレータ及び方法並びにプログラム
WO2010114737A3 (en) System and method for determining health indicators for impellers
WO2008030844A3 (en) Method and system for determining the direction of fluid flow
MX2007009855A (es) Estimacion de ruido de una frecuencia mediante muestreo de ruido en otras frecuencias.
WO2005086812A3 (en) System and method to locate an anomaly of a conductor
JP2009097897A5 (ja)
CN101750510A (zh) 传感器装置
WO2006025870A3 (en) Method of precisely determining the location, and validity of a fault on an electrical transmission system
WO2008002316A3 (en) Calibrating a testing device
JP2016045193A (ja) 高度検出装置、負荷・駆動装置および高度検出方法
WO2005100687A3 (en) Method and system for performing and utilising load measurements in the maintenance of machine components and devices relating to papermaking

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 07832855

Country of ref document: EP

Kind code of ref document: A1

WWE Wipo information: entry into national phase

Ref document number: 2008552068

Country of ref document: JP

WWE Wipo information: entry into national phase

Ref document number: 12521606

Country of ref document: US

NENP Non-entry into the national phase

Ref country code: DE

WWE Wipo information: entry into national phase

Ref document number: 2007832855

Country of ref document: EP