WO2008054678A1 - A semiconductor device comprising nmos and pmos transistors with embedded si/ge material for creating tensile and compressive strain - Google Patents
A semiconductor device comprising nmos and pmos transistors with embedded si/ge material for creating tensile and compressive strain Download PDFInfo
- Publication number
- WO2008054678A1 WO2008054678A1 PCT/US2007/022680 US2007022680W WO2008054678A1 WO 2008054678 A1 WO2008054678 A1 WO 2008054678A1 US 2007022680 W US2007022680 W US 2007022680W WO 2008054678 A1 WO2008054678 A1 WO 2008054678A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- semiconductor
- active region
- layer
- forming
- alloy
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0167—Manufacturing their channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/791—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
- H10D30/797—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions being in source or drain regions, e.g. SiGe source or drain
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/017—Manufacturing their source or drain regions, e.g. silicided source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
Definitions
- the present disclosure relates to the fabrication of integrated circuits, and, more particularly, to the formation of transistor having strained channel regions by using embedded silicon/germanium (Si/Ge) so as to enhance charge carrier mobility in the channel regions of the transistors.
- Si/Ge embedded silicon/germanium
- CMOS complementary transistors
- circuit elements such as inverters and other logic gates
- CPUs CPUs, storage chips and the like.
- millions of transistors i.e., N-channel transistors and P-channel transistors, are formed on a substrate including a crystalline semiconductor layer.
- a field effect transistor or MOS transistor irrespective of whether an N-channel transistor or a P-channel transistor is considered, comprises so-called PN junctions that are formed by an interface of highly doped drain and source regions with an inversely doped channel region disposed between the drain region and the source region.
- the conductivity of the channel region i.e., the drive current capability of the conductive channel, is controlled by a gate electrode formed in the vicinity of the channel region and separated therefrom by a thin insulating layer.
- the conductivity of the channel region upon formation of a conductive channel due to the application of an appropriate control voltage to the gate electrode, depends on the dopant concentration, the mobility of the majority charge carriers and, for a given extension of the channel region in the transistor width direction, on the distance between the source and drain regions, which is also referred to as channel length.
- the overall conductivity of the channel region substantially determines the performance of the MOS transistors.
- the continuing shrinkage of the transistor dimensions involves a plurality of issues associated therewith that have to be addressed so as to not unduly offset the advantages obtained by steadily decreasing the channel length of MOS transistors.
- highly sophisticated dopant profiles in the vertical direction as well as in the lateral direction, are required in the drain and source regions to provide low sheet and contact resistivity in combination with a desired channel controllability.
- the gate dielectric material may also be adapted to the reduced channel length in order to maintain the required channel controllability.
- some mechanisms for obtaining a high channel controllability may also have a negative influence on the charge carrier mobility in the channel region of the transistor, thereby partially offsetting the advantages gained by the reduction of the channel length.
- One efficient mechanism for increasing the charge carrier mobility is the modification of the lattice structure in the channel region, for instance by creating tensile or compressive stress in the vicinity of the channel region to produce a corresponding strain in the channel region, which results in a modified mobility for electrons and holes, respectively.
- creating tensile strain in the channel region for a standard crystal lographic configuration of the active silicon material, i.e., a (100) surface orientation with the channel length aligned to the ⁇ 1 10> direction increases the mobility of electrons, which, in turn, may directly translate into a corresponding increase in the conductivity.
- compressive strain in the channel region may increase the mobility of holes, thereby providing the potential for enhancing the performance of P-type transistors.
- strained silicon may be considered as a "new" type of semiconductor material, which may enable the fabrication of fast powerful semiconductor devices without requiring expensive semiconductor materials, while many of the well-established manufacturing techniques may still be used.
- a silicon/germanium layer next to the channel region to induce a compressive stress that may result in a corresponding strain.
- the transistor performance of P-channel transistors may be considerably enhanced by the introduction of stress-creating layers next to the channel region.
- a strained silicon/germanium (Si/Ge) layer may be formed in the drain and source regions of the transistors, wherein the compressively strained drain and source regions create uniaxial strain in the adjacent silicon channel region.
- the drain and source regions of the PMOS transistors are selectively recessed, while the NMOS transistors are masked, and subsequently the silicon/germanium layer is selectively formed in the PMOS transistor by epitaxial growth.
- the present disclosure is directed to various methods and devices that may avoid, or at least reduce, the effects of one or more of the problems identified above.
- the subject matter disclosed herein is directed to a semiconductor device including different types of active regions, wherein a different type of strain may be induced, at least at a channel area positioned close to the respective gate insulation layer, by providing a semiconductor alloy in the active regions, which, in illustrative embodiments, may be formed on the basis of the same atomic species in the different active regions.
- a semiconductor device comprises a first transistor of a first conductivity type comprising a first active region having formed thereabove a first gate electrode.
- the first active region comprises a substantially continuous semiconductor alloy extending laterally between an isolation structure that borders the first active region.
- the first active region further comprises a layer of semiconductor material formed on the first semiconductor alloy, wherein the first semiconductor alloy generates a first type of strain in the layer of semiconductor material.
- the semiconductor device further comprises a second transistor of a second conductivity type that comprises a second active region having formed thereabove a second gate electrode.
- the second active region comprises a second semiconductor alloy provided in a first portion and a second portion, which are separated by a region formed from the semiconductor material, wherein the first and second portions generate a second type of strain in the region formed therebetween.
- a method comprises forming a semiconductor alloy in a first active region and a second active region of a semiconductor device. Furthermore, a part of the semiconductor alloy is selectively removed in the second active region to define a central region formed between a first portion and a second portion of the semiconductor alloy. The method further comprises forming a layer of semiconductor material on at least a portion of the first active region and filling the central region with the semiconductor material. According to yet another illustrative embodiment disclosed herein, a method comprises forming a layer of a first semiconductor alloy that is defined by two atomic species in a first active region of a semiconductor device. Furthermore, a layer of semiconductor material is formed on the first active region that comprises the layer of the first semiconductor alloy.
- the method further comprises forming a first and a second recess in a second active region of the semiconductor device so as to define a central region of semiconductor material in the second active region. Finally, the first and the second recesses are filled with a second semiconductor alloy that is defined by the two atomic species.
- Figures Ia-Ij schematically illustrate cross-sectional views of a semiconductor device during various manufacturing stages in forming differently strained active regions on the basis of a semiconductor alloy according to illustrative embodiments disclosed herein;
- Figures 2a-2f schematically illustrate cross-sectional views of a semiconductor device during various manufacturing stages in forming differently strained active regions, wherein an upper semiconductor layer is formed in one active region and subsequently a central portion of semiconductor material is formed in the other type of active region according to illustrative embodiments;
- Figures 3a-3g schematically illustrate cross-sectional views of a semiconductor device during various manufacturing stages for forming differently strained active regions and respective gate electrodes, wherein the gate electrodes are formed on the basis of a mask layer in accordance with yet other illustrative embodiments;
- Figures 4a-4e schematically illustrate cross-sectional views of a semiconductor device during various manufacturing stages in forming differently strained active regions, wherein a respective semiconductor alloy may be formed in different manufacturing stages according to further illustrative embodiments.
- the subject matter disclosed herein relates to a technique for creating different types of strain in different active regions on the basis of an embedded semiconductor alloy in order to individually enhance transistor performance of different transistor types.
- silicon/germanium material which represents a frequently used semiconductor alloy for providing strain in P-channel transistors, may also be effectively used for obtaining a respective strain for N-channel transistors so that well-established process techniques developed for P-channel transistors may be efficiently used for enhancing the charge carrier mobility in N-channel transistors.
- an embedded semiconductor alloy in the form of silicon/germanium may be used in an appropriate configuration so as to induce a tensile stain, at least in an upper portion of a respective channel region of the N-channel transistor, while, on the other hand, a respective compressive strain may be created in the channel region of the P-channel transistor.
- the semiconductor alloy may be formed in both active regions in a common process sequence and, thereafter, in one of the active regions, a corresponding patterning sequence may be performed in order to form a desired geometrical configuration of semiconductor alloy and base semiconductor material for obtaining a desired difference in the respective induced strains in the different active regions.
- a high degree of tensile strain may be induced, at least in the upper semiconductor material, thereby significantly enhancing the electron mobility.
- the silicon/germanium alloy in the active region of the P-channel transistor may be appropriately patterned and refilled with the semiconductor material, which may then experience a high degree of compressive strain so as to enhance the hole mobility therein.
- the respective semiconductor alloys in the different active regions may be formed in separate process sequences, thereby providing increased process flexibility.
- a corresponding masking regime may be used for selectively recessing a semiconductor alloy in one of the active regions, wherein a corresponding mask regime may also be used for forming respective gate electrodes, thereby obtaining a high degree of alignment of the corresponding gate electrodes with the underlying strained portion of semiconductor material, at least in one of the active regions.
- an efficient strain-inducing mechanism may be provided, which may even be combined with additional techniques, such as stressed overlayers, stressed sidewall spacers and the like, in order to even further enhance the overall device performance.
- the subject matter disclosed herein is highly advantageous in combination with a silicon/germanium semiconductor alloy since, for this material, a plurality of well-established selective epitaxial growth techniques are available.
- the principles disclosed herein may also be applied to any type of semiconductor alloy, such as silicon/carbon and the like, wherein the corresponding difference in strain may also be accomplished either with an inverse geometrical configuration compared to embodiments in which a silicon/germanium material may be used.
- other processes for forming a semiconductor alloy such as implantation, may be used in combination with the subject matter disclosed herein, wherein substantially the same masking regimes may be used.
- one or more of the respective epitaxial growth processes may be replaced by a corresponding ion implantation process.
- silicon/carbon alloys may be effectively generated on the basis of an ion implantation process in combination with sophisticated pre-amorphization recipes and anneal techniques, thereby rendering silicon/carbon a very promising semiconductor alloy in combination with the present disclosure, even though respective epitaxial growth techniques for this alloy may currently be difficult to be implemented in current CMOS processes.
- a semiconductor alloy of a specific type such as silicon/germanium
- a semiconductor material such as silicon
- a semiconductor device 100 comprising a substrate 101 , which may represent any appropriate carrier material for having formed thereon a semiconductor layer 102.
- the substrate 101 may represent a silicon-on-insulator (SOI) substrate, which may comprise any appropriate carrier material, such as silicon including a buried insulating layer, such as a buried silicon dioxide layer (not shown) on which may be formed the semiconductor layer 102, which, in some illustrative embodiments, may be represented by a silicon material.
- the substrate 101 may represent a semiconductor bulk substrate, an upper portion of which may form the semiconductor layer 102. In this respect, it should be appreciated that any positional statement, such as “above,” “below,” “lateral,” “vertical” and the like, is to be understood as a relative position information with respect to the substrate 101 , which may be considered as a reference.
- the semiconductor layer 102 may be located “above” the substrate 101 and may extend "laterally,” indicating that the semiconductor layer 102 extends parallel to a surface 101 S of the substrate 101. Similarly, a thickness of the semiconductor layer 102 may indicate an extension of the semiconductor layer 102 in a direction that is substantially perpendicular to the surface 101 S.
- the semiconductor device 100 may further comprise, at this manufacturing stage, a plurality of isolation structures 103, such as a shallow trench isolation and the like, which may be formed in the semiconductor layer 102 so as to border and, thus, to define a first active region 105 A and a second active region 105B.
- an active region is to be understood as a semiconductor region having formed therein, or receiving, a specific dopant distribution for correspondingly adjusting the conductivity.
- an active region may even further be understood as a semiconductor region having formed therein or receiving a dopant profile so as to form a PN junction at specific areas within the active region.
- the active regions 105 A, 105B may have incorporated therein a respective dopant concentration so as to provide a P-type conductivity and an N-type conductivity, respectively.
- the first active region 105 A may represent the active region for an N-channel transistor and may therefore have incorporated therein a P-type dopant.
- the second active region 105B may have incorporated therein an N-dopant so as to provide an N-type conductivity appropriate for forming therein a P-channel transistor.
- other configurations may be contemplated in other illustrative embodiments.
- the semiconductor device 100 as shown in Figure Ia may be formed on the basis of well-established process techniques, such as the patterning of respective trenches and a subsequent refilling of the trenches with an appropriate dielectric material, such as silicon dioxide, silicon nitride and the like.
- Figure Ib schematically illustrates the semiconductor device 100 in a further advanced manufacturing stage.
- the device 100 is exposed to a selective etch ambient 106 for selectively removing material from the first and second active regions 105 A, 105B in order to provide respective openings 106A, 106B.
- the etch process 106 may be performed on the basis of well-established recipes in order to selectively remove the material of the regions 105 A, 105B with respect to the isolation structures 103. For instance, highly selective etch recipes are available for silicon with respect to silicon dioxide, silicon nitride and the like.
- the etch process 106 may be controlled such that at least some of the base material of the semiconductor layer 102 may be maintained.
- a corresponding crystalline template layer may remain in order to provide a corresponding semiconductor matrix for epitaxially growing a corresponding semiconductor alloy in a subsequent process step.
- the semiconductor layer 102 may be bordered in the horizontal direction by a buried insulating layer (not shown) and the isolation structure 103 may extend down to the buried insulating layer.
- the etch process 106 may be stopped prior to exposing the buried insulating layer, while, in a bulk configuration, the corresponding control of the etch process 106 may be less critical since the material of the substrate 101 may also act as a corresponding template material.
- Figure Ic schematically illustrates the semiconductor device 100 after the above-described selective epitaxial growth process.
- the device 100 comprises a semiconductor alloy 107 in the first and second active regions 105 A, 105B which, in one illustrative embodiment, may be comprised of silicon/germanium.
- the semiconductor alloy 107 may be provided in the form of a substantially intrinsic semiconductor material, wherein a required dopant profile in the active regions 105 A, 105B may be provided on the basis of an ion implantation process based on a corresponding mask regime, as may also be used in conventional devices, when respective active regions are defined.
- the semiconductor alloy 107 may be deposited in the form of an in situ doped material in order to provide a basic dopant concentration that is appropriate for at least one of the active regions 105 A, 105B.
- the semiconductor alloy 107 may have a varying concentration of atomic species, for instance the ratio of silicon and germanium atoms may vary in the vertical direction in order to obtain the desired strain characteristics.
- the germanium concentration may be increased from bottom to top, thereby also increasing the amount of lattice mismatch with respect to the template layer 105 so that the number of crystalline defects during the epitaxial growth process may be maintained at a low level.
- any vertical concentration profile may be created during the selective epitaxial growth process, depending on the device requirements.
- Figure Id schematically illustrates the semiconductor device 100 after a planarization process, for instance performed on the basis of a chemical mechanical polishing (CMP) process, thereby efficiently removing any excess material of the semiconductor alloy 107. Furthermore, a substantially planar surface topography 107S may be provided for the further processing of the device 100.
- CMP chemical mechanical polishing
- Figure Ie schematically illustrates the semiconductor device 100 in a further advanced manufacturing stage.
- a mask layer 108 may be formed to cover the second active region 105B while exposing the first active region 105 A to an etch ambient 109.
- a portion of the exposed semiconductor alloy material 107 in the first active region 105 A may be removed down to a specified depth, which may be selected such that subsequently a sufficient thickness of a layer of semiconductor material, such as silicon, may be obtained in a later manufacturing stage which may be formed on the recessed portion 107R of the semiconductor alloy 107.
- the etch process 109 may be performed on the basis of well-established process recipes, in which the semiconductor alloy 107 may be selectively removed with respect to the mask layer 108, which may be comprised of any appropriate dielectric material, such as silicon nitride, silicon dioxide and the like.
- the mask layer 108 may be formed and patterned on the basis of well-established techniques, for instance including the deposition of an appropriate mask material by chemical vapor deposition (CVD) and a photolithography process for correspondingly patterning the mask layer 108 on the basis of a resist mask.
- CVD chemical vapor deposition
- the mask layer 1 10 may be comprised of any appropriate material, such as silicon nitride, silicon dioxide and the like.
- the mask layer 1 10 may be comprised of a material having a high etch selectivity with respect to the material of the mask layer 108.
- the mask layer 1 10 may be provided as a silicon dioxide material, when the layer 108 may be comprised of silicon nitride.
- the mask layers 108 and 1 10 may be patterned in order to define a respective opening above the second active region 105B, which may be accomplished on the basis of a correspondingly designed lithography process.
- Figure Ig schematically illustrates the semiconductor device 100 after the corresponding patterning process, so that a corresponding opening 1 1OA may expose a portion of the semiconductor alloy 107 in the second active region 105B.
- the opening 1 1OA may substantially correspond in size and position to a gate electrode to be formed above the second active region 105B in a later manufacturing stage.
- the size of the opening 1 1OA that is the horizontal dimension of the opening 11OA in Figure Ig, may be selected to be greater than a corresponding gate length in order to provide a sufficient process margin in order to accommodate alignment uncertainties during later manufacturing processes for forming the respective gate electrode.
- an increased lateral dimension of the opening 11OA may provide a higher degree of compatibility in forming a respective gate insulation layer which may then extend beyond respective sidewalls of a gate electrode still to be formed, wherein the respective characteristics of the gate insulation layer, even at the sidewalls of the corresponding gate electrode, may be provided substantially independently from the characteristics of the semiconductor alloy 107.
- the respective gate insulation layer is to be formed on the basis of an oxidation process, the respective oxide may be reliably formed with high quality even in the area of the sidewalls of the gate electrode, as will be explained later on in more detail.
- the semiconductor device 100 is exposed to an etch ambient 111 for removing a portion of the semiconductor alloy 107 on the basis of the opening 1 1OA, thereby defining a central region 107B in the second active region 105B that may receive a semiconductor material in a subsequent process step.
- the etch process 1 1 1 is controlled such that a corresponding opening may be formed down to the template layer 105, while, in other embodiments, the depth of the resulting opening is less critical, since any remaining material of the semiconductor alloy 107 may have substantially the same lattice spacing compared to the template material 105, thereby providing a crystalline template having substantially the same crystallographic characteristics with respect to lattice spacing compared to the template layer 105.
- Figure Ih schematically illustrates the semiconductor device 100 in a further advanced manufacturing stage.
- the opening 107B is formed in the semiconductor alloy 107 to define the respective central region.
- the mask layer 1 10 may be removed to expose the first active region 105 A.
- a corresponding selective etch process may be performed, wherein the material of the mask layer 110 may be selectively removed with respect to the layer 108 and with respect to the material of the template layer 105.
- respective selective etch recipes for silicon dioxide, silicon nitride and silicon are well established in the art.
- the device 100 may be subjected to a selective epitaxial growth process 1 12 in order to refill the opening 107B with a semiconductor material, such as silicon, while also growing a respective semiconductor material above the semiconductor alloy having the reduced thickness, indicated as 107R, in the first active region 105 A.
- the crystalline semiconductor alloy 107R may act as a template, wherein, depending on the degree of lattice mismatch between the underlying template layer 105, the newly deposited semiconductor material, such as silicon, may be deposited so as to substantially take on the crystallographic configuration given by the material 107R, thereby endowing a certain degree of strain to the newly grown semiconductor material.
- the semiconductor alloy 107R when the semiconductor alloy 107R is substantially comprised of silicon/germanium, which is grown on the template layer 105, Le., on a substantially undistorted silicon material, the semiconductor alloy may have a slightly reduced lattice spacing compared to its natural lattice spacing. Hence, the semiconductor alloy 107R may have the tendency to expand and may thus transfer a corresponding stress into the newly grown semiconductor material, which may therefore receive a certain degree of tensile strain, which may be advantageous for increasing the electron mobility in the corresponding grown semiconductor layer.
- the semiconductor material increasingly growing within the opening 107B may take on a compressively strained crystal lographic configuration due to the template material 105 and the moderately strained semiconductor alloy 107. Thus, in the newly grown semiconductor material within the opening 107B, an increase of hole mobility may be obtained for the above-specified situation. In other cases, when the semiconductor alloy 107R is substantially comprised of silicon/germanium, which is grown on the template layer 105, Le., on a substantially undistorted silicon material,
- the semiconductor alloy 107R, 107 may represent a material composition having a natural lattice spacing that is less compared to the natural lattice spacing of silicon, the induced strain may have the inverse configuration, that is, the semiconductor material in the first active region 105 A may receive a compressive strain, while the region 107B may be re-grown with a tensile strain.
- silicon/carbon may be used in this case.
- Figure I i schematically illustrates the semiconductor device 100 at a further advanced manufacturing stage.
- a layer of semiconductor material 1 13A is formed on the semiconductor alloy 107R and a corresponding semiconductor material 1 13B is formed within the central region 107B, which will now also be referred to as region 1 13B.
- the mask layer 108 may be removed and the
- resulting surface topography may have been planarized, for instance on the basis of a CMP process.
- any excess material generated during the previously performed epitaxial growth process 1 12 may also be efficiently removed.
- any required process steps may be performed, for instance, with respect to establishing a desired vertical dopant profile within the active regions 105 A, 105B, wherein respective masking regimes may be used, as are also
- CMOS complementary metal-oxide-semiconductor
- Figure Ij schematically illustrates the semiconductor device 100 at a further advanced manufacturing stage. As shown, a first transistor 120A is formed in and above the first active region 105 A, while a second transistor 120B is formed in and above the second active region 105B. The transistors 120A,
- the first and second transistors 120A, 12OB may comprise a gate electrode 121 formed above a respective channel region 125 with a corresponding gate insulation layer 122 electrically insulating the gate electrode 121 from the channel region 125.
- an appropriate sidewall spacer structure 123 may be provided, depending on the process requirements, and respective drain and source regions 124 may be defined within the active regions 105 A, 105B.
- the manufacturing sequence for forming the transistors 120A, 120B may be based on conventional CMOS processes, since, in particular, forming the gate insulation layers 122 and the gate electrodes 121 may be performed on the basis of well-established recipes. Thereafter, the drain and source regions 124 may be formed on the basis of an appropriate implantation sequence, possibly in combination with a respective intermediate manufacturing state of the sidewall spacer 123 so as to obtain the required lateral and vertical dopant profile. It should be appreciated that the modified configurations of the active regions 105 A, 105B may be taken into consideration when designing respective implantation processes for obtaining the desired dopant profile.
- any further manufacturing processes may be performed, for instance metal suicide regions (not shown) may be provided in the drain and source regions 124 and the gate electrode 121, if required.
- metal suicide regions (not shown) may be provided in the drain and source regions 124 and the gate electrode 121, if required.
- Due to the semiconductor layer 1 13A a corresponding process sequence as in conventional devices may be used for the transistor 120A, while for the transistor 120B, well-established process techniques may be applied, which are used for CMOS enhancement on the basis of embedded silicon/germanium material, when the semiconductor alloy 107R, 107 may be comprised of silicon and germanium.
- Figure 2a schematically illustrates a semiconductor device 200 comprising a substrate 201 having formed thereabove a semiconductor layer 202, in which respective isolation structures 203 are provided, which define a first active region 205A and second active region 205B.
- the first and the second active regions 205A, 205B may comprise a semiconductor alloy 207, which, in some illustrative embodiments, may be formed on a respective template layer 205 representing a crystalline material of the semiconductor layer 202.
- substantially the same criteria may apply as are previously explained with reference to the semiconductor device 100. Thus, a more detailed description of these components may be omitted here.
- a mask layer 208 may be formed above the first and second active regions 205A, 205B, wherein the mask layer 208 may expose the semiconductor alloy 207 in the first active region 205A while covering the alloy 207 in the second active region 205B.
- a typical process flow for forming the semiconductor device 200 as shown in Figure 2a may comprise similar processes as are also described with reference to the device 100 as shown in Figures Ia- Id.
- any appropriate material composition may be selected in order to obtain the desired stain characteristics within the first and second active regions 205 A, 205B. Therefore, any appropriate selective epitaxial growth regime may be used for forming an appropriate semiconductor alloy, such as silicon/germanium, silicon/carbon and the like.
- the semiconductor alloy 107 may be formed on the basis of ion implantation, wherein the semiconductor layer 202 may be exposed to an amorphization implantation, for instance on the basis of silicon, in order to substantially amorphize the corresponding semiconductor material, such as silicon, down to a depth that substantially corresponds to a height position of the template layer 205. Thereafter, an appropriate atomic species, such as carbon, may be introduced by ion implantation with an appropriate dose and energy in order to provide a moderately high concentration in the first and second active regions 205A, 205B.
- an appropriate atomic species such as carbon
- the semiconductor device 200 may 5 be subjected to an anneal process for re-crystallizing the substantially amorphized portion including the atomic species in order to obtain the semiconductor alloy 207 as shown in Figure 2a. Thereafter, the mask layer 208 may be formed on the basis of well-established techniques.
- Figure 2b schematically illustrates the semiconductor device 200 during an etch process 206 for ) selectively removing a portion of the semiconductor alloy 207 in the first active region 205A, referred to as
- Figure 2c schematically illustrates the semiconductor device 200 during a selective epitaxial growth process 212A, in which a desired amount of semiconductor material may be grown on the semiconductor
- the growth process 212A may be controlled so as to result in a corresponding excess thickness, as is indicated by the dashed line, when additional material for the layer 213A may be considered appropriate for the further processing of the device 200.
- the mask layer 208 may be removed on the basis of a selective etch process and/or
- Figure 2d schematically illustrates the semiconductor device 200 at a further manufacturing stage, wherein a further mask layer 210 is provided, for instance in the form of a silicon nitride layer and the like, ) which may define a central region or opening 207B in the second active region 205B, while the first active region 205 A is covered by the mask layer 210. Furthermore, the device is exposed to an etch ambient 21 1 in order to remove a portion of the semiconductor alloy 207 in the central region 207B, which may substantially correspond to the position at which a corresponding gate electrode has to be formed in a later manufacturing stage.
- a further mask layer 210 is provided, for instance in the form of a silicon nitride layer and the like, ) which may define a central region or opening 207B in the second active region 205B, while the first active region 205 A is covered by the mask layer 210. Furthermore, the device is exposed to an etch ambient 21 1 in order to remove a portion of the semiconductor alloy 207 in the central region 207B,
- Figure 2e schematically illustrates the semiconductor device 200 during a selective epitaxial growth process for refilling the central region 207B with an appropriate semiconductor material 213B, such as silicon, which may act as a channel material and which may receive a corresponding type of strain, depending on the characteristics of the surrounding semiconductor alloy 207.
- an appropriate semiconductor material 213B such as silicon
- the mask layer 210 may be removed on the basis of any appropriate process technique, such as selective etching, CMP and the like, while a substantially planar surface topography may also be obtained. Consequently, after this process sequence, the semiconductor layer 213 A may be exposed and may be available, together with the planarized and exposed semiconductor material 213B, for the further processing, thereby offering a high degree of process compatibility with conventional process techniques in forming a gate insulation material and a respective gate electrode.
- Figure 2f schematically illustrates the semiconductor device 200 at a further advanced manufacturing stage, wherein gate electrodes 221 of respective first and second transistors are formed on respective gate insulation layers 222, which separate the corresponding gate electrodes 221 from respective channel regions 225.
- the respective channel regions 225 may have different types of strain for the first and second active regions 205A, 205B, depending on the type of semiconductor alloy 207 in the first and second active regions 205 A, 205B.
- the semiconductor layer 213 A and in the central region 213B in separate epitaxial growth processes, an enhanced degree of flexibility may be provided, since the respective growth parameters may be specifically selected in order to obtain a desired process result.
- the semiconductor material 213B may be grown so as to include a specified dopant species for adapting specific transistor characteristics. Since the individual deposition processes 212A, 212B are decoupled from each other, the corresponding amount of excess material desired may be individually adjusted, thereby also reducing the complexity of a subsequent process step for removing any excess material and planarizing the surface topography.
- Figure 3a schematically illustrates a semiconductor device 300 comprising a substrate 301 having
- a respective semiconductor alloy 307 may be formed on a respective template layer 305, which may represent a residual material of the semiconductor layer 302. With respect to the components described so far, the same criteria apply as previously explained for the semiconductor devices 100 and 200.
- the semiconductor alloy 307 may comprise any combination of
- the semiconductor alloy 307 may, in some illustrative embodiments, be formed on the basis of selective etch techniques and epitaxial growth processes, as is previously described. In other cases, the alloy 307 may be formed on the basis of implantation and anneal
- Figure 3b schematically illustrates the semiconductor device 300 having formed thereon a mask layer 308, which may be comprised of any appropriate material, such as silicon nitride, silicon dioxide or any combination thereof.
- the mask layer 308 may have an appropriate thickness 308T, which may be greater or
- the mask layer 308 may comprise a respective opening 308B for exposing a central region of the semiconductor alloy 307 in the second active region 3O5B.
- any appropriate well- established techniques may be used, including, for instance, the deposition of an appropriate material, such as
- silicon nitride followed by a corresponding photolithography process for patterning the layer 308 on the basis of an appropriate mask.
- Figure 3c schematically illustrates the semiconductor device 300 during an etch process 31 1 for removing a portion of the semiconductor alloy 307, thereby defining a central region 307B in the active
- the etch process 31 1 may be designed as a highly selective etch process, in which the material of the semiconductor alloy 307 may be selectively removed with respect to the material of the etch mask 308 and selectively to the material of the isolation structures 303 in order to avoid undue material removal in isolation regions, in which a gate electrode is to be formed, in which, however, a respective trench in the isolation material may not be desirable.
- highly selective etch recipes for silicon-based materials are available with respect to silicon nitride, silicon dioxide and many other dielectric materials.
- Figure 3d schematically illustrates the semiconductor device 300 during a selective epitaxial growth process 312B for refilling the central region 307B with a corresponding semiconductor material 313B.
- the high degree of selectivity of the deposition process 312B may advantageously provide a high deposition rate within the opening 307B while substantially suppressing any deposition of semiconductor material in regions of the isolation structures 303, which may be exposed by the opening 3O8B.
- any slight semiconductor deposition in these areas may be compensated for by a subsequent short etch process which may not unduly affect the semiconductor material 313B that may be provided with any desired degree of excess material, while, on the other hand, any undesired semiconductor material may be removed from dielectric surfaces.
- the growth process 312B may be specifically designed with respect to transistor characteristics in the second active region 305B and may therefore, if required, include the deposition of a specific vertical dopant profile in the material 313B. Furthermore, the process 312 may be controlled so as to limit the height of the material 313B.
- Figure 3e schematically illustrates the semiconductor device 300 at a further advanced manufacturing stage.
- a further mask layer 31 1 may be provided above the mask layer 308 so as to fill the opening 3O8B and expose a central portion of the first active region 305A.
- the mask layer 31 1 may be provided in the form of any appropriate material, such as a polymer material, a photo resist material and the like, which may be patterned on the basis of well-established lithography techniques.
- the mask layer 308 may be patterned on the basis of the mask layer 31 1 in order to form a respective opening 3O8A to expose the semiconductor alloy 307 in the first active region 305A.
- the mask layer 31 1 may be removed and the corresponding exposed portions of the first and second active regions 305A, 305B may be prepared for a subsequent selective epitaxial growth process, in which a desired amount of semiconductor material may be deposited, which may grow on the semiconductor alloy 307 in the first active region 305 A, while, in the second active region 305B, the material 313B may act as a crystalline template.
- a desired amount of semiconductor material may be deposited, which may grow on the semiconductor alloy 307 in the first active region 305 A, while, in the second active region 305B, the material 313B may act as a crystalline template.
- the further processing of the device 300 may be based on well-established techniques, for instance a desired silicon-based surface may be available for the manufacturing of a specified gate dielectric material.
- Figure 3f schematically illustrates the semiconductor device 300 after the above-described process sequence.
- a semiconductor layer 313A is formed above the semiconductor alloy 307, while the height of the material 313B in the second active region 305B is correspondingly increased.
- respective gate insulation layers 322 may be formed on the respective semiconductor materials 313A, 313B.
- the gate insulation layers 322 may be formed on the basis of an oxidation process in accordance with well-established process techniques.
- the semiconductor layer 313A may exhibit a desired type of strain therein due to the presence of the semiconductor alloy 307, while the material 313B may exhibit a different type of strain due to the fact that it is enclosed by the semiconductor alloy 307.
- Figure 3g schematically illustrates the semiconductor device 300 at a further advanced manufacturing stage.
- the device 300 is subjected to a deposition process 314 for filling in an appropriate gate electrode material into the openings 308A, 3O8B, thereby forming respective gate electrodes 321. Consequently, the gate electrode 321 formed above the second active region 305B is "self-aligned" to the corresponding central region including the semiconductor material 313B.
- the deposition process 314 may, in some embodiments, be designed as a moderately selective deposition process, in which the deposition rate on the dielectric material of the respective gate insulation layer 322, and also a material of exposed portions of the isolation structures 303, may be more pronounced compared to a deposition rate on the mask layer 308.
- any appropriate deposition process may be performed that exhibits a high gap filling capability, wherein any excess material may be removed on the basis of CMP and the like.
- a low pressure CVD process may be used for depositing polycrystalline silicon within the openings 308A, 308B, wherein excess material may be removed by CMP, wherein the mask layer 308 may also act as an efficient CMP stop layer.
- the mask layer 308 may be removed by a selective etch process, for instance on the basis of hot phosphoric acid and the like, in order to expose the gate electrodes 321.
- FIG. 3h schematically illustrates the semiconductor device 300 according to a further illustrative embodiment, in which respective sidewall spacers 315 may be formed within the openings 308A, 3O8B prior to the deposition of the gate electrode material.
- the sidewall spacers 315 may be formed from a material having a high etch selectivity with respect to the material of the mask layer 308, thereby providing an enhanced integrity of the gate electrode material during the removal of the mask layer 308..
- an appropriate material such as silicon dioxide, may be conformally deposited and may subsequently be anisotropically etched, thereby removing the material from horizontal portions while maintaining the sidewall spacers 315.
- any cleaning processes may be performed and subsequently the device 300 may be subjected to a manufacturing sequence for forming the gate insulation layers 322, which may comprise an oxidation process and/or a deposition process as previously explained.
- the deposition process 314 may be performed in order to obtain the gate electrode 321.
- the spacers 315 may be formed with any appropriate thickness in order to define the finally desired gate length of the gate electrode 321. In this way, the gate length may finally be tuned on the basis of a deposition process rather than on the basis of the preceding lithography process for patterning the openings 308 A, 3O8B.
- the patterning of the respective openings 308A, 3O8B may also comprise one or more spacer forming processes in order to relax any constraints imposed on the associated photolithography process, thereby enabling a significant improvement of the overall resolution of the involved patterning processes.
- the opening 3O8B ( Figure 3b) may be formed in a first stage on the basis of photolithography, followed by one or more depositions and anisotropic etch steps in order to obtain the finally desired width of the corresponding opening 308B. Consequently, the finally obtained gate length may be substantially determined on the basis of deposition processes, thereby extending the capability of the gate patterning process.
- the opening 3O8A maybe formed on the basis of one or more deposition and anisotropic etch processes. Consequently, in addition to a high self- aligned process technique for aligning the gate electrode 321 with respect to the semiconductor material 313B, the corresponding patterning process for the gate electrodes may be enhanced by using conformal deposition techniques in combination with anisotropic etch processes.
- the mask layer 308 may be reliably removed, wherein the sidewalls of the gate electrodes 321 are reliably protected by the spacers 315 in order to reduce any material corrosion thereof.
- the height difference between the semiconductor alloy 307 and the respective semiconductor materials 313 A and 313B may be reduced or may be compensated for or overcompensated for by performing an additional selective epitaxial growth process, thereby providing a substantially continuous semiconductor material in the first and the second active regions 305 A, 3O5B. Thereafter, the further processing may be continued as is described above.
- the illustrative embodiments described with reference to Figures la-3h may provide an efficient strain-inducing mechanism for P-channel transistors and N-channel transistors on the basis of a single type of semiconductor alloy, while nevertheless maintaining a high degree of process compatibility for the formation of a gate dielectric, wherein, in some cases, even an enhanced patterning capability with respect to a desired gate length may be accomplished.
- a substantially continuous semiconductor alloy may be formed in one active region, while, in another active region, a well-established process sequence for forming embedded semiconductor alloys, such as silicon/germanium, may be applied.
- Figure 4a schematically illustrates a semiconductor device 400, which may comprise a substrate 401 having formed thereabove a semiconductor layer 402, in which respective isolation structures 403 may define a first active region 405A and a second active region 405B.
- the device 400 may comprise a semiconductor alloy 407 formed in the first active region 405A on the basis of a template layer 405.
- the semiconductor alloy 407 may be comprised of silicon/germanium, while, in other embodiments, other appropriate materials may be used, as previously described.
- the semiconductor alloy 407 may be formed on the basis of a corresponding mask layer 408 which may be used for selectively recessing the first active region 405A and subsequently refilling the region 405A by the semiconductor alloy on the basis of a selective epitaxial growth process. Since the semiconductor alloy 407 may be individually provided in the first active region 405A, a corresponding composition with respect to concentration profile, dopant content and the like may be specifically designed in order to obtain the desired transistor characteristics in the first active region 405A. For example, a certain amount of dopant concentration may be provided in the semiconductor alloy 407, wherein the dopant
- the mask layer 408 may be removed and the resulting surface topography may be
- Figure 4b schematically illustrates the semiconductor device 400 during a selective epitaxial growth process 412 for forming a semiconductor layer 413A and 413B on the first and second active regions 405 A, 405B.
- the material in the active prior to the deposition process 412, the material in the active
- 5 regions 405A, 405B may be selectively recessed in order to provide a substantially planar surface topography after the deposition process 412.
- the surface topography of the device 400 as shown in Figure 4b may be planarized, if desired, by depositing any appropriate dielectric material, such as silicon nitride, silicon dioxide and the like, and removing any excess material, thereby reliably exposing the layers 413 A, 413B while also obtaining a planar surface topography.
- FIG. 4c schematically illustrates the semiconductor device 400 at a further advanced manufacturing stage.
- respective gate electrodes 421 are formed on corresponding gate insulation layers 422 above the respective active regions 405 A, 405B, wherein the gate electrode 421 in the second active region 405B may be encapsulated by a respective spacer 415 and an appropriate cap layer 416.
- the gate electrode 421 in the second active region 405B may be encapsulated by a respective spacer 415 and an appropriate cap layer 416.
- the first active region 405 A may be completely covered by a mask layer 41 1.
- the semiconductor device 400 as shown in Figure 4c may be formed on the basis of the following processes.
- the gate electrodes 421 and the gate insulation layers 422 may be formed on the basis of well-established CMOS techniques, wherein the layers 413A, 413B
- the respective cap layers 416 may also be formed and, thereafter, the sidewall spacers 415 may be formed on the basis of well-established techniques.
- the mask layer 41 1 may be formed and may be patterned on the basis of well-established lithography techniques.
- Figure 4d schematically illustrates the semiconductor device 400 during an etch process 417 for creating respective recesses 417A, 417B adjacent to the gate electrode 421 with a corresponding offset defined by the sidewall spacers 415.
- the device 400 may be prepared for the selective epitaxial deposition of a semiconductor alloy in order to induce the desired type of strain in the remaining portion of the second active region 405B.
- substantially the same semiconductor alloy may be deposited in the recesses 417A, 417B as is provided for the material 407 in the first active region 405A.
- respective selective epitaxial growth techniques for silicon/ germanium are well established in the art and may be used for refilling the recesses 417A, 417B.
- any appropriate germanium content and dopant concentration may be incorporated as is required by device characteristics.
- the same type of semiconductor alloy may be used for the first and second active regions 405 A, 405B, nevertheless, the corresponding characteristics may be individually adapted.
- a high degree of flexibility in appropriately designing the strain characteristics in the first and second active regions 405A, 405B may be accomplished.
- even different types of semiconductor alloys may be used, depending on the overall device requirements.
- Figure 4e schematically depicts the semiconductor device 400 at a further advanced manufacturing stage.
- a respective semiconductor alloy 407C is formed in the respective recesses 417A, 417B, wherein, depending on device requirements, a certain degree of excess height may be provided with respect to the central portion of the semiconductor material 413B.
- the mask layer 411 as well as the sidewall spacers 415 and the cap layers 416 may be removed.
- highly selective etch recipes may be used, which are well established in the art.
- the further processing may be continued on the basis of well-established strategies, i.e., respective drain and source regions may be defined in the first and second active regions 405A, 405B in order to complete the transistor structures therein.
- the subject matter disclosed herein provides a technique for individually enhancing the transistor performance of N-channel transistors and P-channel transistors on the basis of embedded semiconductor alloy material providing a desired type of strain at least in a portion of a respective channel region.
- a single type of semiconductor alloy may be used in combination with a silicon-based architecture, wherein, irrespective of whether an SOI bulk configuration is considered, a substantially continuous semiconductor alloy may be formed in one of the active regions, for instance by providing the respective semiconductor alloy between the corresponding isolation structures and forming a respective capping layer of the initial semiconductor material, thereby providing a high degree of process compatibility with conventional approaches.
- the semiconductor alloy may be appropriately patterned so as to fill the silicon-based material in a central portion of the active region, thereby creating a different type of strain therein while nevertheless providing high process compatibility with conventional gate patterning and gate dielectric formation processes, at least in the central portion of the active region. Consequently, enhanced overall device performance may be obtained without unduly contributing to process complexity.
- the semiconductor alloy may be comprised of silicon/germanium, wherein the substantially continuous silicon/ germanium alloy may provide, in combination with an overlying semiconductor layer based on silicon, performance gain for N-channel transistors, while the patterned silicon/germanium alloy in the active region of the P-channel transistor may provide enhanced hole mobility therein.
- a semiconductor alloy having a smaller natural lattice constant compared to silicon may be used, thereby inducing inverse strain characteristics compared to the silicon/germanium alloy.
- the formation of the semiconductor alloy in the first and second active regions may be performed in a common process sequence, thereby providing reduced process complexity, while, in other illustrative embodiments, enhanced flexibility on designing the respective characteristics with respect to dopant concentration, type of alloy, concentration gradients therein, may be achieved by separately providing a respective semiconductor alloy in different transistor types.
- efficient selective epitaxial growth techniques may be used in combination with selective etch steps for recessing one or more of the active regions in a common process and subsequently refilling the recesses with an appropriate semiconductor alloy.
- the semiconductor alloy may be formed on the basis of an ion implantation process, wherein appropriate pre-amorphization steps may be used in combination with advanced anneal techniques for re-crystallizing the active regions after incorporating the desired atomic species for forming the semiconductor alloy.
- substantially the same masking regimes may be used as are previously described with respect to Figures la-4e, wherein, however, instead of selectively recessing the active regions and refilling the same, a corresponding mask may be used for an implantation process without requiring a selective removal of material of the active region.
- the corresponding mask layers may be provided in the form of resist masks, thereby contributing to a reduced process complexity.
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Description
Claims
Priority Applications (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| KR1020097011349A KR101378987B1 (en) | 2006-10-31 | 2007-10-26 | A semiconductor device comprising nmos and pmos transistors with embedded si/ge material for creating tensile and compressive strain |
| GB0907494A GB2455960B (en) | 2006-10-31 | 2007-10-26 | A semiconductor device comprising NMOS and PMOS transistors with embedded Si/Ge material for creating tensile and compressive strain |
| JP2009535278A JP5149301B2 (en) | 2006-10-31 | 2007-10-26 | Semiconductor device having NMOS and PMOS transistors with embedded Si / Ge material for generating tensile and compressive strains |
| CN200780041137XA CN101632167B (en) | 2006-10-31 | 2007-10-26 | A semiconductor device comprising NMOS and PMOS transistors with embedded SI/GE material for creating tensile and compressive strain |
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| DE1020060514920 | 2006-10-31 | ||
| DE102006051492A DE102006051492B4 (en) | 2006-10-31 | 2006-10-31 | Semiconductor device with NMOS and PMOS transistors with embedded Si / Ge material for generating a tensile deformation and a compression deformation and a method for producing such a semiconductor device |
| US11/748,902 US7741167B2 (en) | 2006-10-31 | 2007-05-15 | Semiconductor device comprising NMOS and PMOS transistors with embedded Si/Ge material for creating tensile and compressive strain |
| US11/748,902 | 2007-05-15 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| WO2008054678A1 true WO2008054678A1 (en) | 2008-05-08 |
Family
ID=39204765
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| PCT/US2007/022680 Ceased WO2008054678A1 (en) | 2006-10-31 | 2007-10-26 | A semiconductor device comprising nmos and pmos transistors with embedded si/ge material for creating tensile and compressive strain |
Country Status (2)
| Country | Link |
|---|---|
| KR (1) | KR101378987B1 (en) |
| WO (1) | WO2008054678A1 (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2012516555A (en) * | 2009-01-30 | 2012-07-19 | アドバンスト・マイクロ・ディバイシズ・インコーポレイテッド | Reducing semiconductor alloy thickness variations by reducing patterning non-uniformities prior to depositing a threshold controlled semiconductor alloy |
| CN102687254A (en) * | 2009-12-17 | 2012-09-19 | 应用材料公司 | Methods for forming NMOS epi layers |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9293466B2 (en) | 2013-06-19 | 2016-03-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Embedded SRAM and methods of forming the same |
Citations (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH09219524A (en) * | 1996-02-09 | 1997-08-19 | Toshiba Corp | Semiconductor device and manufacturing method thereof |
| US20050093021A1 (en) * | 2003-10-31 | 2005-05-05 | Ouyang Qiqing C. | High mobility heterojunction complementary field effect transistors and methods thereof |
| WO2005043590A2 (en) * | 2003-10-20 | 2005-05-12 | International Business Machines Corporation | Strained dislocation-free channels for cmos and method of manufacture |
| US20060019462A1 (en) * | 2004-07-23 | 2006-01-26 | International Business Machines Corporation | Patterned strained semiconductor substrate and device |
| US20060118878A1 (en) * | 2004-12-02 | 2006-06-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | CMOS device with selectively formed and backfilled semiconductor substrate areas to improve device performance |
| US20060160291A1 (en) * | 2005-01-19 | 2006-07-20 | Sharp Laboratories Of America, Inc. | Integration of biaxial tensile strained NMOS and uniaxial compressive strained PMOS on the same wafer |
| US20070196987A1 (en) * | 2006-02-21 | 2007-08-23 | Dureseti Chidambarrao | Pseudomorphic Si/SiGe/Si body device with embedded SiGe source/drain |
-
2007
- 2007-10-26 KR KR1020097011349A patent/KR101378987B1/en active Active
- 2007-10-26 WO PCT/US2007/022680 patent/WO2008054678A1/en not_active Ceased
Patent Citations (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH09219524A (en) * | 1996-02-09 | 1997-08-19 | Toshiba Corp | Semiconductor device and manufacturing method thereof |
| WO2005043590A2 (en) * | 2003-10-20 | 2005-05-12 | International Business Machines Corporation | Strained dislocation-free channels for cmos and method of manufacture |
| US20050093021A1 (en) * | 2003-10-31 | 2005-05-05 | Ouyang Qiqing C. | High mobility heterojunction complementary field effect transistors and methods thereof |
| US20060019462A1 (en) * | 2004-07-23 | 2006-01-26 | International Business Machines Corporation | Patterned strained semiconductor substrate and device |
| US20060118878A1 (en) * | 2004-12-02 | 2006-06-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | CMOS device with selectively formed and backfilled semiconductor substrate areas to improve device performance |
| US20060160291A1 (en) * | 2005-01-19 | 2006-07-20 | Sharp Laboratories Of America, Inc. | Integration of biaxial tensile strained NMOS and uniaxial compressive strained PMOS on the same wafer |
| US20070196987A1 (en) * | 2006-02-21 | 2007-08-23 | Dureseti Chidambarrao | Pseudomorphic Si/SiGe/Si body device with embedded SiGe source/drain |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2012516555A (en) * | 2009-01-30 | 2012-07-19 | アドバンスト・マイクロ・ディバイシズ・インコーポレイテッド | Reducing semiconductor alloy thickness variations by reducing patterning non-uniformities prior to depositing a threshold controlled semiconductor alloy |
| CN102687254A (en) * | 2009-12-17 | 2012-09-19 | 应用材料公司 | Methods for forming NMOS epi layers |
Also Published As
| Publication number | Publication date |
|---|---|
| KR20090092787A (en) | 2009-09-01 |
| KR101378987B1 (en) | 2014-03-28 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7741167B2 (en) | Semiconductor device comprising NMOS and PMOS transistors with embedded Si/Ge material for creating tensile and compressive strain | |
| US7879667B2 (en) | Blocking pre-amorphization of a gate electrode of a transistor | |
| US8274120B2 (en) | Technique for providing stress sources in transistors in close proximity to a channel region by recessing drain and source regions | |
| US8124467B2 (en) | Reducing silicide resistance in silicon/germanium-containing drain/source regions of transistors | |
| KR101148138B1 (en) | A cmos device comprising an nmos transistor with recessed drain and source areas and a pmos transistor having a silicon/germanium material in the drain and source areas | |
| TWI387009B (en) | Technique for reducing crystal defects in strained transistors by skewed pre-amorphization | |
| US20090321841A1 (en) | Cmos device comprising mos transistors with recessed drain and source areas and non-conformal metal silicide regions | |
| US8338274B2 (en) | Transistor device comprising an embedded semiconductor alloy having an asymmetric configuration | |
| KR101422791B1 (en) | A transistor having a strained channel region comprising a performance enhancing material component | |
| US8735237B2 (en) | Method for increasing penetration depth of drain and source implantation species for a given gate height | |
| US7585711B2 (en) | Semiconductor-on-insulator (SOI) strained active area transistor | |
| US7999326B2 (en) | Tensile strain source using silicon/germanium in globally strained silicon | |
| US20090001479A1 (en) | Transistor having reduced gate resistance and enhanced stress transfer efficiency and method of forming the same | |
| US7871877B2 (en) | Technique for strain engineering in silicon-based transistors by using implantation techniques for forming a strain-inducing layer under the channel region | |
| US7754555B2 (en) | Transistor having a channel with biaxial strain induced by silicon/germanium in the gate electrode | |
| US7939399B2 (en) | Semiconductor device having a strained semiconductor alloy concentration profile | |
| KR101378987B1 (en) | A semiconductor device comprising nmos and pmos transistors with embedded si/ge material for creating tensile and compressive strain |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| WWE | Wipo information: entry into national phase |
Ref document number: 200780041137.X Country of ref document: CN |
|
| 121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 07852963 Country of ref document: EP Kind code of ref document: A1 |
|
| DPE1 | Request for preliminary examination filed after expiration of 19th month from priority date (pct application filed from 20040101) | ||
| ENP | Entry into the national phase |
Ref document number: 2009535278 Country of ref document: JP Kind code of ref document: A |
|
| ENP | Entry into the national phase |
Ref document number: 0907494 Country of ref document: GB Kind code of ref document: A Free format text: PCT FILING DATE = 20071026 |
|
| NENP | Non-entry into the national phase |
Ref country code: DE |
|
| WWE | Wipo information: entry into national phase |
Ref document number: 0907494.9 Country of ref document: GB |
|
| WWE | Wipo information: entry into national phase |
Ref document number: 1020097011349 Country of ref document: KR |
|
| 122 | Ep: pct application non-entry in european phase |
Ref document number: 07852963 Country of ref document: EP Kind code of ref document: A1 |