[go: up one dir, main page]

WO2006081404A2 - Repeteur a couche physique dote d'un filtre temporel discret pour toute detection numerique et generation de retard - Google Patents

Repeteur a couche physique dote d'un filtre temporel discret pour toute detection numerique et generation de retard Download PDF

Info

Publication number
WO2006081404A2
WO2006081404A2 PCT/US2006/002899 US2006002899W WO2006081404A2 WO 2006081404 A2 WO2006081404 A2 WO 2006081404A2 US 2006002899 W US2006002899 W US 2006002899W WO 2006081404 A2 WO2006081404 A2 WO 2006081404A2
Authority
WO
WIPO (PCT)
Prior art keywords
filter
signal
filter stage
digital
stage
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Ceased
Application number
PCT/US2006/002899
Other languages
English (en)
Other versions
WO2006081404A3 (fr
Inventor
James A. Proctor, Jr.
Kenneth M. Gainey
Carlos M. Puig
James C. Otto
Lawrence W. Lamont, Jr.
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Widefi Inc
Original Assignee
Widefi Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Widefi Inc filed Critical Widefi Inc
Publication of WO2006081404A2 publication Critical patent/WO2006081404A2/fr
Publication of WO2006081404A3 publication Critical patent/WO2006081404A3/fr
Anticipated expiration legal-status Critical
Ceased legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04WWIRELESS COMMUNICATION NETWORKS
    • H04W88/00Devices specially adapted for wireless communication networks, e.g. terminals, base stations or access point devices
    • H04W88/02Terminal devices
    • H04W88/04Terminal devices adapted for relaying to or from another terminal or user
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B7/00Radio transmission systems, i.e. using radiation field
    • H04B7/14Relay systems
    • H04B7/15Active relay systems
    • H04B7/155Ground-based stations
    • H04B7/15528Control of operation parameters of a relay station to exploit the physical medium
    • H04B7/15542Selecting at relay station its transmit and receive resources

Definitions

  • the present invention relates generally to wireless local area networks (WLANs) and, particularly, the present invention relates to a discrete time bandpass filter capable of being used, for example, in a WLAN repeater.
  • WLANs wireless local area networks
  • a discrete time bandpass filter capable of being used, for example, in a WLAN repeater.
  • WLAN repeaters operating on the same frequencies have unique constraints due to the above spontaneous transmission capabilities and therefore require a unique solution to problems arising from the use of the same frequencies. Since repeaters use the same frequency for receive and transmit channels, some form of isolation must exist between the receive and transmit channels of the repeater. While some related systems such as, for example, CDMA systems used in wireless telephony, achieve channel isolation using sophisticated techniques such as channel coding, directional antennas, physical separation of the receive and transmit antennas, or the like, such techniques are not practical for WLAN repeaters in many operating environments such as in the home where complicated hardware or lengthy cabling is not desirable or may be too costly.
  • RF in circuit propagation delays may be used to facilitate rapid detection by allowing analog storage of received waveforms while signal detection and transmitter configuration take place within digital sections. Signal detection may be performed prior to the expiration of RF delay periods, thereby providing additional time to perform the required configuration for the system. Further an all digital delay line can be used to facilitate the performance of detect and delay in parallel in an all digital implementation.
  • RF delays previously implemented using Surface Acoustic Wave (SAW) filters can be replaced with a discrete bandpass filter in accordance with various exemplary embodiments. While SAW filters provide the capability to enable analog signal storage, to provide channel selection, to provide jammer suppression, to provide a "feed-forward" variable gain control path, and the like, they can be expensive to implement. Thus the exemplary discrete bandpass filter can further be used to replace delay line elements which can also be expensive to implement particularly where SAW filters are used.
  • discrete-time bandpass filter sampling delay lines can be used to replace SAW based delay lines digital samples or analog samples can be processed depending on implementation constraints such as die size and the like. For example in applications where die sizes are limited, the components associated with generating and processing digital samples may be too large or expensive to implement.
  • An alternative is to perform discrete-time sampling of analog waveforms avoiding conversion devices and other digital components.
  • a discrete-time analog bandpass filter can be configured to select a desired channel from undesired signals in an RF digital communications receiver.
  • the discrete time analog bandbass filter can include a preliminary filter stage configured to provide a decimation and/or a delay of an input signal to provide a decimated input signal.
  • An intermediate filter stage can be configured to provide bandpass filtering of the decimated input signal and a terminal filter stage configured to provide an interpolation and/or a delay of the filtered input signal.
  • a discrete-time analog bandpass filter can shape a spectrum of a transmitted signal in an RF digital communications transmitter.
  • the discrete time analog bandbasss filter for such shaping can also include a preliminary filter stage configured to provide a decimation and/or a delay of the transmitted signal to provide a decimated transmit signal.
  • An intermediate filter stage can be configured to provide a bandpass filtering of the decimated transmit signal to provide a filtered transmit signal.
  • a terminal filter stage can be configured to provide an interpolation and/or a delay of the filtered transmit signal.
  • a discrete-time analog bandpass filter has multiple filter stages including a preliminary filter stage, an intermediate filter stage, and a terminal filter stage, the discrete-time analog bandpass filter comprising at least a decimating filter, an interpolating filter, and a single-rate filter.
  • a bandpass frequency range associated with the discrete time analog bandpass filter is translated between a first range and a second range by multiplication of a frequency associated with the decimating filter, the interpolating filter, and the single-rate filter by a periodic signal.
  • a sampling rate associated with one or more of the preliminary filter stage, the intermediate filter stage, and the terminal filter stage is adjustable. Further, a center frequency associated with the one or more of the preliminary filter stage, the intermediate filter stage, and the terminal filter stage is adjustable. A pass bandwidth associated with the one or more of the preliminary filter stage, the intermediate filter stage, and the terminal filter stage is adjustable. A stop bandwidth associated with the one or more of the preliminary filter stage, the intermediate filter stage, and the terminal filter stage is adjustable. A stop band attenuation associated with the one or more of the preliminary filter stage, the intermediate filter stage, and the terminal filter stage is adjustable, where different stop band attenuations are included associated with different frequency ranges, for rejecting known signals.
  • a group delay associated with the one or more of the preliminary filter stage, the intermediate filter stage, and the terminal filter stage is adjustable.
  • the frequency response associated with the one or more of the preliminary filter stage, the intermediate filter stage, and the terminal filter stage is adaptive in such a way as to minimize an error signal constructed from an output of the one or more.
  • a discrete-time analog bandpass filter is configured to perform a discrete-time delay line function, and a discrete-time filter function performed in parallel with a detection function, such as where the discrete- time delay line function the discrete-time filter function are performed as a continuous amplitude sampled delay line function.
  • the discrete time analog bandpass filter and in particular the discrete-time filter function is implemented using a sum of weighted currents derived from the sampled delay line and implemented using one or more of a resistor ratio, a variable resistive structure including a Field Effect Transistor.
  • the discrete-time delay line function is implemented as a digitally sampled delay line having quantized samples and the detection function is performed using the quantized samples in parallel with the discrete-time filter function.
  • the detection is performed by another circuit in parallel with the delay line and filter structure.
  • the discrete time delay line function can also be performed using a discrete time sampled delay line to compensate for a delay of a signal detection circuit such that control action is performed prior to a detected signal being available at an output of the discrete time sampled delay line and samples generated from the discrete time sampled delay line are input to multiple filters included in a detector circuit such as a correlator or alternatively a power detector.
  • the discrete-time sampled delay line and the multiple filter structure can include a variable gain amplifier, automatic gain control circuit including the variable gain amplifier, or the like. Further, the power detection circuit can generate a power detection output, and wherein the automatic gain control circuit including the variable gain amplifier. The power detection circuit can be configured to receive an input associated with the discrete-time sampled delay line or can be configured to receive an external input.
  • the exemplary discrete time analog bandpass filter can be located in a wireless communication system, network or the like and further can be implemented in a device such as wireless repeater, operating using, for example, a time division duplexed protocol.
  • FIG. 1 is a diagram illustrating the placement of an exemplary discrete time bandpass filter in an Intermediate Frequency (IF) processing path in accordance with various exemplary embodiments.
  • IF Intermediate Frequency
  • FIG. 2 is a diagram illustrating various stages of an exemplary discrete time bandpass filter in an Intermediate Frequency (IF) processing path in accordance with various exemplary embodiments.
  • IF Intermediate Frequency
  • FIG. 3 is a diagram illustrating an exemplary stage 1 of the discrete time bandpass filter in accordance with various exemplary embodiments.
  • FIG. 4 is a graph illustrating exemplary responses of stage 1 of FIG. 3, in accordance with various exemplary embodiments.
  • FIG. 5 is a diagram illustrating an exemplary stage 2 of the discrete time bandpass filter in accordance with various exemplary embodiments.
  • FIG. 6 is a graph illustrating exemplary responses of stage 2 of FIG. 5, in accordance with various exemplary embodiments.
  • FIG. 7 is a diagram illustrating an exemplary stage 3 of the discrete time bandpass filter in accordance with various exemplary embodiments.
  • FIG. 8 is a graph illustrating exemplary responses of stage 3 of FIG. 7, in accordance with various exemplary embodiments.
  • FIG. 9 is a diagram illustrating an exemplary stage 4 of the discrete time bandpass filter in accordance with various exemplary embodiments.
  • FIG. 10 is a diagram illustrating an exemplary stage 5 of the discrete time bandpass filter in accordance with various exemplary embodiments.
  • FIG. 11 is a diagram illustrating components capable of being replaced with an exemplary discrete-time bandpass unit in accordance with various exemplary embodiments.
  • FIG. 12 is a circuit diagram illustrating various hardware components associated with an exemplary repeater configuration.
  • FIG. 13 is a circuit diagram further illustrating various hardware components associated with signal processing in an exemplary repeater configuration capable of implementing a discrete time filtering in accordance with the present invention.
  • the discrete time bandpass filter of the present invention can provide a discrete time delay line in either digital or analog to compensate for the delay in detection of a signal in a wireless repeater.
  • the present invention can be used to minimize or eliminate clipping of retransmitted signals from the wireless repeater which can operate using a TDD frequency translation scheme.
  • An exemplary delay line can be used to perform discrete time filtering such as FIR, HR, multi-rate or the like, by inputting delay line output to multiple selectable filters, such as filters with selectable taps, correlation filters, power detection filters which can be used as inputs to the wireless repeater, or the like.
  • Output of the exemplary delay line can be used to control a variable gain adjustment affecting the output signal level from one/all of the filters or the delay line. It will be appreciated that a variable gain element in the discrete-time sampled delay line and multiple filters can constitute at least part of an automatic gain control unit or circuit.
  • an exemplary discrete-time analog bandpass filter 110 containing for example a discrete-time analog bandpass element 103 for use at intermediate frequencies (IF) in the range 400-600 MHz can be designed for operation using parameters as outlined hereinbelow. It should be noted that while described as a discrete time analog bandpass filter, the exemplary filter can also be implemented as an analog filter.
  • the IF input signal 101 which can be generated in a manner typical in the art, such as from IF converter 100 including an In-phase (I) Data and Quadrature (Q) Data signal mixed with a Local Oscillator (LO).
  • the IF input signal 101 can be processed in the anti aliasing filter 102, and be input into a first processing stage of the discrete-time analog bandpass filter element 103.
  • the output of the discrete-time analog bandpass filter element 103 can be input to an analog reconstruction filter 104 and an IF output signal 105 can be generated.
  • the IF output signal 105 can further be output to an Automatic Gain Controller (AGC) 106 for further processing as will be appreciated by one of ordinary skill in the art.
  • AGC Automatic Gain Controller
  • Filter characteristics used in accordance with various exemplary embodiments are shown in Table 1. It should be noted that the sampling aperture jitter is based on 1 degree of jitter at 600 MHz. Accordingly, the exemplary filter is centered at the upper end of the IF range, so that the more challenging aspects of _ implementation can be addressed.
  • the exemplary filter uses sampled data, aliased pass bands are responded to at the input, and alias pass band images are generated at the output. Therefore, as noted and as illustrated in FIG. 1, the analog anti-alias filter 102 such as a lowpass filter must be inserted at the input to the discrete-time analog bandpass filter element 103, and the analog reconstruction filter 104 must be inserted at the output of the discrete-time analog bandpass filter element 103.
  • the exemplary filter is implemented as a discrete-time, continuous- amplitude filter, so that ADCs and DACs are not used. Feasibility of an exemplary discrete time filter in accordance with various exemplary embodiments can preferably be evaluated separately for each of the filter stages to be described hereinafter. It will be appreciated that simplified, but still useful filter configurations can be obtained by using some, but not all, of the stages. It may further be possible to reduce the number of taps in some stages, so that the tap counts shown should be taken as starting points, for example for illustrative purposes.
  • the following issues merit consideration and can include for example, sampling rate, number of taps, filter coefficient ratio tolerance, maximum feasible tap attenuation, parasitic leakage paths (especially reactive), voltage droop noting that tap coefficients could be adjusted to partially compensate for predictable droop, clock jitter, aperture jitter, phase noise, signal integrity, including linearity, harmonic distortion, intermodulation, thermal noise, switching noise, dynamic range, stage-to-stage isolation, crosstalk, filter-to-filter isolation where 2 or more filters reside on the same chip.
  • the filter design can include five stages, as shown in FIG 2.
  • the output of the analog anti-alias filter 102 can be input to a Stage 1 201 of the discrete-time analog bandpass filter element 103.
  • the Stage 1 201 is a 2: 1 decimator and can be followed by a Stage 2 202 which is a 4: 1 decimator. Both the Stage 1 201 and the Stage 2 202 use a polyphase implementation.
  • a Stage 4 204 and a Stage 5 205 can use the same filter coefficients as the Stage 1 201 and the Stage 2 202, but are configured as polyphase interpolators.
  • a Stage 3 303 can be a steep-skirted bandpass filter, which is run at one-eighth of the input or output sampling rate of the discrete-time analog bandpass filter element 103.
  • Input and output sampling rates for each stage are shown in Table 2, both for the 600 MHz IF used in the sample design, and for the general case. With these sampling rates, the lowest-frequency alias is centered at 2143 MHz. Thus, the anti- alias and reconstruction filters must have sufficient attenuation at 2143 MHz to achieve the desired distortion level.
  • the Stage 1 201 can include an input sampler 302, such as an input sample-and-hold stage, which can receive an input from IF signal input 301.
  • the Stage 1, 201 further includes two delay lines such as a 42 tap Finite Impulse Response (FIR) filter 303 and a 21 clock cycle delay line 304, and a summer 307, and an output sampler such as an inversion sampler 308 configured, for example, to invert every other sample output from the summer 307.
  • FIR Finite Impulse Response
  • the 42 tap FIR filter 303 can be clocked with a 1371.5 MHz Phase 1 clock 305 and is configured as a finite impulse response (FIR), transversal filter, or the like, which can function as a delay line.
  • the 21 clock cycle delay line 304 can be clocked with a 1371.5 MHz Phase 2 clock 306 and is configured as a simple delay line.
  • the output of the 42 tap FIR filter 303 and the 21 clock cycle delay line 304 are added in the summer 307, which is updated at half the input sampling frequency in inversion sampler 308.
  • the continuous-time analog input signal can be sampled at 2743 MHz using, for example, a fast sample-and-hold circuit or the like as will be appreciated by one of ordinary skill in the art.
  • Two half-frequency clock phases at 1371.5 MHz and 180 degrees out of phase from each other, such as the 1371.5 MHz Phase 1 clock 305 and the 1371.5 MHz Phase 2 clock 306, are generated from the 2743 MHz clock.
  • the 1371.5 MHz Phase 1 clock 305 and the 1371.5 MHz Phase 2 clock 306 can be used to clock the "odd" beat samples into the 42 tap FIR filter 303 and the "even" beat samples into the 21 clock cycle delay line 304.
  • the outputs of the 42 tap FIR filter 303 and the 21 clock cycle delay line 304 are summed as noted above in summer 307 and re-sampled in inversion sampler 308 at an output sampling rate associated with the 1371.5 MHz Phase 1 clock 305.
  • the inversion sampler 308 which, as noted, uses the 1371.5 MHz Phase 1 clock 305, inverts the polarity of every other sample.
  • the alternate sample polarity inversion effectively multiplies the output signal by a 685.75 MHz sampled sine wave yielding a single mixing product at 85.75 MHz, which serves as an internal "second IF.”
  • the Stage 3 203 bandpass filter element can be centered at 85.75 MHz.
  • the output of the inversion sampler 308 can be input to Stage 2 at 309.
  • Tap coefficients for the 42 tap FIR filter 303 are symmetrically equal. - Accordingly coefficients 1 and 42 are equal, coefficients 2 and 41 are equal, coefficients 3 and 40 are equal, and so on.
  • Tap coefficients may either be positive, such as non-inverting or negative such as inverting.
  • the taps with the smallest ratios such as taps located at the filter's ends can have the value of, for example, 0.000270 which corresponds to an attenuation of 71.4 dB.
  • the Stage 1 201 filter element frequency response 410 and 420 and a group delay curve 430 are shown in FIG. 4.
  • trace 411 shows the response from around 0 to around 1200 MHz.
  • the vertical dashed lines in the vicinity of 412 show the approximate location of the 40 MHz wide passband; and the vertical dashed lines in the vicinity of 413 show the corresponding image.
  • the narrow scale frequency response graph 420 shows a portion of the pass band such as from 421 to 422.
  • the group delay graph 430 shows trace 431 which indicates a relatively constant group delay at approximately 15 ns across the frequency spectrum from around 570 MHz to around 630 MHz. It should be noted that the graphs 410, 420, and 430 do not reflect the inversion of alternate samples at the Stage 1 output sampler.
  • FIG. 5 a diagram for Stage 2 202, which can be used to implement a decimate-by-4 polyphase filter, is shown in FIG. 5.
  • the Stage 2202 can include three 12-tap FIR filters 502, 503, and 504 having three different coefficient sets respectively.
  • the Stage 2202 can further include a 6 tap delay line 505, an output summing node 506, and an output sampler 507. It should be noted that in the Stage 2202, there is no alternate sample polarity inversion in the output sampler. Input samples arrive from the Stage 1 201 at 501 at a 1371.5 MHz rate.
  • phase 520, 530, 540, and 550 are generated from the basic 1371.5 MHz clock.
  • the four phases 520, 530, 540, and 550 are used to clock every fourth sample into a given branch in, for example, a round robin order such as from top to bottom and so on.
  • filter coefficients are different for the three 12-tap FIR filters 502, 503, and 504, the smallest filter coefficient is, for example, 0.000632, which corresponds to an attenuation of 64.0 dB.
  • the output of the three 12-tap FIR filters 502, 503, and 504, and the 6 tap delay line 505 can be output and combined in a summer 506, and sampled in a sampler 507 at 342.875 MHz clock Phase 1 520 for output to Stage 3 203 at 508.
  • the frequency response and group delay for the Stage 2 202 is shown in FIG. 6.
  • wide scale frequency response graph 610 the vertical dashed lines in the vicinity of 611 and in the vicinity of 612 demarcate a 40 MHz passband, with the vertical dashed lines in the vicinity of 612 showing the image with the lowest frequency.
  • the passband region is noted with greater resolution, for example, between around 621 and around 622.
  • the group delay graph 630 is shown where trace 631 is relatively flat at around 18 ns across the passband.
  • the Stage 3 203 filter element can be a long FIR filter 622 operating at a sampling rate of 342.875 MHz 630. It will be appreciated that by using the term "long" in connection with the FIR filter 622, an approximation of an Infinite Impulse Response filter is intended. Such filters can use a large number of taps or can be designed in a manner to approximate an HR response as will be appreciated.
  • the response of the FIR filter 622 is symmetric with respect to an 85.71875 MHz center frequency, which is exactly one quarter of the sampling rate. Note that the filter's center frequency (85.71875 MHz) is slightly different from the "second IF" (85.875 MHz).
  • the specific choice of center frequency yields a stage 3 design in which around half of the coefficients are zero.
  • the FIR filter 622 has an order of 294, such as 0 to 294 coefficients or 295 total coefficients. Of the 295 coefficients, only 147 have non-zero values. The smallest coefficient has the value of, for example, 0.000108775 relative to the value of the center tap, which requires an attenuation of 79.3 dB. It will further be appreciated that samples generated from a sampler 620 can be output to the Stage 4 204 at 621.
  • the frequency response and group delay for the Stage 3 203 is shown in FIG. 8.
  • wide scale frequency response graph 810 the vertical dashed lines in the vicinity of 812 demarcate an approximate 20 MHz passband centered at 85.71875 MHz as noted above, section 811 shows the low frequency stop band with a corresponding high frequency stop band to the right of passband section 812.
  • the narrow scale frequency response graph 820 the passband region is noted with greater resolution, for example, between around 822 and around 823 centered, as noted at 821 and around 85.71875 MHz.
  • the group delay graph 830 is shown where trace 831 is relatively flat at around 428 ns across the passband.
  • the Stage 4 204 is a 1 :4 polyphase interpolator using three 12-tap FIR filters 902, 903, and 904 having three different coefficient sets respectively and a 6 tap delay line 905 in the manner described, for example, in connection with FIG. 5, arranged as in FIG. 9.
  • Samples are received from Stage 3 at 901 a 342.875 MHz sampling rate.
  • Each input sample is clocked into each of the four branches associated with the three 12-tap FIR filters 902, 903, 904, and the 6 tap delay line 905, which are updated at the same time.
  • the equivalent of a single pole, quadruple throw (1P4T) rotary switch 906 steps through positions at a 1371.5 MHz rate 909, sampling each of the four branch values before updating in an inversion sampler 907 which is configured to invert the polarity of eveiy other sample converting the 85.875 MHz "second IF" back to 600 MHz for output to the Stage 5 205 at 908.
  • an inversion sampler 907 which is configured to invert the polarity of eveiy other sample converting the 85.875 MHz "second IF" back to 600 MHz for output to the Stage 5 205 at 908.
  • the Stage 5 205 is a 1 :2 polyphase interpolator using components such as a 42 tap Finite Impulse Response (FIR) filter 1002 and a 21 clock cycle delay line 1003 as described above, for example, in connection with the Stage 1 201.
  • the output from the Stage 4, 204 can be input to the 42 tap Finite Impulse Response (FIR) filter 1002 and the 21 clock cycle delay line 1003 for processing in accordance with a 1371.5 MHz clock 1008.
  • the output of the 42 tap Finite Impulse Response (FIR) filter 1002 and the 21 clock cycle delay line 1003 can be sampled by the equivalent of a rotary switch 1004 which can be input to sampler 1005.
  • the output at 1006 is the IF signal output which can be gain controlled or the like as noted above. -
  • the present invention can be used to replace components which may be expensive or redundant in certain wireless repeaters.
  • FIG. 11 a more common approach to performing repeating in accordance with various exemplary embodiments, is shown for example in FIG. 11.
  • the antenna 1100 transforms received radio waves to a voltage signal and feeds the voltage signal to an isolator 1105.
  • the isolator may not be included depending upon the type of different antenna configurations used. Two of these embodiments including such antenna configurations will be described below.
  • the isolator 1105 allows a signal to pass from the antenna 1100 to a Low Noise Amplifier (LNA) 1110 and from a power amplifier 1125 to the antenna 1100, but blocks or isolates the LNA 1110 from the power amplifier 1125.
  • LNA Low Noise Amplifier
  • Other embodiments of the isolator 1105 could include, but are not limited to, circulators, directional couplers, splitters, and switches. For instance, switches may be used with the dual directional antenna configuration.
  • a signal received and transformed by the antenna 1100 passing through the isolator 1105 is fed to the LNA 1110, which amplifies the signal and sets the noise level at that point.
  • a signal amplified by the LNA 1110 is fed to an RF splitter 1115, which performs an RF power splitting, or coupling, function on the signal to split the signal into two different paths for frequency Fl and F2 for example.
  • the splitter 1115 could also be a directional coupler or any device that can separate one signal into two signals.
  • the antenna 1100, the LNA 1110 and the RF splitter 1115 are the primary components forming a receiver in an exemplary repeater. Further, one skilled in the art will readily recognize that the antenna 1100, the power amplifier 1125, the amplifier 1130, the filter 1135, the switch 1145 and the mixer 1150 are the primary components forming a transmitter in an exemplary repeater.
  • the antenna 1100 and isolator 1105 could be replaced with dual antennas isolated by directivity or polarization, or other techniques known to those skilled in the art. Such dual antennas could be connected to the LNA 1110 and the power amplifier 1125.
  • the output of the splitter 1115 can be input to an exemplary discrete-time bandpass filter unit 1116 as described herein wherein mixers 1120, 1121 can act as frequency conversion devices that mix signals passed from the splitter 1115 with signals output from the local oscillators 1140, 1141 at respective frequencies designated as LOl, LO2 to produce intermediate frequency (IF) or typically lower frequency signals.
  • IF intermediate frequency
  • the local oscillators 1140, 1141 are tuned to the different frequencies LOl, LO2 such that two different signals at two different frequencies fed from the splitter 1115 can be converted to a common IF frequency.
  • the mixers 1120 and 1121 can be integrated into the discrete-time bandpass filter 1116 or can be used externally to feed splitters 1123 and 1123 which are integrated into the discrete-time bandpass filter 1116.
  • the splitters 1123, 1124 which operate the same as the splitter 1115 described above, separate the IF signals output from the respective mixers 1120, 1121 into two different paths.
  • One path from each of the splitters 1123, 1124 goes to delay lines or delay line filters 1160, 1161, respectively, while the other path from each of the splitters 1123, 1124 goes to detection filters 1165, 1166, respectively.
  • delay line filters 1160, 1161 and detection filters 1165, 1166 can be integrated into the discrete time bandpass filter unit 1116.
  • the delay line filters 1160, 1161 have a sufficient time delay such that the detection and control unit 1162 can detect which of the two RF frequencies is present and perform control functions described below prior to the signals being available at the output of the delay line filters 1160, 1161, as detectors 1170, 1171 are in parallel with the delay line filters 1160, 1161 within the discrete- time bandpass filter unit 1116. It should be noted that if it is acceptable to truncate a portion of the first part of the RF signal, then the delay line filters 1160, 1161 would not need specified delays.
  • the mixers 1120, 1121, the splitters 1123, 1124 and the delay line filters 1160, 1161 are the primary components forming a frequency converter in the exemplary repeater.
  • the detection filters 1165, 1166 in the detection and control unit 1162 also perform the same type of band pass filtering as the delay line filters 1160, 1161, and thus can be integrated into the discrete-time bandpass filter unit 1116.
  • the main difference is that the detection filters 1165, 1166 are preferably fast filters without specified long time delays.
  • the detection filters 1165, 1166 preferably do not require the same level of filtering performance as the delay line filters 1160, 1161, although one skilled in the art would recognize that varying filter performance within the confines of performing the filtering objective can be a design choice notwithstanding the challenges of incorporating the respective functions into the discrete-time bandpass filter element 1116 in accordance with various exemplary embodiments.
  • filters or devices other than band pass filters might be used to perform the above discussed band pass functions.
  • Power detectors 1170, 1171 are simple power detection devices that detect if a signal is present on either of the respective frequencies Fl, F2 and provide a proportional voltage output if the signal is present.
  • Many types of analog detectors that perform this function may be used and can either be integrated or can be external devices.
  • detectors could include, but are not limited to, diode detectors. Such diode detection could be performed at RF, IF or base band. Detectors providing higher performance than simple power detectors may also be used. These detectors may be implemented as matched filters at RF or IF using SAW devices, and matched filtering or correlation at base band after analog to digital conversion.
  • the power detectors 1170, 1171 are used to determine the presence of a wireless transmission on one of the two IF channels by comparing signals on the two IF channels with a threshold.
  • a threshold could be predetermined or calculated using for example, a portion of the discrete-time bandpass filter element 1116 based on monitoring the channels over time to establish a noise floor.
  • the power detectors 1170, 1171 may be used to determine start and stop times of a detected transmission.
  • the proportional voltage output by one of the power detectors 1170, 1171 in response to signal detection will be used by the microprocessor 1185 to control the retransmission of the signal.
  • the power detection can be placed earlier or later in the signal processing path, as it is possible to detect signals so that the retransmission process may be switched on or off.
  • techniques for determining or limiting transmission time can be employed, including but not limited to placing a time limit on retransmission using a timer.
  • the filters 1175, 1176 are low pass filters and preferably have narrower bandwidths than the detection filters 1165, 1166.
  • the filters 1175, 1176 are required to remove the high frequency components that remain after signal detection in the power detectors 1170, 1171 and to provide an increase in signal to noise ratio by providing processing gain by reducing the detection signal bandwidth.
  • the signals output from low pass filters 1175, 1176 are input to conventional analog to digital converters 1180, 1181. It will further be appreciated that while analog to digital converters 1180 and 1181 are shown as being outside the discrete-time bandpass filter unit 1116.
  • digital to analog converters may be used in place of analog to digital converters 1180 and 1181 and a set of analog to digital converters can be used, for example, at the output of the splitters 1123 and 1124, inside the discrete-time bandpass filter unit 1116, although, as noted, such a configuration can lead to additional expense.
  • the analog to digital converters 1180, 1181 convert the analog signal representing the detected power of the radio frequency RP signals power envelopes to digital signals in a manner well known to those skilled in the art, the resulting digital signals are sent to the microprocessor 1185.
  • the microprocessor 1185 which can also be described as a logic state machine, digital signal processor, or other digital processing and control device, can be programmed to implement all necessary control algorithms to, with a high probability of certainty, detect the presence of either Fl or F2 and initiate appropriate control functions.
  • comparator detectors (not shown) with adjustable threshold controls may be used in place of the analog to digital converters 1180, 1181 and the microprocessor 1185 particularly in an analog implementation of the discrete-time bandpass filter unit 1116.
  • control outputs of the microprocessor 1185 could be alternatively connected directly to digital gates to control the switching where input to these gates is taken directly from the comparator detector outputs. Further input to the digital logic may come from the microprocessor 1185 to allow for override control to the settings provided from the comparator detector's output.
  • microprocessor 1185 would continue to control the detection and display functions, but; however, it is likely the control of the variable gain amplifier 1130 would be controlled directly from the power detectors 1170, 1171 using analog signals.
  • Logarithmic amplifiers (not shown) can work off the envelope of the low pass filters can control the functions of an exemplary automatic gain control.
  • Feedback to a user can be controlled by the microprocessor 1185 via an indicator 1190 which could be, but is not limited to, a series of light emitting diodes.
  • Feedback to the user could be an indication that the wireless repeater 200 is in an acceptable location such that either or both frequencies from the wireless access point 100 and the client device 105 can be detected, or that power is supplied to the wireless repeater 200.
  • the microprocessor 1185 controls switches 1145, 1155.
  • the switch 1155 is switched to allow the detected signal, either on Fl or F2, which is at an IF frequency, to be routed to the input of a frequency converter 1150, which is another frequency translation device similar to the mixers 1120, 1121.
  • the microprocessor 1185 will set the switch 1145 to allow a signal from the appropriate one of the local oscillators 1140, 1141 to be routed to the mixer 1150 so that the IF frequency at the input to the frequency converter 1150 is translated to the proper frequency at the output thereof.
  • a physical layer repeater circuit 1200 is shown for receiving on two frequency channels.
  • a local oscillator LO 1 1201 can be used to drive one set of receive and transmit channels for down-conversion and up-conversion through an input mixer 1210 on the receive side and an output mixer 1235 on the transmit side.
  • the input mixer 1210 mixes a signal received from, for example, an antenna and inputs the mixed signal to amplifier 1212 as will be appreciated.
  • the output of amplifier 1212 passes through a bandpass filter element 1214 the output of which is transferred to amplifier 1216 at intermediate frequency of, for example, 594 MHz.
  • the output of the IF stage amplifier 1216 is transferred to analog-to-digital converter (ADC) 1218 which is preferably a 14 bit converter.
  • ADC analog-to-digital converter
  • the other set of receive and transmit channels are coupled to LO 2 1202, which is used for down down-conversion and up-conversion through an input mixer 1211 on the receive side and an output mixer 1236 on the transmit side.
  • the input mixer 1211 mixes a signal received from, for example, an antenna and inputs the mixed signal to amplifier 1213 as will be appreciated.
  • the output of amplifier 1213 passes through a bandpass filter element 1215 the output of which is transferred to amplifier 1217 at intermediate frequency of, for example, 462 MHz.
  • the output of the IF stage amplifier 1217 is transferred to ADC converter 1219 which is also preferably a 14 bit converter.
  • the ADC converters 1218 and 1219 are driven, for example, at 132 MHz sampling by a clock generated from divider 1205, which is coupled to an LO 3 1203.
  • the LO 1 1201, the LO 2 1202 and the LO 3 1203 are all coupled to a reference source 1204 which generates, for example, a 2112 MHz clock reference.
  • a reference source 1204 which generates, for example, a 2112 MHz clock reference.
  • the outputs of the ADC 1218 and the ADC 1219 are coupled to dedicated signal processing blocks such as a signal processing block A (SPBA) 1220 and a signal processing block B (SPBB) 1221.
  • SPBA signal processing block A
  • SPBB signal processing block B
  • the SPBA 1220 and the SPBB 1221 are coupled with a signal processing bus 1222.
  • a state machine 1240 can be used to help control the operation of the repeater by generating an output state or state vector Si + 1 1242 based on a previous state or state vector Si 1241 as will be appreciated by one of ordinary skill in the art.
  • the SPBA 1220 and the SPBB 1221 When a packet is ready to be retransmitted, the SPBA 1220 and the SPBB 1221 output the baseband data to the multiplexer 1228 which selects the appropriate one of the SPBA 1220 and the SPBB 1221 for output based on which channel the signal was detected and subsequently processed on.
  • the output of the multiplexer 1228 which is typically a 14 to 16 bit digital value is coupled to a digital-t ⁇ -analog converter (DAC) 1229 which outputs an analog signal.
  • DAC digital-t ⁇ -analog converter
  • the analog output of the DAC 1229 is coupled to a low pass filter (LPF) element 1230 to remove any quantizing noise and the output of the LPF element 1230 is coupled as a modulating input to a vector modulator (VM) 1231 a digital IF frequency signal at for example, 528 MHz to begin up-conversion.
  • VM vector modulator
  • the output of the VM 1231 is input to an amplifier 1232 the output of which is coupled to a bandpass filter (BPF) element 1233.
  • BPF bandpass filter
  • the output of BPF element 1233 is coupled to an RF switch 1234 and depending on which channel the information is to be repeated on, the RF switch 1234 will direct the signal to an output mixer 1235 or an output mixer 1236, where the modulated IF signal will be mixed with a 3006-3078 MHz signal from LO 1 1201 or an 1960-2022 MHz signal each with a 5.8 MHz offset. It will further be appreciated that under certain circumstances, signal samples from the SPBA 1220 and the SPBB 1221 can be stored in a memory such as a memory 1250.
  • an exemplary physical layer repeater is capable of receiving two different frequencies simultaneously, determining which channel is carrying a signal associated with, for example, the transmission of a packet, translating from the original frequency channel to an alternative frequency channel and retransmitting the frequency translated version of the received signal on the alternative channel. Details of basic internal repeater operation in accordance with various embodiments may be found, for example, in co-pending PCT Application No. PCT/US03/16208.
  • the physical layer repeater can receive and transmit packets at the same time on different frequency channels thereby extending the coverage and performance of the connection between an AP and a client, and between peer-to-peer connections such as from one client unit to another client unit.
  • the repeater When many units are isolated from one another, the repeater further acts as a wireless bridge allowing two different groups of units to communicate where optimum RF propagation and coverage or, in many cases, any RF propagation and coverage was not previously possible.
  • a series of digital signal processing functions can be used to perform, for example, detection and delay.
  • a physical layer repeater scenario 1300 is shown where various digital filter components are connected to provide filtering functions.
  • Digital data 1301 received from, for example, an ADC can be input at a digital interface 1303 according to data clock 1302 at a clocking rate of 132 MHz.
  • Portions of the digital signal can be input to an auxiliary digital filter 1304 the output of which can be used, inter alia, for power detection at a power detector and comparator 1305.
  • the signal level threshold for at least initial or coarse detection can be established in the power detector and comparator 1305 with a threshold THRESH_P 1307.
  • the output of the power detector and comparator 1306 would accordingly be a signal indicative that the threshold has been crossed such as a DETECT_P 1308 signal.
  • a coarse channel width detection signal can also be output as a 20/40 MHz 1309 signal.
  • the digital signal can also be coupled to a correlator detector and comparator 1320, which receives the filtered output signal from the auxiliary digital filter 1304.
  • the correlator detector and comparator 1320 can be provided with a comparator threshold input such as a THRESH_C 1306.
  • the correlator detector and comparator 1320 determines the presence of orthogonal frequency division multiplexing (OFDM) and the presence of a barker signal indicating the use of direct sequence (DS) spread spectrum modulation. Accordingly, the output of the correlator detector and comparator 1320 is an OFDM DETECT signal 1322, a BARKER_C DETECT signal 1323, and a phase estimate 1321.
  • the correlator detector and comparator 1320 can also output a more refined indication of the channel width for example as a 20/40 MHZ signal 1324.
  • the processed outputs 1325 can be forwarded to an 802.11 demodulator.
  • the digital signal 1301 can also be forwarded to a digital delay pipeline 1310, where it can be delayed until certain processing has been conducted as will be appreciated.
  • a 20 MHz digital filter 1312 can be used to process a signal transmitted on a 20 MHz channel or a 40 MHz digital filter 1313 can be used to process a signal transmitted on a 40 MHz channel.
  • An additional digital filter 1314 can be used to conduct additional filtering.
  • the digital filters can be coupled to each other and to additional signal processing blocks such as the signal processing blocks A 1220 and B 1221 as shown in Figure 12, through an inter signal processing block (ISPB) bus 1311 which is also shown in Figure 12 as the bus 1222.
  • ISPB inter signal processing block
  • the output of the appropriate one or more of the digital filters can be input to multiplexer 1315 where control inputs for 40 MHz 1318 and 20 MHz 1319 can be used to select which of the filter outputs will be transmitted.
  • the output of a modulator can also be coupled to the multiplexer 1315 for transmitting information demodulated from the signal if appropriate.
  • the output of the multiplexer 1315 is input to a frequency converter and interpolator 1316 for up conversion and output at 1330 to the RF transmitter section (not shown).

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Radio Relay Systems (AREA)
  • Transceivers (AREA)

Abstract

Selon la présente invention, un élément de filtre passe-bande temporel discret (103) possédant plusieurs étages (201, 202, 203, 204, 205) peut être utilisé dans un système de communication de protocole radio duplex à répartition dans le temps comprenant un réglage de puissance automatique. Un filtre passe-bande temporel discret est utilisé pour engendrer un retard et peut remplacer des filtres SAW dans un répéteur de translation de fréquences sans fil.
PCT/US2006/002899 2005-01-28 2006-01-27 Repeteur a couche physique dote d'un filtre temporel discret pour toute detection numerique et generation de retard Ceased WO2006081404A2 (fr)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US64738505P 2005-01-28 2005-01-28
US60/647,385 2005-01-28

Publications (2)

Publication Number Publication Date
WO2006081404A2 true WO2006081404A2 (fr) 2006-08-03
WO2006081404A3 WO2006081404A3 (fr) 2007-06-07

Family

ID=36741070

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2006/002899 Ceased WO2006081404A2 (fr) 2005-01-28 2006-01-27 Repeteur a couche physique dote d'un filtre temporel discret pour toute detection numerique et generation de retard

Country Status (1)

Country Link
WO (1) WO2006081404A2 (fr)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2008076248A1 (fr) * 2006-12-13 2008-06-26 Powerwave Technologies, Inc. Générateur de signal de transition d'avant en arrière duplex à répartition dans le temps

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5349463A (en) * 1990-08-17 1994-09-20 Victor Company Of Japan Optical radio repeater with signal quality detection
DE69221338T2 (de) * 1991-01-18 1998-03-19 Nat Semiconductor Corp Steuervorrichtung für Wiederholerschnittstelle
US6957042B2 (en) * 2000-01-10 2005-10-18 Airnet Communications Corporation Packet based backhaul channel configuration for a wireless repeater
US7113498B2 (en) * 2002-06-05 2006-09-26 Broadcom Corporation Virtual switch

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2008076248A1 (fr) * 2006-12-13 2008-06-26 Powerwave Technologies, Inc. Générateur de signal de transition d'avant en arrière duplex à répartition dans le temps

Also Published As

Publication number Publication date
WO2006081404A3 (fr) 2007-06-07

Similar Documents

Publication Publication Date Title
US8078100B2 (en) Physical layer repeater with discrete time filter for all-digital detection and delay generation
US5937341A (en) Simplified high frequency tuner and tuning method
US20200178086A1 (en) Wireless repeater with arbitrary programmable selectivity
KR100808899B1 (ko) 디지털 중계기
US10355769B2 (en) Narrowband signal transport sub-system for distributed antenna system
JP2003520549A (ja) 受信機帯域幅内の送信信号スペクトラムを打消す方法および装置
CN101232298B (zh) 一种接收机及接收无线信号的方法
WO2015116253A1 (fr) Adaptateur et procédé associé permettant la communication sans fil en duplex intégral
WO2000018021A2 (fr) Amelioration de flexibilite de l'algorithme de convolution rapide modifie
KR20120072262A (ko) 이동통신을 위한 디지털 수신기 및 그 동작 방법
JPWO2008056616A1 (ja) 無線通信装置
US11251822B1 (en) Software defined radio (SDR) filter relaxation technique for multiple-input and multiple-output (MIMO) and large antenna array (LAA) applications
KR102568684B1 (ko) 분산형 안테나 시스템에서 디지털 데이터를 전송하는 방법
KR20010080180A (ko) 홀수 변환 고속 컨벌루션
CN104221308B (zh) 有线通信链路上的rf信号发送
US8953715B1 (en) Multi-band direct sampling receiver
JP4711892B2 (ja) マルチアンテナ通信装置
WO2006081404A2 (fr) Repeteur a couche physique dote d'un filtre temporel discret pour toute detection numerique et generation de retard
WO2020015713A1 (fr) Mesure de puissance ca
Poberezhskiy et al. Influence of constructive sampling theory on the front ends and back ends of SDRs and CRs
Eizmendi et al. Professional Test Receiver for Digital Radio Mondiale (DRM) Signals

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application
122 Ep: pct application non-entry in european phase

Ref document number: 06719659

Country of ref document: EP

Kind code of ref document: A2