[go: up one dir, main page]

WO2003036713A1 - Digital signal transmission circuit and method of designing it - Google Patents

Digital signal transmission circuit and method of designing it Download PDF

Info

Publication number
WO2003036713A1
WO2003036713A1 PCT/JP2002/011102 JP0211102W WO03036713A1 WO 2003036713 A1 WO2003036713 A1 WO 2003036713A1 JP 0211102 W JP0211102 W JP 0211102W WO 03036713 A1 WO03036713 A1 WO 03036713A1
Authority
WO
WIPO (PCT)
Prior art keywords
transmission
terminal
signal line
signal
resistance component
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Ceased
Application number
PCT/JP2002/011102
Other languages
English (en)
French (fr)
Inventor
Hirokazu Touya
Masashi Ogawa
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
NEC Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp filed Critical NEC Corp
Priority to US10/493,778 priority Critical patent/US20050110543A1/en
Publication of WO2003036713A1 publication Critical patent/WO2003036713A1/ja
Anticipated expiration legal-status Critical
Ceased legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/5222Capacitive arrangements or effects of, or between wiring layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/58Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
    • H01L23/64Impedance arrangements
    • H01L23/66High-frequency adaptations
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2223/00Details relating to semiconductor or other solid state devices covered by the group H01L23/00
    • H01L2223/58Structural electrical arrangements for semiconductor devices not otherwise provided for
    • H01L2223/64Impedance arrangements
    • H01L2223/66High-frequency adaptations
    • H01L2223/6644Packaging aspects of high-frequency amplifiers
    • H01L2223/6655Matching arrangements, e.g. arrangement of inductive and capacitive components
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L2224/23Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
    • H01L2224/24Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
    • H01L2224/2401Structure
    • H01L2224/24011Deposited, e.g. MCM-D type
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L2224/23Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
    • H01L2224/24Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
    • H01L2224/2401Structure
    • H01L2224/2402Laminated, e.g. MCM-L type
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3011Impedance

Landscapes

  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Design And Manufacture Of Integrated Circuits (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Dc Digital Transmission (AREA)
  • Logic Circuits (AREA)
PCT/JP2002/011102 2001-10-25 2002-10-25 Digital signal transmission circuit and method of designing it Ceased WO2003036713A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/493,778 US20050110543A1 (en) 2001-10-25 2002-10-25 Digital signal transmission circuit and method of designing it

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2001327259A JP2003134177A (ja) 2001-10-25 2001-10-25 デジタル信号伝送回路の設計方法
JP2001-327259 2001-10-25

Publications (1)

Publication Number Publication Date
WO2003036713A1 true WO2003036713A1 (en) 2003-05-01

Family

ID=19143513

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/JP2002/011102 Ceased WO2003036713A1 (en) 2001-10-25 2002-10-25 Digital signal transmission circuit and method of designing it

Country Status (4)

Country Link
US (1) US20050110543A1 (ja)
JP (1) JP2003134177A (ja)
TW (1) TW561558B (ja)
WO (1) WO2003036713A1 (ja)

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4972270B2 (ja) * 2003-11-19 2012-07-11 独立行政法人科学技術振興機構 高周波用配線構造及び高周波用配線構造の形成方法並びに高周波信号の波形整形方法
JP4855101B2 (ja) * 2005-02-25 2012-01-18 三菱電機株式会社 信号伝送回路、icパッケージ及び実装基板
JP5703206B2 (ja) * 2011-12-19 2015-04-15 株式会社日立製作所 半導体装置、信号伝送システム及び信号伝送方法
JP5360786B1 (ja) * 2012-06-07 2013-12-04 国立大学法人 筑波大学 高周波用配線構造体、高周波用実装基板、高周波用配線構造体の製造方法および高周波信号の波形整形方法
JP5246899B1 (ja) * 2012-06-07 2013-07-24 国立大学法人 筑波大学 高周波用配線構造体、高周波用実装基板、高周波用配線構造体の製造方法および高周波信号の波形整形方法
JP5925352B2 (ja) * 2014-04-14 2016-05-25 キヤノン株式会社 プリント回路板及びプリント配線板
JP6357033B2 (ja) * 2014-06-30 2018-07-11 キヤノン株式会社 プリント回路板
TWI590735B (zh) * 2014-12-15 2017-07-01 財團法人工業技術研究院 訊號傳輸板及其製作方法
US10430026B2 (en) * 2016-10-05 2019-10-01 Snap-On Incorporated System and method for providing an interactive vehicle diagnostic display
US10430021B2 (en) 2016-10-05 2019-10-01 Snap-On Incorporated System and method for providing an interactive vehicle diagnostic display
US12136920B2 (en) * 2022-03-01 2024-11-05 Qualcomm Incorporated Current-mode radio frequency attenuators

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH10240796A (ja) * 1996-08-09 1998-09-11 Ricoh Co Ltd 回路シミュレーション方法、回路シミュレーションプログラムを記録した記録媒体、および回路シミュレーション装置
JPH11306230A (ja) * 1998-04-24 1999-11-05 Oki Electric Ind Co Ltd 回路設計検証装置
JP2000123051A (ja) * 1998-10-12 2000-04-28 Dainippon Printing Co Ltd 設計適切化装置
JP2002073716A (ja) * 2000-08-28 2002-03-12 Nec Corp プリント基板の設計方法
JP2002149733A (ja) * 2000-11-07 2002-05-24 Fuji Xerox Co Ltd 配線設計方法及び設計支援装置

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1999055082A1 (en) * 1998-04-17 1999-10-28 Conexant Systems, Inc. Low cost line-based video compression of digital video stream data

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH10240796A (ja) * 1996-08-09 1998-09-11 Ricoh Co Ltd 回路シミュレーション方法、回路シミュレーションプログラムを記録した記録媒体、および回路シミュレーション装置
JPH11306230A (ja) * 1998-04-24 1999-11-05 Oki Electric Ind Co Ltd 回路設計検証装置
JP2000123051A (ja) * 1998-10-12 2000-04-28 Dainippon Printing Co Ltd 設計適切化装置
JP2002073716A (ja) * 2000-08-28 2002-03-12 Nec Corp プリント基板の設計方法
JP2002149733A (ja) * 2000-11-07 2002-05-24 Fuji Xerox Co Ltd 配線設計方法及び設計支援装置

Also Published As

Publication number Publication date
TW561558B (en) 2003-11-11
JP2003134177A (ja) 2003-05-09
US20050110543A1 (en) 2005-05-26

Similar Documents

Publication Publication Date Title
WO2003036713A1 (en) Digital signal transmission circuit and method of designing it
US20100164656A1 (en) Integrated digitally controlled linear-in-decibels attenuator
WO2005033799A3 (en) Spin-printing of electronic and display components
ATE314727T1 (de) Digitaler pulserzeuger
WO2005031805A3 (en) Multi-surface ic packaging structures and methods for their manufacture
AU2001285094A1 (en) I-channel surface-mount connector
KR950004746A (ko) 지연 회로
MY128471A (en) Insulated bond wire assembly for integrated circuits
WO2005057619A3 (en) An electronic device comprising enhancement mode phemt devices, depletion mode phemt devices, and power phemt devices on a single substrate and method of creation
AU2002351666A8 (en) Molecular electronic component used to construct nanoelectronic circuits, molecular electronic component, electronic circuit and method for producing the same
US5201009A (en) Signal processor
ATE392076T1 (de) Vorverzerrungsschema
WO2010014474A3 (en) High signal level compliant input/output circuits
SE0003800L (sv) Kompakt kombineringsenhet
WO2005015249A3 (de) Elektronisches element mit einem zu testenden elektronischen schaltkreis und testsystem-anordnung zum testen des elektronischen elements
TW200625796A (en) Audio power amplifier IC and audio system equipped therewith
WO2003009145A3 (de) Schnittstelle
TW200520384A (en) An output buffer circuit elminating high voltage insulated transistor and level shift circuit, and an interface circuit using the output buffer circuit
EP0871290A3 (en) Circuit to suppress glitches
WO2004088843A3 (en) System and method for compensating for error in a sigma delta circuit
TW200741228A (en) Jitter amplifier, jitter amplifying method, electronic device, test equipment and test method
EP1292031A3 (en) Integrated circuit and method of adjusting capacitance of a node of an integrated circuit
WO2005027549A8 (de) Verlängerung der sim-karten-schnittstelle in gsm-geräten
WO2004036748A3 (en) Fail-safe method and circuit
EP1292018A3 (en) Balanced FET Mixer

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): KR US

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): DE GB

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
121 Ep: the epo has been informed by wipo that ep was designated in this application
122 Ep: pct application non-entry in european phase
WWE Wipo information: entry into national phase

Ref document number: 10493778

Country of ref document: US