WO2003015169A1 - Dispositif semi-conducteur et carte ci - Google Patents
Dispositif semi-conducteur et carte ci Download PDFInfo
- Publication number
- WO2003015169A1 WO2003015169A1 PCT/JP2002/006577 JP0206577W WO03015169A1 WO 2003015169 A1 WO2003015169 A1 WO 2003015169A1 JP 0206577 W JP0206577 W JP 0206577W WO 03015169 A1 WO03015169 A1 WO 03015169A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- wirings
- semiconductor chip
- integrated circuit
- semiconductor device
- card
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/57—Protection from inspection, reverse engineering or tampering
- H01L23/576—Protection from inspection, reverse engineering or tampering using active circuits
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F21/00—Security arrangements for protecting computers, components thereof, programs or data against unauthorised activity
- G06F21/70—Protecting specific internal or peripheral components, in which the protection of a component leads to protection of the entire computer
- G06F21/86—Secure or tamper-resistant housings
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F21/00—Security arrangements for protecting computers, components thereof, programs or data against unauthorised activity
- G06F21/70—Protecting specific internal or peripheral components, in which the protection of a component leads to protection of the entire computer
- G06F21/86—Secure or tamper-resistant housings
- G06F21/87—Secure or tamper-resistant housings by means of encapsulation, e.g. for integrated circuits
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06K—GRAPHICAL DATA READING; PRESENTATION OF DATA; RECORD CARRIERS; HANDLING RECORD CARRIERS
- G06K19/00—Record carriers for use with machines and with at least a part designed to carry digital markings
- G06K19/06—Record carriers for use with machines and with at least a part designed to carry digital markings characterised by the kind of the digital marking, e.g. shape, nature, code
- G06K19/067—Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components
- G06K19/07—Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components with integrated circuit chips
- G06K19/073—Special arrangements for circuits, e.g. for protecting identification code in memory
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06K—GRAPHICAL DATA READING; PRESENTATION OF DATA; RECORD CARRIERS; HANDLING RECORD CARRIERS
- G06K19/00—Record carriers for use with machines and with at least a part designed to carry digital markings
- G06K19/06—Record carriers for use with machines and with at least a part designed to carry digital markings characterised by the kind of the digital marking, e.g. shape, nature, code
- G06K19/067—Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components
- G06K19/07—Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components with integrated circuit chips
- G06K19/073—Special arrangements for circuits, e.g. for protecting identification code in memory
- G06K19/07309—Means for preventing undesired reading or writing from or onto record carriers
- G06K19/07372—Means for preventing undesired reading or writing from or onto record carriers by detecting tampering with the circuit
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5221—Crossover interconnections
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Layout of the interconnection structure
- H01L23/5286—Arrangements of power or ground buses
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
- H01L23/585—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries comprising conductive layers or plates or strips or rods or rings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/818—Bonding techniques
- H01L2224/81801—Soldering or alloying
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
- H01L2224/8538—Bonding interfaces outside the semiconductor or solid-state body
- H01L2224/85399—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01057—Lanthanum [La]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/161—Cap
- H01L2924/1615—Shape
- H01L2924/16152—Cap comprising a cavity for hosting the device, e.g. U-shaped cap
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3025—Electromagnetic shielding
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y04—INFORMATION OR COMMUNICATION TECHNOLOGIES HAVING AN IMPACT ON OTHER TECHNOLOGY AREAS
- Y04S—SYSTEMS INTEGRATING TECHNOLOGIES RELATED TO POWER NETWORK OPERATION, COMMUNICATION OR INFORMATION TECHNOLOGIES FOR IMPROVING THE ELECTRICAL POWER GENERATION, TRANSMISSION, DISTRIBUTION, MANAGEMENT OR USAGE, i.e. SMART GRIDS
- Y04S40/00—Systems for electrical power generation, transmission, distribution or end-user application management characterised by the use of communication or information technologies, or communication or information technology specific aspects supporting them
- Y04S40/20—Information technology specific aspects, e.g. CAD, simulation, modelling, system security
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S257/00—Active solid-state devices, e.g. transistors, solid-state diodes
- Y10S257/922—Active solid-state devices, e.g. transistors, solid-state diodes with means to prevent inspection of or tampering with an integrated circuit, e.g. "smart card", anti-tamper
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Theoretical Computer Science (AREA)
- Power Engineering (AREA)
- Computer Security & Cryptography (AREA)
- General Engineering & Computer Science (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Software Systems (AREA)
- Geometry (AREA)
- Semiconductor Integrated Circuits (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
- Storage Device Security (AREA)
Priority Applications (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2003519995A JPWO2003015169A1 (ja) | 2001-08-07 | 2002-06-28 | 半導体装置およびicカード |
| US10/486,083 US20040212017A1 (en) | 2001-08-07 | 2002-06-28 | Semiconductor device and ic card |
| US11/439,269 US7652363B2 (en) | 2001-08-07 | 2006-05-24 | Semiconductor device including an arrangement for detection of tampering |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2001-239009 | 2001-08-07 | ||
| JP2001239009 | 2001-08-07 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| WO2003015169A1 true WO2003015169A1 (fr) | 2003-02-20 |
Family
ID=19069834
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| PCT/JP2002/006577 WO2003015169A1 (fr) | 2001-08-07 | 2002-06-28 | Dispositif semi-conducteur et carte ci |
Country Status (4)
| Country | Link |
|---|---|
| US (3) | US20040212017A1 (ja) |
| JP (1) | JPWO2003015169A1 (ja) |
| TW (1) | TW577167B (ja) |
| WO (1) | WO2003015169A1 (ja) |
Cited By (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| FR2857483A1 (fr) * | 2003-07-11 | 2005-01-14 | Oberthur Card Syst Sa | Carte a puce anti-intrusion |
| WO2006068286A1 (en) * | 2004-12-24 | 2006-06-29 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
| JP2006228910A (ja) * | 2005-02-16 | 2006-08-31 | Matsushita Electric Ind Co Ltd | 半導体装置 |
| EP1538666A4 (en) * | 2003-02-04 | 2007-12-05 | Matsushita Electric Industrial Co Ltd | INTEGRATED SEMICONDUCTOR CIRCUIT ELEMENT |
| US20080219441A1 (en) * | 2004-03-24 | 2008-09-11 | Karl Asperger | Arrangement Comprising an Integrated Circuit |
| JP2008219058A (ja) * | 2008-06-18 | 2008-09-18 | Seiko Instruments Inc | 集積回路モジュール |
| EP1670059A4 (en) * | 2003-08-28 | 2010-06-09 | Panasonic Corp | SEMICONDUCTOR COMPONENT PROTECTION AND SEMICONDUCTOR CONSTRUCTION ELEMENT THEREFOR |
| JP2016163188A (ja) * | 2015-03-02 | 2016-09-05 | 国立大学法人神戸大学 | 発振回路及び半導体装置、並びに半導体装置の真正性検出方法 |
| EP3154076A1 (en) * | 2003-08-28 | 2017-04-12 | Panasonic Intellectual Property Management Co., Ltd. | Basic cell, end section cell, wiring shape, wiring method, shield wiring structure |
| JP2018523290A (ja) * | 2015-05-13 | 2018-08-16 | ナグラビジョン エス アー | 物理的及び/又は電気的変化に対する集積回路チップ保護 |
| JP2019530271A (ja) * | 2016-08-08 | 2019-10-17 | ミカリ, シルヴィオMICALI, Silvio | 偽造防止 |
| US11270184B2 (en) | 2017-04-27 | 2022-03-08 | Silvio Micali | Counterfeit prevention |
| US11741332B2 (en) | 2017-04-27 | 2023-08-29 | Silvio Micali | Securing cryptographic keys |
Families Citing this family (40)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP1570421A4 (en) * | 2002-12-06 | 2009-05-27 | Jt Corp | METHOD FOR PRODUCING AN IC CARD BY LAMINATING A MULTIPLE OF FOILS |
| WO2006031886A2 (en) * | 2004-09-13 | 2006-03-23 | International Rectifier Corporation | Power semiconductor package |
| JP2006339343A (ja) * | 2005-06-01 | 2006-12-14 | Matsushita Electric Ind Co Ltd | 半導体装置及びその製造方法 |
| FR2892544B1 (fr) * | 2005-10-25 | 2007-12-21 | Gemplus Sa | Detection de tentative d'effraction sur une puce a travers sa structure support |
| JP2007266083A (ja) * | 2006-03-27 | 2007-10-11 | Renesas Technology Corp | 半導体装置およびその製造方法 |
| US20080079587A1 (en) * | 2006-09-29 | 2008-04-03 | Ahmadreza Rofougaran | Method And System For Utilizing Magnetic On-Chip Coil For Ultra High Frequency (UHF) |
| KR101299602B1 (ko) | 2007-03-27 | 2013-08-26 | 삼성전자주식회사 | 리버스 엔지니어링을 보호하는 집적회로 |
| EP2232412B1 (en) * | 2007-08-02 | 2019-03-06 | Nxp B.V. | Tamper-resistant semiconductor device and methods of manufacturing thereof |
| KR100898474B1 (ko) * | 2007-08-29 | 2009-05-21 | 주식회사 동부하이텍 | 반도체 소자 |
| US7659627B2 (en) * | 2007-12-05 | 2010-02-09 | Fujifilm Corporation | Photodiode |
| JP5389352B2 (ja) | 2007-12-06 | 2014-01-15 | ローム株式会社 | 半導体装置 |
| US20090159682A1 (en) * | 2007-12-24 | 2009-06-25 | Dynamics Inc. | Cards and devices with multi-function magnetic emulators and methods for using same |
| US7709401B2 (en) * | 2008-02-22 | 2010-05-04 | International Business Machines Corporation | Method of making thermally programmable anti-reverse engineering interconnects wherein interconnects only conduct when heated above room temperature |
| US20100224998A1 (en) * | 2008-06-26 | 2010-09-09 | Carben Semicon Limited | Integrated Circuit with Ribtan Interconnects |
| EP2369622B1 (fr) | 2010-03-24 | 2015-10-14 | STMicroelectronics Rousset SAS | Procédé et dispositif de contremesure contre une attaque par injection d'erreur dans un microcircuit électronique |
| FR2958078B1 (fr) * | 2010-03-24 | 2012-04-20 | St Microelectronics Rousset | Procede et dispositif de contremesure contre une attaque par injection d'erreur dans un microcircuit electronique |
| JP2012074674A (ja) | 2010-09-02 | 2012-04-12 | Canon Inc | 半導体集積回路装置 |
| JP2012053788A (ja) * | 2010-09-02 | 2012-03-15 | Canon Inc | 半導体集積回路装置 |
| JP5603768B2 (ja) * | 2010-12-28 | 2014-10-08 | 株式会社東芝 | 半導体集積回路の配線方法、半導体回路配線装置および半導体集積回路 |
| JP5554303B2 (ja) | 2011-09-08 | 2014-07-23 | 株式会社東芝 | 半導体集積回路および半導体集積回路の設計方法 |
| US8649820B2 (en) | 2011-11-07 | 2014-02-11 | Blackberry Limited | Universal integrated circuit card apparatus and related methods |
| USD703208S1 (en) * | 2012-04-13 | 2014-04-22 | Blackberry Limited | UICC apparatus |
| US8936199B2 (en) | 2012-04-13 | 2015-01-20 | Blackberry Limited | UICC apparatus and related methods |
| USD701864S1 (en) * | 2012-04-23 | 2014-04-01 | Blackberry Limited | UICC apparatus |
| GB2504478A (en) * | 2012-07-27 | 2014-02-05 | Johnson Electric Sa | Security Wrap Film for Protecting Electronic Device |
| GB2504480A (en) | 2012-07-27 | 2014-02-05 | Johnson Electric Sa | Multilayer Security Wrap Film for Protecting Electronic Device. |
| KR20140034332A (ko) * | 2012-08-14 | 2014-03-20 | 삼성전자주식회사 | 보안 장치 및 이를 구비하는 집적 회로 |
| CN103779334B (zh) * | 2012-10-23 | 2016-12-21 | 北京同方微电子有限公司 | 一种用于智能卡的有源防护装置 |
| CN103646137A (zh) * | 2013-12-03 | 2014-03-19 | 北京中电华大电子设计有限责任公司 | 一种高安全芯片有源屏蔽物理保护结构的设计方法 |
| US20150234523A1 (en) * | 2014-02-19 | 2015-08-20 | Shenzhen China Star Optoelectronics Technology Co., Ltd. | Touch panel and display apparatus |
| GB2529622A (en) * | 2014-08-22 | 2016-03-02 | Johnson Electric Sa | Improvements in or relating to an anti-tamper device |
| CN108920982B (zh) * | 2015-10-30 | 2021-08-17 | 深圳国微技术有限公司 | 一种用于安全芯片的防篡改屏蔽层 |
| US9455233B1 (en) * | 2015-12-02 | 2016-09-27 | Freescale Semiconductor, Inc. | System for preventing tampering with integrated circuit |
| US10216452B2 (en) * | 2016-07-14 | 2019-02-26 | Nxp Usa, Inc. | Breach detection in integrated circuits |
| US10249579B2 (en) | 2017-04-25 | 2019-04-02 | Nuvoton Technology Corporation | Active shield for protecting a device from backside attacks |
| US10515850B2 (en) * | 2017-08-25 | 2019-12-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and IC design with non-linear power rails |
| US12114471B2 (en) * | 2020-07-20 | 2024-10-08 | Arm Limited | Active shield structure |
| JP7527916B2 (ja) * | 2020-09-29 | 2024-08-05 | ローム株式会社 | 半導体装置 |
| CN112257385B (zh) * | 2020-11-10 | 2025-03-11 | 深圳安捷丽新技术有限公司 | Ssd主控芯片中对关键信号进行物理保护设计方法、系统以及平台 |
| CN113013140A (zh) * | 2021-04-28 | 2021-06-22 | 上海华力微电子有限公司 | efuse熔丝的版图结构 |
Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO1986003861A1 (en) * | 1984-12-21 | 1986-07-03 | Ncr Corporation | Security device for the secure storage of sensitive data |
| JPH038360A (ja) * | 1989-06-06 | 1991-01-16 | Toshiba Corp | 半導体装置 |
| JPH03218633A (ja) * | 1990-01-24 | 1991-09-26 | Matsushita Electron Corp | 半導体集積回路 |
| JPH0917956A (ja) * | 1995-06-30 | 1997-01-17 | L Ii Tec:Kk | 遊技機制御用マイクロコンピュータチップ |
| JP2000076140A (ja) * | 1998-09-02 | 2000-03-14 | Nippon Telegr & Teleph Corp <Ntt> | 半導体集積回路 |
| WO2000028399A1 (de) * | 1998-11-05 | 2000-05-18 | Infineon Technologies Ag | Schutzschaltung für eine integrierte schaltung |
Family Cites Families (18)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3702464A (en) * | 1971-05-04 | 1972-11-07 | Ibm | Information card |
| US3702484A (en) | 1971-11-18 | 1972-11-14 | Aqua Therm Prod Corp | Light-weight, minimum-volume water pad |
| CA1164562A (en) * | 1980-10-08 | 1984-03-27 | Manabu Itsumi | Semiconductor memory device |
| US5844842A (en) * | 1989-02-06 | 1998-12-01 | Hitachi, Ltd. | Nonvolatile semiconductor memory device |
| JP3083547B2 (ja) * | 1990-07-12 | 2000-09-04 | 株式会社日立製作所 | 半導体集積回路装置 |
| JPH07117385A (ja) * | 1993-09-01 | 1995-05-09 | Toshiba Corp | 薄型icカードおよび薄型icカードの製造方法 |
| GB2318411B (en) * | 1996-10-15 | 1999-03-10 | Simage Oy | Imaging device for imaging radiation |
| JPH11145401A (ja) | 1997-11-13 | 1999-05-28 | Tokin Corp | 集積半導体装置 |
| AU3073800A (en) * | 1999-02-01 | 2000-08-25 | Hitachi Limited | Semiconductor integrated circuit and nonvolatile memory element |
| JP3905992B2 (ja) * | 1999-03-23 | 2007-04-18 | 株式会社東芝 | デジタルデータ記録装置 |
| US6467690B1 (en) * | 1999-04-08 | 2002-10-22 | Med-Datanet, Llc | Electronic storage memory card or disk and laser reader/writer interface |
| JP4058219B2 (ja) * | 1999-09-17 | 2008-03-05 | 株式会社ルネサステクノロジ | 半導体集積回路 |
| US6984571B1 (en) * | 1999-10-01 | 2006-01-10 | Ziptronix, Inc. | Three dimensional device integration method and integrated device |
| US7185145B2 (en) * | 2001-06-04 | 2007-02-27 | Renesas Technology Corp. | Memory card |
| US20030022150A1 (en) * | 2001-07-24 | 2003-01-30 | Sampson Jeffrey R. | Methods for detecting a target molecule |
| US6566872B1 (en) * | 2001-12-31 | 2003-05-20 | Xenosensors, Inc. | Magnetic sensor device |
| US7367503B2 (en) * | 2002-11-13 | 2008-05-06 | Sandisk Corporation | Universal non-volatile memory card used with various different standard cards containing a memory controller |
| CN100442513C (zh) * | 2002-11-29 | 2008-12-10 | 株式会社东芝 | 半导体集成电路装置及使用它的电子卡 |
-
2002
- 2002-06-28 WO PCT/JP2002/006577 patent/WO2003015169A1/ja active Application Filing
- 2002-06-28 JP JP2003519995A patent/JPWO2003015169A1/ja active Pending
- 2002-06-28 US US10/486,083 patent/US20040212017A1/en not_active Abandoned
- 2002-07-30 TW TW091117057A patent/TW577167B/zh not_active IP Right Cessation
-
2006
- 2006-05-24 US US11/439,269 patent/US7652363B2/en not_active Expired - Lifetime
- 2006-11-01 US US11/590,881 patent/US7557436B2/en not_active Expired - Fee Related
Patent Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO1986003861A1 (en) * | 1984-12-21 | 1986-07-03 | Ncr Corporation | Security device for the secure storage of sensitive data |
| JPH038360A (ja) * | 1989-06-06 | 1991-01-16 | Toshiba Corp | 半導体装置 |
| JPH03218633A (ja) * | 1990-01-24 | 1991-09-26 | Matsushita Electron Corp | 半導体集積回路 |
| JPH0917956A (ja) * | 1995-06-30 | 1997-01-17 | L Ii Tec:Kk | 遊技機制御用マイクロコンピュータチップ |
| JP2000076140A (ja) * | 1998-09-02 | 2000-03-14 | Nippon Telegr & Teleph Corp <Ntt> | 半導体集積回路 |
| WO2000028399A1 (de) * | 1998-11-05 | 2000-05-18 | Infineon Technologies Ag | Schutzschaltung für eine integrierte schaltung |
Cited By (17)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP1538666A4 (en) * | 2003-02-04 | 2007-12-05 | Matsushita Electric Industrial Co Ltd | INTEGRATED SEMICONDUCTOR CIRCUIT ELEMENT |
| US7243854B2 (en) | 2003-07-11 | 2007-07-17 | Oberthur Card Systems Sa | Anti-intrusion smart card |
| WO2005008577A1 (fr) * | 2003-07-11 | 2005-01-27 | Oberthur Card Systems Sa | Carte a puce anti-intrusion |
| FR2857483A1 (fr) * | 2003-07-11 | 2005-01-14 | Oberthur Card Syst Sa | Carte a puce anti-intrusion |
| EP1670059A4 (en) * | 2003-08-28 | 2010-06-09 | Panasonic Corp | SEMICONDUCTOR COMPONENT PROTECTION AND SEMICONDUCTOR CONSTRUCTION ELEMENT THEREFOR |
| EP3154076A1 (en) * | 2003-08-28 | 2017-04-12 | Panasonic Intellectual Property Management Co., Ltd. | Basic cell, end section cell, wiring shape, wiring method, shield wiring structure |
| US20080219441A1 (en) * | 2004-03-24 | 2008-09-11 | Karl Asperger | Arrangement Comprising an Integrated Circuit |
| US8577031B2 (en) * | 2004-03-24 | 2013-11-05 | Continental Automotive Gmbh | Arrangement comprising an integrated circuit |
| WO2006068286A1 (en) * | 2004-12-24 | 2006-06-29 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
| US8716834B2 (en) | 2004-12-24 | 2014-05-06 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device including antenna |
| JP2006228910A (ja) * | 2005-02-16 | 2006-08-31 | Matsushita Electric Ind Co Ltd | 半導体装置 |
| JP2008219058A (ja) * | 2008-06-18 | 2008-09-18 | Seiko Instruments Inc | 集積回路モジュール |
| JP2016163188A (ja) * | 2015-03-02 | 2016-09-05 | 国立大学法人神戸大学 | 発振回路及び半導体装置、並びに半導体装置の真正性検出方法 |
| JP2018523290A (ja) * | 2015-05-13 | 2018-08-16 | ナグラビジョン エス アー | 物理的及び/又は電気的変化に対する集積回路チップ保護 |
| JP2019530271A (ja) * | 2016-08-08 | 2019-10-17 | ミカリ, シルヴィオMICALI, Silvio | 偽造防止 |
| US11270184B2 (en) | 2017-04-27 | 2022-03-08 | Silvio Micali | Counterfeit prevention |
| US11741332B2 (en) | 2017-04-27 | 2023-08-29 | Silvio Micali | Securing cryptographic keys |
Also Published As
| Publication number | Publication date |
|---|---|
| TW577167B (en) | 2004-02-21 |
| US20040212017A1 (en) | 2004-10-28 |
| US20060214280A1 (en) | 2006-09-28 |
| US7557436B2 (en) | 2009-07-07 |
| US20070126100A1 (en) | 2007-06-07 |
| JPWO2003015169A1 (ja) | 2004-12-02 |
| US7652363B2 (en) | 2010-01-26 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| WO2003015169A1 (fr) | Dispositif semi-conducteur et carte ci | |
| WO2007067198A3 (en) | Dual integrated circuit card system | |
| DE60143161D1 (de) | Eine chipkarte und ein gehäuse dazu | |
| EP1365353A3 (en) | Contactless transaction card and adapter therefor | |
| WO2002045139A1 (en) | Method for identifying semiconductor integrated circuit device, method for manufacturing semiconductor integrated circuit device, semiconductor integrated circuit device and semiconductor chip | |
| FR2794264B1 (fr) | Adaptateur pour dispositif electronique portable a circuit integre, de type carte a puce, d'un format reduit par rapport au format standard d'une mini-carte | |
| TW200703870A (en) | Terminal for multiple functions in a power supply | |
| TW375766B (en) | Anti-tamper integrated circuit | |
| WO2006034143A3 (en) | A contactless card reader integrated into a touchpad | |
| ATE533120T1 (de) | Chipkarte mit manipulationssicheren sicherheits- merkmalen | |
| DE69933963D1 (de) | IC Karte mit kontaktbehafteten und kontaktlosen Schnittstellen | |
| GB0118770D0 (en) | A cooling system for integrated circuit chips in portable computers | |
| AU6367699A (en) | Semiconductor integrated circuit device and ic card | |
| ATE329329T1 (de) | Tragbarer datenträger mit anzeigevorrichtung | |
| ATE244981T1 (de) | Intelligentes leistungsmodul | |
| EP1313063A3 (en) | Combination contact/contactless IC card | |
| TW200516505A (en) | Flexible semiconductor device and identification label | |
| PT1231560E (pt) | Dispositivo para colocar e reter um cartão com circuito electrónico integrado | |
| DE602005024975D1 (de) | Kombinierte Batterie und Chipkarte | |
| ATE234486T1 (de) | Tragbares lesegerät für minichipkartenförmige module zum anschluss an einen pc | |
| ATE465466T1 (de) | Gleichzeitige elektrische personalisierung und graphisches drucken einer chipkarte | |
| ATE257258T1 (de) | Chipkarte mit einer vorrichtung zum laden von personalisierungsdaten | |
| FI20002543L (fi) | Menetelmä piisirulle integroidun piirin kiinnittämiseksi älytarraan ja menetelmä piikiekon esikäsittelemiseksi | |
| TWI256122B (en) | Integrated circuit and associated packaged integrated circuit | |
| EP0971412A3 (en) | Power Semiconductor with Attachable Protection Circuit |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AK | Designated states |
Kind code of ref document: A1 Designated state(s): CN JP KR SG US Kind code of ref document: A1 Designated state(s): CN JP KR SG |
|
| AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR Kind code of ref document: A1 Designated state(s): AT BE CH CY DE DK ES FI FR GB IE IT LU MC NL PT SE TR |
|
| DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
| 121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
| WWE | Wipo information: entry into national phase |
Ref document number: 2003519995 Country of ref document: JP |
|
| WWE | Wipo information: entry into national phase |
Ref document number: 10486083 Country of ref document: US |
|
| 122 | Ep: pct application non-entry in european phase |