[go: up one dir, main page]

WO2003013083A2 - Channel equalisation in data receivers - Google Patents

Channel equalisation in data receivers Download PDF

Info

Publication number
WO2003013083A2
WO2003013083A2 PCT/IE2002/000115 IE0200115W WO03013083A2 WO 2003013083 A2 WO2003013083 A2 WO 2003013083A2 IE 0200115 W IE0200115 W IE 0200115W WO 03013083 A2 WO03013083 A2 WO 03013083A2
Authority
WO
WIPO (PCT)
Prior art keywords
taps
data receiver
equalization system
filter
equalization
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Ceased
Application number
PCT/IE2002/000115
Other languages
French (fr)
Other versions
WO2003013083A3 (en
Inventor
Carl Damien Murray
Phipip Curran
Alberto Molina Novarro
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Agere Systems Ireland Research Ltd
Original Assignee
Massana Research Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Massana Research Ltd filed Critical Massana Research Ltd
Priority to AU2002321786A priority Critical patent/AU2002321786A1/en
Publication of WO2003013083A2 publication Critical patent/WO2003013083A2/en
Publication of WO2003013083A3 publication Critical patent/WO2003013083A3/en
Anticipated expiration legal-status Critical
Ceased legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/03Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
    • H04L25/03878Line equalisers; line build-out devices
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/03Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
    • H04L25/03006Arrangements for removing intersymbol interference
    • H04L25/03012Arrangements for removing intersymbol interference operating in the time domain
    • H04L25/03019Arrangements for removing intersymbol interference operating in the time domain adaptive, i.e. capable of adjustment during data reception
    • H04L25/03057Arrangements for removing intersymbol interference operating in the time domain adaptive, i.e. capable of adjustment during data reception with a recursive structure
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/03Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
    • H04L25/03006Arrangements for removing intersymbol interference
    • H04L2025/03433Arrangements for removing intersymbol interference characterised by equaliser structure
    • H04L2025/03439Fixed structures
    • H04L2025/03445Time domain
    • H04L2025/03471Tapped delay lines
    • H04L2025/03484Tapped delay lines time-recursive
    • H04L2025/0349Tapped delay lines time-recursive as a feedback filter
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/03Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
    • H04L25/03006Arrangements for removing intersymbol interference
    • H04L2025/03433Arrangements for removing intersymbol interference characterised by equaliser structure
    • H04L2025/03535Variable structures
    • H04L2025/03547Switching between time domain structures
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/03Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
    • H04L25/03006Arrangements for removing intersymbol interference
    • H04L2025/03592Adaptation methods
    • H04L2025/03598Algorithms
    • H04L2025/03611Iterative algorithms
    • H04L2025/03656Initialisation
    • H04L2025/03662Initialisation to a fixed value

Definitions

  • the invention relates to data receivers such as those for 1000BASE-T ("Gigabit") communication.
  • Such communication involves compensation for various sources of error.
  • the response of the cable introduces time dispersion, resulting in inter- symbol interference (ISI).
  • ISI inter- symbol interference
  • Analog adaptive equalization Typically analog equalizers consist of the sum of a weighted version of the input signal. In the case of Ethernet (100BASE-T or
  • the fixed filter is designed to equalize the target cable length (say 100 meters). By choosing appropriate weights cable lengths from 0 meters to the target cable length can be approximately equalized.
  • a filter is very complex and a large silicon area and power consumption are required.
  • Equalization is achieved by means of a feedforward equalizer (FFE) which consists of a finite impulse response (FIR) filter, whose input is the signal at the output of the communication channel (the cable plus other analog and digital components in the signal path).
  • FFE feedforward equalizer
  • the FFE coefficients are adapted so that the convolution of the impulse response of the channel with the impulse response of the FFE approximates a target response.
  • This target response may either be fixed or it may be adaptively constructed by means of a decision feedback equalizer (DFE).
  • DFE is an adaptive filter whose input consists of the decisions at the output of a decision device (slicer) and whose output is subtracted from the FFE output before going to the slicer.
  • the least mean squares (LMS) algorithm is usually used to adapt the coefficients of the equalizer. This algorithm aims to minimise the mean square error at the slicer. This error will primarily consist of uncanceled ISI and residual additive noise. Such an arrangement is described in European Patent Application EP0467412 (Fujitsu Limited). However, in certain communication systems the decision device (slicer) produces erroneous decisions with too high a probability. This is particularly the case for Gigabit ethernet communcation systems because of the positioning of the DFE before a convolutional decoder.
  • the FIR digital equalizer has difficulty handling the cable's low frequency effects. These effects tend to last for a long time and are difficult to cancel by a filter with finite impulse response of reasonable length. The number of coefficients of the equalizer would have to significantly grow if these effects were to be cancelled with an FIR filter.
  • the invention is thus directed towards providing for improved compensation to address these problems.
  • an equalization system for a data receiver comprising a digital equalizer, characterized in that,
  • the digital filter comprises a plurality of fixed sets of taps
  • each said set of taps is suitable for different cable characteristics
  • the equalizer further comprises a decision device comprising means for selecting an optimum set of taps.
  • the sets of taps are in an infinite impulse response (IIR) structure.
  • a set of taps is optimal for shorter cable lengths.
  • system further comprises an analog filter and said set of taps comprises means for cancelling adaptation of the analog filter.
  • a set of taps is optimal for longer cable lengths and comprises means for matching lower frequencies.
  • system further comprises a feed forward equalizer between the analog filter and the digital filter.
  • the decision device comprises means for selecting a set of taps by comparing performance of the system with each of the sets of taps individually selected.
  • the decision device comprises means for selecting a set of taps at every start-up.
  • the decision device comprises a measurement circuit for measuring the power of the noise output associated with a set of taps.
  • the measurement circuit comprises a squarer and an accumulator.
  • Fig. 1 is a block diagram illustrating equalizer components of the invention.
  • Fig. 2 is a plot of channel performance.
  • equalization components 1 of a 1000BASE-T receiver comprise an analog filter 2, a feed forward equalizer 3, and a digital filter 4.
  • the output of the digital filter is fed to a decision block 5.
  • the analog filter 2 is not adaptive. It has a fixed mode, suitable for much of the adaptation required for the longest permissible cable length. However, it is ineffective for short lengths.
  • the FFE 3 is conventional.
  • the digital filter 4 has two sets of taps in a simple IIR structure.
  • One set is optimal for shorter cable lengths as it cancels the adaptation of the analog filter and also caters for noise arising from SRL and additive noise.
  • the second set is optimal for long cable lengths, and so it assists operation of the analog filter 2.
  • An aspect of the second set of taps is that it matches lower frequencies, something not done effectively by the analog filter 1 or the FFE 3.
  • the decision block 5 selects the set of taps appropriate for any particular channel. It does this by, at start-up, comparing the performance of the system with the filter 4 in both settings and selecting the set giving the best signal to noise ratio.
  • a slicer and measurement circuitry within the block 5 perform the measurements and comparisons.
  • the measurement circuitry comprises a squarer and an accumulator for subtracting the symbols from the combined incoming symbols and noise.
  • the block 5 uses the digital filter output and its own internal squarer and accumulator to measure the power of the noise at the digital filter output. After an appropriate time this power is stored and this measurement is repeated for the other set of taps. The set of taps providing the lower noise value is selected.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Cable Transmission Systems, Equalization Of Radio And Reduction Of Echo (AREA)
  • Dc Digital Transmission (AREA)

Abstract

Channel equalization in a 1000BASE-T receiver is performed by a fixed mode analog filter 2 suitable for the longest possible cable length, by a FFE (3), and by a digital filter 4. The digital filter (4) has two sets of taps. One set is optimal for shorter cable lengths and so cancels adaptation for long cable lengths and assists operation of the analog filter. A decision block (5) selects an appropriate set of taps.

Description

" Channel Equalization in Data Receivers"
INTRODUCTION
Field of the Invention
The invention relates to data receivers such as those for 1000BASE-T ("Gigabit") communication.
Prior Art Discussion
Such communication involves compensation for various sources of error. For example, the response of the cable introduces time dispersion, resulting in inter- symbol interference (ISI).
The primary existing approaches to equalizing the 1000BASE-T channel are as follows.
1. Analog adaptive equalization. Typically analog equalizers consist of the sum of a weighted version of the input signal. In the case of Ethernet (100BASE-T or
1000BASE-T), the fixed filter is designed to equalize the target cable length (say 100 meters). By choosing appropriate weights cable lengths from 0 meters to the target cable length can be approximately equalized. However such a filter is very complex and a large silicon area and power consumption are required.
2. Digital adaptive equalization. Equalization is achieved by means of a feedforward equalizer (FFE) which consists of a finite impulse response (FIR) filter, whose input is the signal at the output of the communication channel (the cable plus other analog and digital components in the signal path). The FFE coefficients are adapted so that the convolution of the impulse response of the channel with the impulse response of the FFE approximates a target response. This target response may either be fixed or it may be adaptively constructed by means of a decision feedback equalizer (DFE). The DFE is an adaptive filter whose input consists of the decisions at the output of a decision device (slicer) and whose output is subtracted from the FFE output before going to the slicer.
The least mean squares (LMS) algorithm is usually used to adapt the coefficients of the equalizer. This algorithm aims to minimise the mean square error at the slicer. This error will primarily consist of uncanceled ISI and residual additive noise. Such an arrangement is described in European Patent Application EP0467412 (Fujitsu Limited). However, in certain communication systems the decision device (slicer) produces erroneous decisions with too high a probability. This is particularly the case for Gigabit ethernet communcation systems because of the positioning of the DFE before a convolutional decoder.
The main problems with analog equalizers are:
• Its performance assumes a highly simplified channel model, for instance effects like structural return loss (SRL) are not considered. These effects cannot be cancelled by the analog equalizers.
• Its adaptation algorithm does not take additive noise into consideration, therefore it cannot make the right trade-off between cancelling ISI and attenuating additive noise.
• Some adaptation algorithms have difficulties handling gain or offset errors.
The FIR digital equalizer has difficulty handling the cable's low frequency effects. These effects tend to last for a long time and are difficult to cancel by a filter with finite impulse response of reasonable length. The number of coefficients of the equalizer would have to significantly grow if these effects were to be cancelled with an FIR filter.
It is proposed in Samulei et al (IEEE Journal on selected Areas in Communications, volume 9, no. 6 August 1991 pages 839-847) and the document referenced therein Chen, W. Y. (Proc. 1990 IEEE Int. Symp. Circ. Syst, May 1990 pages 1947-1950), to use an infinite impulse response (IIR) filter in conjunction with an FIR filter to reduce the complexity of the FIR filter. The IIR filter is adapted to the cable characteristics using an LMS- type algorithm. This approach appears to require considerable area and power in ASIC implementations.
Also, it is more difficult to meet the performance requirements at longer cable lengths, however the system bit error rate (BER) needs to be met at all cable lengths.
The invention is thus directed towards providing for improved compensation to address these problems.
SUMMARY OF THE INVENTION
According to the invention there is provided an equalization system for a data receiver, the system comprising a digital equalizer, characterized in that,
the digital filter comprises a plurality of fixed sets of taps;
each said set of taps is suitable for different cable characteristics; and
the equalizer further comprises a decision device comprising means for selecting an optimum set of taps. In one embodiment the sets of taps are in an infinite impulse response (IIR) structure.
In one embodiment a set of taps is optimal for shorter cable lengths.
In another embodiment the system further comprises an analog filter and said set of taps comprises means for cancelling adaptation of the analog filter.
In a further embodiment a set of taps is optimal for longer cable lengths and comprises means for matching lower frequencies.
In one embodiment the system further comprises a feed forward equalizer between the analog filter and the digital filter.
In one embodiment the decision device comprises means for selecting a set of taps by comparing performance of the system with each of the sets of taps individually selected.
In a further embodiment the decision device comprises means for selecting a set of taps at every start-up.
In one embodiment the decision device comprises a measurement circuit for measuring the power of the noise output associated with a set of taps.
In one embodiment the measurement circuit comprises a squarer and an accumulator.
DETAILED DESCRIPTION OF THE INVENTION The invention will be more clearly understood from the following description of some embodiments thereof, given by way of example only with reference to the accompanying drawings in which:-
Brief Description of the Drawings
Fig. 1 is a block diagram illustrating equalizer components of the invention; and
Fig. 2 is a plot of channel performance.
Description of the Embodiments
Referring to Fig. 1, equalization components 1 of a 1000BASE-T receiver comprise an analog filter 2, a feed forward equalizer 3, and a digital filter 4. The output of the digital filter is fed to a decision block 5.
In more detail, the analog filter 2 is not adaptive. It has a fixed mode, suitable for much of the adaptation required for the longest permissible cable length. However, it is ineffective for short lengths. The FFE 3 is conventional.
The digital filter 4 has two sets of taps in a simple IIR structure. One set is optimal for shorter cable lengths as it cancels the adaptation of the analog filter and also caters for noise arising from SRL and additive noise. The second set is optimal for long cable lengths, and so it assists operation of the analog filter 2. An aspect of the second set of taps is that it matches lower frequencies, something not done effectively by the analog filter 1 or the FFE 3.
The decision block 5 selects the set of taps appropriate for any particular channel. It does this by, at start-up, comparing the performance of the system with the filter 4 in both settings and selecting the set giving the best signal to noise ratio. A slicer and measurement circuitry within the block 5 perform the measurements and comparisons.
The measurement circuitry comprises a squarer and an accumulator for subtracting the symbols from the combined incoming symbols and noise.
In a first setting of the digital filter 4 the block 5 uses the digital filter output and its own internal squarer and accumulator to measure the power of the noise at the digital filter output. After an appropriate time this power is stored and this measurement is repeated for the other set of taps. The set of taps providing the lower noise value is selected.
Referring to Fig. 2, it can be seen that the performance improves for lengths greater than 50m where the fixed filter is applied.
The invention is not limited to the embodiments described but may be varied in construction and detail.

Claims

Claims
1. An equalization system for a data receiver, the system comprising a digital equalizer, characterized in that,
the digital filter comprises a plurality of fixed sets of taps;
each said set of taps is suitable for different cable characteristics; and
the equalizer further comprises a decision device comprising means for selecting an optimum set of taps.
2. An equalization system for a data receiver as claimed in claim 1, wherein the sets of taps are in an infinite impulse response (IIR) structure.
3. An equalization system for a data receiver as claimed in claim 2, wherein a set of taps is optimal for shorter cable lengths.
4. An equalization system for a data receiver as claimed in claim 3, wherein the system further comprises an analog filter and said set of taps comprises means for cancelling adaptation of the analog filter.
5. An equalization system for a data receiver as claimed in any of claims 2 to 4, wherein a set of taps is optimal for longer cable lengths and comprises means for matching lower frequencies.
6. An equalization system for a data receiver as claimed in claims 4 or 5, wherein the system further comprises a feed forward equalizer between the analog filter and the digital filter.
7. An equalization system for a data receiver as claimed in any preceding claim, wherein the decision device comprises means for selecting a set of taps by comparing performance of the system with each of the sets of taps individually selected.
8. An equalization system for a data receiver as claimed in claim 7, wherein the decision device comprises means for selecting a set of taps at every start-up.
9. An equalization system for a data receiver as claimed in claims 7 or 8, wherein the decision device comprises a measurement circuit for measuring the power of the noise output associated with a set of taps.
10. An equalization system for a data receiver as claimed in claim 9, wherein the measurement circuit comprises a squarer and an accumulator.
PCT/IE2002/000115 2001-08-02 2002-07-31 Channel equalisation in data receivers Ceased WO2003013083A2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
AU2002321786A AU2002321786A1 (en) 2001-08-02 2002-07-31 Channel equalisation in data receivers

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US30916501P 2001-08-02 2001-08-02
IE2001/10738 2001-08-02
US60/309,165 2001-08-02
IE20010738 2001-08-02

Publications (2)

Publication Number Publication Date
WO2003013083A2 true WO2003013083A2 (en) 2003-02-13
WO2003013083A3 WO2003013083A3 (en) 2003-11-06

Family

ID=27665880

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/IE2002/000115 Ceased WO2003013083A2 (en) 2001-08-02 2002-07-31 Channel equalisation in data receivers

Country Status (3)

Country Link
AU (1) AU2002321786A1 (en)
IE (1) IES20020643A2 (en)
WO (1) WO2003013083A2 (en)

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0467412A3 (en) * 1990-07-20 1993-04-28 Fujitsu Limited Line equalizer for digital signals
US5818378A (en) * 1997-06-10 1998-10-06 Advanced Micro Devices, Inc. Cable length estimation circuit using data signal edge rate detection and analog to digital conversion

Also Published As

Publication number Publication date
IES20020643A2 (en) 2003-03-19
WO2003013083A3 (en) 2003-11-06
IE20020642A1 (en) 2003-03-19
AU2002321786A1 (en) 2003-02-17

Similar Documents

Publication Publication Date Title
US6751255B1 (en) Decision feedback analyzer with filter compensation
US7254198B1 (en) Receiver system having analog pre-filter and digital equalizer
US9020025B1 (en) Transceiver with single coefficient based equalizer taps
CN105791188B (en) PAM data communication system with reflection cancellation
CA2186329C (en) Device and method for data signal detection in the presence of distortion and interference in communication systems
US7164764B2 (en) Method and apparatus for precode crosstalk mitigation
KR100318801B1 (en) Detector system having an equalizer
CA1210083A (en) Adaptive equalizer for digital signals affected by distortions with time varying characteristics
US6912208B2 (en) Method and apparatus for equalization and crosstalk mitigation
US20100158096A1 (en) Equalization apparatus and method of compensating distorted signal and data receiving apparatus
US6859508B1 (en) Four dimensional equalizer and far-end cross talk canceler in Gigabit Ethernet signals
WO1999001947A2 (en) Analog adaptive equalizer and method
EP2503704B1 (en) Method and apparatus for equalization and crosstalk mitigation
US7424053B2 (en) Channel equalization in data receivers
US20110317754A1 (en) Equalizer employing adaptive algorithm for high speed data transmissions and equalization method thereof
KR100202944B1 (en) Decision Feedback Equalizer Using Error Feedback
WO2003013083A2 (en) Channel equalisation in data receivers
CA2707270A1 (en) Signal equalizer for a signal transmission network
IE83497B1 (en) Channel equalisation in data receivers
US7239665B2 (en) Selection of pre-computed equalizer based on channel characteristic
US7289559B2 (en) Method for updating coefficients in decision feedback equalizer
US20060029126A1 (en) Apparatus and method for noise enhancement reduction in an adaptive equalizer
Mitra NLMS-based algorithm for decision feedback equalisation
Kumar et al. Block based partial update NLMS algorithm for adaptive decision feedback equalization
Katwal et al. A simple Kalman channel Equalizer using adaptive algorithms for time variant channel

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BY BZ CA CH CN CO CR CU CZ DE DM DZ EC EE ES FI GB GD GE GH HR HU ID IL IN IS JP KE KG KP KR LC LK LR LS LT LU LV MA MD MG MN MW MX MZ NO NZ OM PH PL PT RU SD SE SG SI SK SL TJ TM TN TR TZ UA UG US UZ VN YU ZA ZM

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ OM PH PL PT RO RU SD SE SG SI SK SL TJ TM TN TR TT TZ UA UG US UZ VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): GH GM KE LS MW MZ SD SL SZ UG ZM ZW AM AZ BY KG KZ RU TJ TM AT BE BG CH CY CZ DK EE ES FI FR GB GR IE IT LU MC PT SE SK TR BF BJ CF CG CI GA GN GQ GW ML MR NE SN TD TG

Kind code of ref document: A2

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR IE IT LU MC NL PT SE SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

32PN Ep: public notification in the ep bulletin as address of the adressee cannot be established

Free format text: NOTING OF LOSS OF RIGHTS PURSUANT TO RULE 69(1) EPC (EPO FORM 1205A DATED 21.04.2004)

122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: JP

WWW Wipo information: withdrawn in national office

Country of ref document: JP