US5486480A - Method of fabrication of protected programmable transistor with reduced parasitic capacitances - Google Patents
Method of fabrication of protected programmable transistor with reduced parasitic capacitances Download PDFInfo
- Publication number
- US5486480A US5486480A US08/330,645 US33064594A US5486480A US 5486480 A US5486480 A US 5486480A US 33064594 A US33064594 A US 33064594A US 5486480 A US5486480 A US 5486480A
- Authority
- US
- United States
- Prior art keywords
- region
- impurity
- conductivity type
- drain
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B69/00—Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0411—Manufacture or treatment of FETs having insulated gates [IGFET] of FETs having floating gates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/68—Floating-gate IGFETs
- H10D30/681—Floating-gate IGFETs having only two programming levels
- H10D30/684—Floating-gate IGFETs having only two programming levels programmed by hot carrier injection
- H10D30/685—Floating-gate IGFETs having only two programming levels programmed by hot carrier injection from the channel
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/213—Channel regions of field-effect devices
- H10D62/221—Channel regions of field-effect devices of FETs
- H10D62/235—Channel regions of field-effect devices of FETs of IGFETs
- H10D62/299—Channel regions of field-effect devices of FETs of IGFETs having lateral doping variations
- H10D62/307—Channel regions of field-effect devices of FETs of IGFETs having lateral doping variations the doping variations being parallel to the channel lengths
Definitions
- the invention relates to a programmable transistor with a charge storage region over a channel region in a main semiconductor zone of a first conductivity type located between a source and a drain of a second conductivity type opposite to the first.
- the transistor comprises a first impurity zone of the first Conductivity type that extends into the channel region and is more heavily doped than the main zone.
- the drain includes a heavily doped impurity region and a lightly doped impurity region.
- the invention further relates to a method of fabricating such a device.
- Programmable transistors are well known and form, for instance, the basic constituents of an erasable programmable read-only memory (EPROM) or an erasable programmable logic device (EPLD).
- EPROM erasable programmable read-only memory
- EPLD erasable programmable logic device
- One of the ways to change the charge state of the charge storage region is by means of the so-called channel hot-carrier injection mechanism.
- the channel hot-carrier-injection mechanism can be explained as follows. Charge carriers are accelerated in the channel from the source to the drain. On the average, the kinetic energy of the charge carriers is larger in the vicinity of the drain than near the source. Due to collisions in the crystal lattice, the charge carriers are scattered in all directions. By creating an electric field directing the scattered carriers towards the charge storage region, the number of those that are scattered in that direction is enhanced. Some of these carriers penetrate the electrically insulating layer that isolates the channel from the charge storage region if their acquired energy is high enough. These carriers are thereupon trapped in the charge storage region and give rise to a modification of the transistor's threshold voltage. Sensing the logic state of the programmable transistor is accomplished by discriminating between a high and a low threshold voltage.
- the electric fields in a small transistor may be too high for the structure to withstand and may cause the transistor's destruction.
- High electric fields are related to large voltage differences over short distances. Although lowering the voltages to be applied to the structure may give some relief, it does so at the expense of operating speed and programming efficiency.
- Another problem relates to a phenomenon called “punch-through” or “drain-induced turn-on”, which occurs as a result of a strong capacitive coupling between the drain and the charge storage region (e.g., floating gate).
- the capacitive coupling causes the voltage of the charge storage region to follow the drain voltage upward. If the voltage of the charge storage region is pushed beyond the transistor's threshold voltage, a channel develops and the transistor is turned on.
- Still another problem concerns the appearance of a soft write, i.e., an unintended programming during a read operation on an unprogrammed transistor, due to an electric field that is too high near the drain.
- the channel of a field effect transistor is created by forming an inversion layer.
- the inversion layer is a surface region of the substrate, whose conductivity type is inverted by the local electric field.
- the electric field is caused by voltage differences between the control gate, the charge storage region and the substrate's surface.
- the voltage at the surface is not uniform.
- the voltage difference between the channel and the charge storage region is largest near the source and decreases in the direction of the drain. Where the voltage difference approaches zero, the inversion layer vanishes.
- the vanishing location is called the pinch-off point.
- the position of the pinch-off point depends, among other things, on the drain voltage. An increase in the drain voltage causes the pinch-off point to lie farther away from the drain.
- charge carriers propagate out of the inversion layer into the drain depletion layer, where they are accelerated by the depletion layer's electric field.
- the charge carriers may acquire sufficient energy for, upon being scattered by the substrate's crystal lattice, reaching the charge storage region. If this takes place during a read operation, a spurious write process occurs.
- Various prior art programmable transistors include a layer which is of the same conductivity type as the substrate, which has a higher impurity concentration than the substrate and which extends into the transistor's channel region. See, for instance: Yoshikawa et al., "Extended Abstracts of the 20th Conf. on Solid State Devices and Materials, Tokyo, 1988, pp. 165-168 and U.S. Pat. No. 4,376,947 by Chiu et al. (FIGS. 7 and 8).
- an N-channel programmable transistor is provided with a multi-profile N-type drain embedded in a P-type layer having a higher impurity concentration than the P-type substrate.
- the P-type layer extends into the channel region.
- an N-channel programmable transistor has a drain with a shallow lightly doped N region and a laterally adjacent deep heavily doped N region. Only the lightly doped N region borders a P-type layer more heavily doped than the P-type substrate. Both prior art P-type layers are said to improve the efficiency of the writing mechanism.
- This relates to the generation of the strategically localized high electric field due to the higher concentration of fixed charges (ions, as contrasted with the mobile charges: electrons and holes) in the P-type layer when a channel is formed.
- the spatial relationship between the channel's pinch-off point and the location of the P layer may be optimized with regard to the current injection into the charge storage region in the programing mode.
- the hot-carrier generation in the read mode is reduced by providing the N-type drain with a lightly doped N portion that laterally extends partway underneath the charge storage region.
- the channel's pinch-off point in the read mode is positioned in this N layer.
- the location of the N layer may be optimized with regard to current injection into the charge storage region in the programming mode.
- the programmable transistor in the invention comprises a charge storage region that overlies a channel region in a main semiconductor zone of a first conductivity type.
- the channel region is located between a source and a drain of a second conductivity type opposite to the first.
- the transistor further includes, substantially laterally contiguous with the drain, a first impurity zone of the first conductivity type that extends into the channel region and is more heavily doped than the main zone.
- the drain incorporates a heavily doped third impurity region and a lightly doped second impurity region that lies substantially between the third region and the zones.
- junction capacitance increases if at least one of the impurity concentrations on either side of the junction is raised.
- the various impurity domains now have been arranged and shaped in such a way as to reduce, with respect to the prior art transistors, the junction capacitances present between two contiguous domains of mutually opposite conductivity types.
- the drain's lightly doped second region is an interface between at least a major portion of the heavily doped third impurity region and the main zone.
- the first impurity zone is kept small and borders the drain's lightly doped second impurity region.
- the drain's second and third impurity regions generally do not have a sharp, well-defined interface.
- the terms "second impurity region” and "third impurity region”, as presented here relate to an aggregated impurity distribution, wherein the junction capacitance is substantially determined by the drain's low-level impurity concentration, and wherein the drain's ohmic resistance, with regard to the current conducted by the transistor, is determined substantially by the high-level impurity concentration.
- the programmable transistor is fabricated, for example, from a monocrystalline semiconductor body that comprises a surface-adjoining main zone of a first conductivity type.
- a charge storage region for instance, a floating gate, is created over a channel region in the main zone.
- a first dopant of the first conductivity type is introduced into the main zone for providing a first impurity zone of the first conductivity type that extends into the channel region and that is more heavily doped than the main zone.
- a second dopant of a second conductivity type opposite to the first is introduced into the main zone for furnishing a lightly doped second impurity region substantially laterally contiguous with the first impurity zone.
- a spacer is formed over the first impurity region and alongside the charge storage region.
- a third dopant of the second conductivity type is introduced into the second impurity region for creating a surface-adjoining third impurity region that is substantially embedded in and more heavily doped than the second region.
- a second spacer is therefore provided over the second region and alongside the charge storage region. The first and second spacers determine the required lateral arrangement of the first, second and third regions.
- FIGS. 1-10 show an example of a method for fabricating a programmable transistor according to the invention.
- FIGS. 7-10 are enlarged compared to FIGS. 1-6.
- FIGS. 1-10 show an example of a method for fabricating a self-aligned floating gate programmable transistor (EPROM transistor, one-time-programmable or UV-erasable, for example) in accordance with the invention.
- EPROM transistor one-time-programmable or UV-erasable, for example
- the illustrated method forms part of a more extensive BiCMOS process. Only those intermediate results are considered here that directly relate to the construction of the programmable transistor shown.
- a silicon dioxide layer 42 is thermally grown to a thickness of approximately 200-400 nm.
- a blanket boron ion implant (B + ) at a dose of 10 13 cm -2 at 30 KeV is performed, followed by a thermal anneal, typically at 950° C. for 30-60 minutes in a dry oxygen ambient, leaving a moderately doped P-type layer 44. This layer 44 will prevent latch-up phenomena in the completed device.
- a thin intrinsic (dopant concentration no more than 10 15 cm -3 ) epitaxial layer 46 is formed to a thickness of 0.81-1.0 um over layer 44.
- a thin thermal silicon dioxide 48 having a thickness of 30 nm is grown over epitaxial layer 46.
- a P-type domain 50 is formed by means of a boron implant at a dose of 2-2.5 ⁇ 10 12 cm -2 at 100 KeV and a subsequent anneal and drive-in step typically at 1050° C. for 60-90 minutes in a nitrogen ambient.
- a wet oxide strip is carried out for removing oxide layer 48.
- a new thin silicon dioxide layer 52 that has a thickness of 15-25 nm and that later will provide the gate dielectric is thermally grown in a dry oxigen ambient at 900°-950° C.
- An amorphous silicon layer 54 having a thickness of 40-70 nm, is deposited over oxide layer 52 by means of an LPCVD process at a temperature of 550° C.
- a silicon nitride layer 56 is deposited over layer 54 to a thickness of 150-250 nm by means of an LPCVD process at 800° C.
- a dry etch is performed to remove portions of nitride layer 56 and amorphous silicon layer 54, thereby defining locations 60 and 62 for LOCOS growth.
- a subsequent boron ion implant results in heavily doped P + anti-inversion regions 64 and 66.
- a field oxidation is done at 900°-1000° C. to create an oxide layer 68 (LOCOS) of thickness 600-700 nm over exposed regions 60 and 62.
- LOCOS oxide layer 68
- P + regions 64 and 66 move downward ahead of LOCOS 68 as it forms.
- nitride layer 56 is stripped in hot phosphoric acid, and a low-temperature oxide (LTO) layer 70 of thickness 70-100 nm is formed at 420° C.
- An etch of LTO layer 70 exposes the cell area 72 for a boron implant at 50 KeV with a dose of 5-8 ⁇ 10 12 cm -2 . This adjusts the threshold voltage of the completed device.
- Parts of amorphous-silicon layer 54 that are not covered by LTO layer 70 are P-type doped according to a POCl 3 technique. Subsequently, a combined deglazing- and LTO-removing step is carried out.
- a dielectric ONO interpoly film 74 is formed. Formation of ONO film 74 includes first growing a 10-15 nm silicon dioxide layer at 900°-1075° C., then depositing a 10-15 nm silicon nitride layer by means of an LPCVD process at 800° C., and finally forming a 2 nm silicon dioxide layer by oxidation of the nitride layer at 900°-920° C. A further amorphous silicon layer 76 of 250-300 nm thickness is deposited by means of an LPCVD process at 550° C. A low-temperature oxide deposition (LTO) is thereupon done to form a thin layer 78 of 100 nm thickness. A dry etch is performed to partially remove portions of LTO layer 78, amorphous silicon layer 76, interpoly film 74 and amorphous silicon layer 54. The remaining parts of layers 54 and 74-78 form a stacked-gate structure.
- LTO low-temperature oxide deposition
- an implant is performed to create a P-type pocket 80 in the monocrystalline silicon adjacent to the stacked-gate structure.
- a photoresist mask 82 is formed over region 86 where the source of the programmable transistor is going to be formed.
- Pocket 80 is done by a boron difluoride ion implant at 50 KeV and a dose of 3-5 ⁇ 10 -- cm -2 .
- a thermal drive step at 900° C. for 30-60 minutes in a nitrogen ambient may be performed to adjust the implant's profile.
- silicon dioxide spacers 86 and 88 are formed along the sides of the stacked-gate structure by thermal oxidation.
- lightly doped N-type source extension 90 and lightly doped N-type drain extension 92 are created by means of a phosphorus ion implant at 40-50 KeV at a dose of 5 ⁇ 10 13 -5 ⁇ 10 14 cm -2 .
- a subsequent thermal drive at 900°-1000° C. for 30-60 minutes in a nitrogen ambient is preferably performed to adjust the profiles obtained in this and the previous implants.
- This phosphorus implant partially counterdopes part of P pocket 80. Note that the spacer thickness determines the lateral width of the remaining part of P pocket 80 adjacent to lightly doped drain extension 92.
- a second set of spacers 94 and 96 is formed by an LTO deposition/anisotropic etch process.
- a further N-type implant is performed with arsenic at 100 KeV at a dose of 5-7 ⁇ 10 15 cm -2 . This creates heavily doped N-type parts 98 and 100 in the transistor's source- and drain regions, and, in addition, dopes amorphous silicon layer 76.
- an anneal step is performed at 920°-950° C. for 30-90 minutes in a nitrogen ambient.
- Oxide layer 52 for a flash EEPROM cell will amount to 9-12 nm in order to reduce the tunneling voltage.
- the dimensions of the layers constituting ONO interpoly film 76 are slightly different with regard to the ones mentioned above.
- the lower silicon dioxide layer is typically 7-11 nm thick, the nitride layer formed on top thereof is typically 10-12 nm, whereas the upper silicon dioxide top layer is likewise 2 nm thick.
- the associated pn-junction capacitances are reduced considerably with respect to the prior art arrangements. Configurations wherein junctions are present with high impurity concentrations at both sides are avoided as much as possible. Heavily doped N-region 100 is shown to be shielded from main zone 50 and P-type pocket 80 owing to interposed lightly doped N-type region 92. Consequently, the junction capacitances are smaller than in the case of heavily doped, neighboring impurity domains of mutually opposite conductivity types. Since smaller capacitances mean shorter charge- and discharge-times, a memory circuit implemented with transistors of the shown kind operates faster.
- P pocket 80 enhances the channel's electric field in the program mode.
- the location of pocket 80 optimizes the site of the hot-carrier generation in the program mode.
- pocket 80 prevents punch-through by locally raising the threshold voltage required to convert the part of main zone 50 underneath the stacked-gate structure into a conduction channel.
- Lightly doped N-type region 92 prevents a soft write from occurring in the read mode if the channel's pinch-off point should be located beyond pocket 80, thereby preventing the electrons from gaining too much energy.
Landscapes
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
Claims (3)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US08/330,645 US5486480A (en) | 1991-05-15 | 1994-10-28 | Method of fabrication of protected programmable transistor with reduced parasitic capacitances |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US07/700,663 US5424567A (en) | 1991-05-15 | 1991-05-15 | Protected programmable transistor with reduced parasitic capacitances and method of fabrication |
| US08/330,645 US5486480A (en) | 1991-05-15 | 1994-10-28 | Method of fabrication of protected programmable transistor with reduced parasitic capacitances |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US07/700,663 Division US5424567A (en) | 1991-05-15 | 1991-05-15 | Protected programmable transistor with reduced parasitic capacitances and method of fabrication |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US5486480A true US5486480A (en) | 1996-01-23 |
Family
ID=24814412
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US07/700,663 Expired - Lifetime US5424567A (en) | 1991-05-15 | 1991-05-15 | Protected programmable transistor with reduced parasitic capacitances and method of fabrication |
| US08/330,645 Expired - Lifetime US5486480A (en) | 1991-05-15 | 1994-10-28 | Method of fabrication of protected programmable transistor with reduced parasitic capacitances |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US07/700,663 Expired - Lifetime US5424567A (en) | 1991-05-15 | 1991-05-15 | Protected programmable transistor with reduced parasitic capacitances and method of fabrication |
Country Status (5)
| Country | Link |
|---|---|
| US (2) | US5424567A (en) |
| EP (1) | EP0513923B1 (en) |
| JP (1) | JPH05136427A (en) |
| KR (1) | KR100258646B1 (en) |
| DE (1) | DE69205060T2 (en) |
Cited By (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5792670A (en) * | 1993-02-19 | 1998-08-11 | Sgs-Thomson Microelectronics S.R.L. | Method of manufacturing double polysilicon EEPROM cell and access transistor |
| US5899718A (en) * | 1997-03-13 | 1999-05-04 | United Semiconductor Corp. | Method for fabricating flash memory cells |
| US5923987A (en) * | 1997-06-30 | 1999-07-13 | Sun Microsystems, Inc. | Method for forming MOS devices with retrograde pocket regions and counter dopant regions at the substrate surface |
| US5933737A (en) * | 1993-05-01 | 1999-08-03 | Nec Corporation | Buried-channel MOS transistor and process of producing same |
| US6093951A (en) * | 1997-06-30 | 2000-07-25 | Sun Microsystems, Inc. | MOS devices with retrograde pocket regions |
| US6184099B1 (en) * | 1998-08-19 | 2001-02-06 | National Semiconductor Corporation | Low cost deep sub-micron CMOS process |
| US6214666B1 (en) * | 1998-12-18 | 2001-04-10 | Vantis Corporation | Method of forming a non-volatile memory device |
| US6249027B1 (en) | 1998-06-08 | 2001-06-19 | Sun Microsystems, Inc. | Partially depleted SOI device having a dedicated single body bias means |
| US6274901B1 (en) * | 1997-09-26 | 2001-08-14 | Matsushita Electric Industrial Co., Ltd. | Nonvolatile semiconductor memory device and method for fabricating the same |
| US6303454B1 (en) * | 1998-02-02 | 2001-10-16 | Taiwan Semiconductor Manufacturing Company | Process for a snap-back flash EEPROM cell |
| US6384447B2 (en) * | 1999-12-17 | 2002-05-07 | Micron Technology, Inc. | Flash memory cell for high efficiency programming |
| US20050156226A1 (en) * | 2004-01-12 | 2005-07-21 | Jeng Erik S. | Mask ROM and the method of forming the same and the scheme of reading the device |
| US20060054979A1 (en) * | 2003-12-12 | 2006-03-16 | Philipp Kratzert | Method for fabricating a drain/source path |
| US20060086968A1 (en) * | 2004-10-22 | 2006-04-27 | Ming-Shang Chen | Method of fabricating NAND-type flash EEPROM without field oxide isolation |
| KR100624922B1 (en) * | 1999-12-28 | 2006-09-19 | 주식회사 하이닉스반도체 | Manufacturing Method of Flash Memory Device |
| US20070012992A1 (en) * | 2005-07-13 | 2007-01-18 | Magnachip Semiconductor, Ltd. | Method for manufacturing and operating a non-volatile memory |
Families Citing this family (126)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5264384A (en) * | 1991-08-30 | 1993-11-23 | Texas Instruments Incorporated | Method of making a non-volatile memory cell |
| DE69429567T2 (en) * | 1993-10-15 | 2002-09-12 | Sony Corp., Tokio/Tokyo | Non-volatile semiconductor device |
| US5378909A (en) * | 1993-10-18 | 1995-01-03 | Hughes Aircraft Company | Flash EEPROM cell having gap between floating gate and drain for high hot electron injection efficiency for programming |
| KR0136528B1 (en) * | 1994-07-30 | 1998-09-15 | 문정환 | Manufacturing method of nonvolatile semiconductor memory device |
| US5650340A (en) * | 1994-08-18 | 1997-07-22 | Sun Microsystems, Inc. | Method of making asymmetric low power MOS devices |
| JP3211635B2 (en) * | 1995-08-09 | 2001-09-25 | 日本電気株式会社 | Nonvolatile semiconductor memory device and method of manufacturing the same |
| JPH0955496A (en) * | 1995-08-17 | 1997-02-25 | Oki Electric Ind Co Ltd | High voltage MOS transistor and method of manufacturing the same |
| US5719423A (en) * | 1995-08-31 | 1998-02-17 | Texas Instruments Incorporated | Isolated power transistor |
| JP2956549B2 (en) * | 1995-09-14 | 1999-10-04 | 日本電気株式会社 | Semiconductor memory device, manufacturing method thereof and data erasing method |
| JP3498116B2 (en) | 1995-10-26 | 2004-02-16 | 株式会社ルネサステクノロジ | Nonvolatile semiconductor memory device |
| JP2787908B2 (en) * | 1995-12-25 | 1998-08-20 | 日本電気株式会社 | Method for manufacturing semiconductor device |
| JPH09232555A (en) * | 1996-02-21 | 1997-09-05 | Sony Corp | Image sensor |
| US6346439B1 (en) | 1996-07-09 | 2002-02-12 | Micron Technology, Inc. | Semiconductor transistor devices and methods for forming semiconductor transistor devices |
| US6236085B1 (en) * | 1996-11-11 | 2001-05-22 | Denso Corporation | Semiconductor memory device having high-concentration region around electric-field moderating layer in substrate |
| JP2956635B2 (en) * | 1997-02-04 | 1999-10-04 | 日本電気株式会社 | Semiconductor device and manufacturing method thereof |
| WO1998050960A1 (en) * | 1997-05-09 | 1998-11-12 | Atmel Corporation | Floating gate memory cell with charge leakage prevention |
| US6297096B1 (en) * | 1997-06-11 | 2001-10-02 | Saifun Semiconductors Ltd. | NROM fabrication method |
| IL125604A (en) | 1997-07-30 | 2004-03-28 | Saifun Semiconductors Ltd | Non-volatile electrically erasable and programmble semiconductor memory cell utilizing asymmetrical charge |
| US6768165B1 (en) * | 1997-08-01 | 2004-07-27 | Saifun Semiconductors Ltd. | Two bit non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping |
| US6215148B1 (en) | 1998-05-20 | 2001-04-10 | Saifun Semiconductors Ltd. | NROM cell with improved programming, erasing and cycling |
| US6348711B1 (en) | 1998-05-20 | 2002-02-19 | Saifun Semiconductors Ltd. | NROM cell with self-aligned programming and erasure areas |
| US6429063B1 (en) | 1999-10-26 | 2002-08-06 | Saifun Semiconductors Ltd. | NROM cell with generally decoupled primary and secondary injection |
| US6396741B1 (en) * | 2000-05-04 | 2002-05-28 | Saifun Semiconductors Ltd. | Programming of nonvolatile memory cells |
| US6490204B2 (en) | 2000-05-04 | 2002-12-03 | Saifun Semiconductors Ltd. | Programming and erasing methods for a reference cell of an NROM array |
| US6928001B2 (en) | 2000-12-07 | 2005-08-09 | Saifun Semiconductors Ltd. | Programming and erasing methods for a non-volatile memory cell |
| US6653189B1 (en) * | 2000-10-30 | 2003-11-25 | Advanced Micro Devices, Inc. | Source side boron implant and drain side MDD implant for deep sub 0.18 micron flash memory |
| US6614692B2 (en) | 2001-01-18 | 2003-09-02 | Saifun Semiconductors Ltd. | EEPROM array and method for operation thereof |
| TW478154B (en) * | 2001-02-20 | 2002-03-01 | Ememory Technology Inc | Flash memory cell structure without contact channel write/erase and the manufacturing method thereof |
| US6584017B2 (en) | 2001-04-05 | 2003-06-24 | Saifun Semiconductors Ltd. | Method for programming a reference cell |
| TWI230392B (en) | 2001-06-18 | 2005-04-01 | Innovative Silicon Sa | Semiconductor device |
| US7473959B2 (en) * | 2001-06-28 | 2009-01-06 | Samsung Electronics Co., Ltd. | Non-volatile semiconductor memory devices and methods of fabricating the same |
| US20060180851A1 (en) | 2001-06-28 | 2006-08-17 | Samsung Electronics Co., Ltd. | Non-volatile memory devices and methods of operating the same |
| US7253467B2 (en) * | 2001-06-28 | 2007-08-07 | Samsung Electronics Co., Ltd. | Non-volatile semiconductor memory devices |
| JP4901048B2 (en) * | 2001-06-28 | 2012-03-21 | 三星電子株式会社 | Floating trap type non-volatile memory device |
| US8253183B2 (en) | 2001-06-28 | 2012-08-28 | Samsung Electronics Co., Ltd. | Charge trapping nonvolatile memory devices with a high-K blocking insulation layer |
| US7098107B2 (en) * | 2001-11-19 | 2006-08-29 | Saifun Semiconductor Ltd. | Protective layer in memory device and method therefor |
| US6583007B1 (en) | 2001-12-20 | 2003-06-24 | Saifun Semiconductors Ltd. | Reducing secondary injection effects |
| US6700818B2 (en) | 2002-01-31 | 2004-03-02 | Saifun Semiconductors Ltd. | Method for operating a memory device |
| EP1357603A3 (en) * | 2002-04-18 | 2004-01-14 | Innovative Silicon SA | Semiconductor device |
| EP1355316B1 (en) | 2002-04-18 | 2007-02-21 | Innovative Silicon SA | Data storage device and refreshing method for use with such device |
| US6747896B2 (en) | 2002-05-06 | 2004-06-08 | Multi Level Memory Technology | Bi-directional floating gate nonvolatile memory |
| US6914820B1 (en) | 2002-05-06 | 2005-07-05 | Multi Level Memory Technology | Erasing storage nodes in a bi-directional nonvolatile memory cell |
| US7221591B1 (en) * | 2002-05-06 | 2007-05-22 | Samsung Electronics Co., Ltd. | Fabricating bi-directional nonvolatile memory cells |
| US6917544B2 (en) | 2002-07-10 | 2005-07-12 | Saifun Semiconductors Ltd. | Multiple use memory chip |
| US6826107B2 (en) * | 2002-08-01 | 2004-11-30 | Saifun Semiconductors Ltd. | High voltage insertion in flash memory cards |
| US6887758B2 (en) * | 2002-10-09 | 2005-05-03 | Freescale Semiconductor, Inc. | Non-volatile memory device and method for forming |
| US7136304B2 (en) | 2002-10-29 | 2006-11-14 | Saifun Semiconductor Ltd | Method, system and circuit for programming a non-volatile memory array |
| JP4572500B2 (en) * | 2002-12-27 | 2010-11-04 | ソニー株式会社 | Nonvolatile semiconductor memory device and operation method thereof |
| US7178004B2 (en) | 2003-01-31 | 2007-02-13 | Yan Polansky | Memory array programming circuit and a method for using the circuit |
| US7142464B2 (en) * | 2003-04-29 | 2006-11-28 | Saifun Semiconductors Ltd. | Apparatus and methods for multi-level sensing in a memory array |
| US6912150B2 (en) | 2003-05-13 | 2005-06-28 | Lionel Portman | Reference current generator, and method of programming, adjusting and/or operating same |
| US7085153B2 (en) | 2003-05-13 | 2006-08-01 | Innovative Silicon S.A. | Semiconductor memory cell, array, architecture and device, and method of operating same |
| US20040228168A1 (en) | 2003-05-13 | 2004-11-18 | Richard Ferrant | Semiconductor memory device and method of operating same |
| US7335934B2 (en) | 2003-07-22 | 2008-02-26 | Innovative Silicon S.A. | Integrated circuit device, and method of fabricating same |
| US7123532B2 (en) | 2003-09-16 | 2006-10-17 | Saifun Semiconductors Ltd. | Operating array cells with matched reference cells |
| US7184298B2 (en) | 2003-09-24 | 2007-02-27 | Innovative Silicon S.A. | Low power programming technique for a floating body memory transistor, memory cell, and memory array |
| US7317633B2 (en) | 2004-07-06 | 2008-01-08 | Saifun Semiconductors Ltd | Protection of NROM devices from charge damage |
| US7095655B2 (en) | 2004-08-12 | 2006-08-22 | Saifun Semiconductors Ltd. | Dynamic matching of signal path and reference path for sensing |
| US7638850B2 (en) | 2004-10-14 | 2009-12-29 | Saifun Semiconductors Ltd. | Non-volatile memory structure and method of fabrication |
| US7476939B2 (en) | 2004-11-04 | 2009-01-13 | Innovative Silicon Isi Sa | Memory cell having an electrically floating body transistor and programming technique therefor |
| US7251164B2 (en) | 2004-11-10 | 2007-07-31 | Innovative Silicon S.A. | Circuitry for and method of improving statistical distribution of integrated circuits |
| US7535765B2 (en) | 2004-12-09 | 2009-05-19 | Saifun Semiconductors Ltd. | Non-volatile memory device and method for reading cells |
| US7301838B2 (en) | 2004-12-13 | 2007-11-27 | Innovative Silicon S.A. | Sense amplifier circuitry and architecture to write data into and/or read from memory cells |
| US7301803B2 (en) | 2004-12-22 | 2007-11-27 | Innovative Silicon S.A. | Bipolar reading technique for a memory cell having an electrically floating body transistor |
| EP1686592A3 (en) | 2005-01-19 | 2007-04-25 | Saifun Semiconductors Ltd. | Partial erase verify |
| US8053812B2 (en) * | 2005-03-17 | 2011-11-08 | Spansion Israel Ltd | Contact in planar NROM technology |
| JP2007027760A (en) | 2005-07-18 | 2007-02-01 | Saifun Semiconductors Ltd | High density nonvolatile memory array and manufacturing method |
| US7668017B2 (en) | 2005-08-17 | 2010-02-23 | Saifun Semiconductors Ltd. | Method of erasing non-volatile memory cells |
| US7606066B2 (en) | 2005-09-07 | 2009-10-20 | Innovative Silicon Isi Sa | Memory cell and memory cell array having an electrically floating body transistor, and methods of operating same |
| US7355916B2 (en) | 2005-09-19 | 2008-04-08 | Innovative Silicon S.A. | Method and circuitry to generate a reference current for reading a memory cell, and device implementing same |
| US7221138B2 (en) * | 2005-09-27 | 2007-05-22 | Saifun Semiconductors Ltd | Method and apparatus for measuring charge pump output current |
| US20070087503A1 (en) * | 2005-10-17 | 2007-04-19 | Saifun Semiconductors, Ltd. | Improving NROM device characteristics using adjusted gate work function |
| US7683430B2 (en) | 2005-12-19 | 2010-03-23 | Innovative Silicon Isi Sa | Electrically floating body memory cell and array, and method of operating or controlling same |
| US7352627B2 (en) | 2006-01-03 | 2008-04-01 | Saifon Semiconductors Ltd. | Method, system, and circuit for operating a non-volatile memory array |
| US7808818B2 (en) | 2006-01-12 | 2010-10-05 | Saifun Semiconductors Ltd. | Secondary injection for NROM |
| US7542345B2 (en) | 2006-02-16 | 2009-06-02 | Innovative Silicon Isi Sa | Multi-bit memory cell having electrically floating body transistor, and method of programming and reading same |
| US8253452B2 (en) | 2006-02-21 | 2012-08-28 | Spansion Israel Ltd | Circuit and method for powering up an integrated circuit and an integrated circuit utilizing same |
| US7692961B2 (en) | 2006-02-21 | 2010-04-06 | Saifun Semiconductors Ltd. | Method, circuit and device for disturb-control of programming nonvolatile memory cells by hot-hole injection (HHI) and by channel hot-electron (CHE) injection |
| US7760554B2 (en) | 2006-02-21 | 2010-07-20 | Saifun Semiconductors Ltd. | NROM non-volatile memory and mode of operation |
| US7638835B2 (en) * | 2006-02-28 | 2009-12-29 | Saifun Semiconductors Ltd. | Double density NROM with nitride strips (DDNS) |
| US7492632B2 (en) | 2006-04-07 | 2009-02-17 | Innovative Silicon Isi Sa | Memory array having a programmable word length, and method of operating same |
| US7606098B2 (en) | 2006-04-18 | 2009-10-20 | Innovative Silicon Isi Sa | Semiconductor memory array architecture with grouped memory cells, and method of controlling same |
| US7701779B2 (en) | 2006-04-27 | 2010-04-20 | Sajfun Semiconductors Ltd. | Method for programming a reference cell |
| WO2007128738A1 (en) | 2006-05-02 | 2007-11-15 | Innovative Silicon Sa | Semiconductor memory cell and array using punch-through to program and read same |
| US8069377B2 (en) | 2006-06-26 | 2011-11-29 | Micron Technology, Inc. | Integrated circuit having memory array including ECC and column redundancy and method of operating the same |
| US7542340B2 (en) | 2006-07-11 | 2009-06-02 | Innovative Silicon Isi Sa | Integrated circuit including memory array having a segmented bit line architecture and method of controlling and/or operating same |
| US7605579B2 (en) | 2006-09-18 | 2009-10-20 | Saifun Semiconductors Ltd. | Measuring and controlling current consumption and output current of charge pumps |
| KR20080060486A (en) * | 2006-12-27 | 2008-07-02 | 동부일렉트로닉스 주식회사 | Flash memory and manufacturing method thereof |
| KR101277402B1 (en) | 2007-01-26 | 2013-06-20 | 마이크론 테크놀로지, 인코포레이티드 | Floating-body dram transistor comprising source/drain regions separated from the gated body region |
| US8518774B2 (en) | 2007-03-29 | 2013-08-27 | Micron Technology, Inc. | Manufacturing process for zero-capacitor random access memory circuits |
| JP5139712B2 (en) * | 2007-04-19 | 2013-02-06 | ローム株式会社 | FLOTOX EEPROM and manufacturing method thereof |
| US8064274B2 (en) | 2007-05-30 | 2011-11-22 | Micron Technology, Inc. | Integrated circuit having voltage generation circuitry for memory cell array, and method of operating and/or controlling same |
| US8085594B2 (en) | 2007-06-01 | 2011-12-27 | Micron Technology, Inc. | Reading technique for memory cell with electrically floating body transistor |
| KR101338158B1 (en) * | 2007-07-16 | 2013-12-06 | 삼성전자주식회사 | Nonvolatile memory device and method for forming the same |
| WO2009039169A1 (en) | 2007-09-17 | 2009-03-26 | Innovative Silicon S.A. | Refreshing data of memory cells with electrically floating body transistors |
| US8536628B2 (en) | 2007-11-29 | 2013-09-17 | Micron Technology, Inc. | Integrated circuit having memory cell array including barriers, and method of manufacturing same |
| US8349662B2 (en) | 2007-12-11 | 2013-01-08 | Micron Technology, Inc. | Integrated circuit having memory cell array, and method of manufacturing same |
| US8773933B2 (en) | 2012-03-16 | 2014-07-08 | Micron Technology, Inc. | Techniques for accessing memory cells |
| US8014195B2 (en) | 2008-02-06 | 2011-09-06 | Micron Technology, Inc. | Single transistor memory cell |
| US8189376B2 (en) | 2008-02-08 | 2012-05-29 | Micron Technology, Inc. | Integrated circuit having memory cells including gate material having high work function, and method of manufacturing same |
| US7957206B2 (en) | 2008-04-04 | 2011-06-07 | Micron Technology, Inc. | Read circuitry for an integrated circuit having memory cells and/or a memory cell array, and method of operating same |
| US7947543B2 (en) | 2008-09-25 | 2011-05-24 | Micron Technology, Inc. | Recessed gate silicon-on-insulator floating body device with self-aligned lateral isolation |
| US7933140B2 (en) | 2008-10-02 | 2011-04-26 | Micron Technology, Inc. | Techniques for reducing a voltage swing |
| US7924630B2 (en) | 2008-10-15 | 2011-04-12 | Micron Technology, Inc. | Techniques for simultaneously driving a plurality of source lines |
| US8223574B2 (en) | 2008-11-05 | 2012-07-17 | Micron Technology, Inc. | Techniques for block refreshing a semiconductor memory device |
| US8213226B2 (en) | 2008-12-05 | 2012-07-03 | Micron Technology, Inc. | Vertical transistor memory cell and array |
| US8319294B2 (en) | 2009-02-18 | 2012-11-27 | Micron Technology, Inc. | Techniques for providing a source line plane |
| US8710566B2 (en) | 2009-03-04 | 2014-04-29 | Micron Technology, Inc. | Techniques for forming a contact to a buried diffusion layer in a semiconductor memory device |
| US8748959B2 (en) | 2009-03-31 | 2014-06-10 | Micron Technology, Inc. | Semiconductor memory device |
| US8139418B2 (en) | 2009-04-27 | 2012-03-20 | Micron Technology, Inc. | Techniques for controlling a direct injection semiconductor memory device |
| US8508994B2 (en) | 2009-04-30 | 2013-08-13 | Micron Technology, Inc. | Semiconductor device with floating gate and electrically floating body |
| US8498157B2 (en) | 2009-05-22 | 2013-07-30 | Micron Technology, Inc. | Techniques for providing a direct injection semiconductor memory device |
| US8537610B2 (en) | 2009-07-10 | 2013-09-17 | Micron Technology, Inc. | Techniques for providing a semiconductor memory device |
| US9076543B2 (en) | 2009-07-27 | 2015-07-07 | Micron Technology, Inc. | Techniques for providing a direct injection semiconductor memory device |
| US8199595B2 (en) | 2009-09-04 | 2012-06-12 | Micron Technology, Inc. | Techniques for sensing a semiconductor memory device |
| US8174881B2 (en) | 2009-11-24 | 2012-05-08 | Micron Technology, Inc. | Techniques for reducing disturbance in a semiconductor device |
| US8310893B2 (en) | 2009-12-16 | 2012-11-13 | Micron Technology, Inc. | Techniques for reducing impact of array disturbs in a semiconductor memory device |
| US8416636B2 (en) | 2010-02-12 | 2013-04-09 | Micron Technology, Inc. | Techniques for controlling a semiconductor memory device |
| US8576631B2 (en) | 2010-03-04 | 2013-11-05 | Micron Technology, Inc. | Techniques for sensing a semiconductor memory device |
| US8411513B2 (en) | 2010-03-04 | 2013-04-02 | Micron Technology, Inc. | Techniques for providing a semiconductor memory device having hierarchical bit lines |
| US8369177B2 (en) | 2010-03-05 | 2013-02-05 | Micron Technology, Inc. | Techniques for reading from and/or writing to a semiconductor memory device |
| WO2011115893A2 (en) | 2010-03-15 | 2011-09-22 | Micron Technology, Inc. | Techniques for providing a semiconductor memory device |
| US8411524B2 (en) | 2010-05-06 | 2013-04-02 | Micron Technology, Inc. | Techniques for refreshing a semiconductor memory device |
| US9425326B2 (en) | 2011-01-24 | 2016-08-23 | Imec | Vertical memory device and method for making thereof |
| US8531878B2 (en) | 2011-05-17 | 2013-09-10 | Micron Technology, Inc. | Techniques for providing a semiconductor memory device |
| US9559216B2 (en) | 2011-06-06 | 2017-01-31 | Micron Technology, Inc. | Semiconductor memory device and method for biasing same |
Citations (18)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5397381A (en) * | 1977-02-07 | 1978-08-25 | Toshiba Corp | Nonvoltile semiconductor memory |
| CA1119299A (en) * | 1979-02-05 | 1982-03-02 | Abd-El-Fattah A. Ibrahim | Inverse floating gate semiconductor devices |
| EP0059848A2 (en) * | 1981-03-05 | 1982-09-15 | International Business Machines Corporation | FET and method for manufacturing such |
| US4376947A (en) * | 1979-09-04 | 1983-03-15 | Texas Instruments Incorporated | Electrically programmable floating gate semiconductor memory device |
| JPS58206165A (en) * | 1982-05-26 | 1983-12-01 | Toshiba Corp | Non volatile semiconductor memory unit |
| US4630085A (en) * | 1984-02-28 | 1986-12-16 | Nec Corporation | Erasable, programmable read-only memory device |
| JPS6271277A (en) * | 1985-09-25 | 1987-04-01 | Toshiba Corp | Nonvolatile memory cell |
| EP0273728A2 (en) * | 1986-12-26 | 1988-07-06 | Kabushiki Kaisha Toshiba | Semiconductor memory device and method of manufacturing the same |
| GB2200795A (en) * | 1987-02-02 | 1988-08-10 | Intel Corp | Eprom cell with integral select transistor |
| EP0360504A2 (en) * | 1988-09-22 | 1990-03-28 | Advanced Micro Devices Inc. | One transistor flash eprom cell |
| US5005066A (en) * | 1987-06-02 | 1991-04-02 | Texas Instruments Incorporated | Self-aligned NPN bipolar transistor built in a double polysilicon CMOS technology |
| US5079603A (en) * | 1986-05-26 | 1992-01-07 | Hitachi, Ltd. | Semiconductor memory device |
| US5153144A (en) * | 1988-05-10 | 1992-10-06 | Hitachi, Ltd. | Method of making tunnel EEPROM |
| JPH05283424A (en) * | 1992-04-03 | 1993-10-29 | Sharp Corp | Manufacture of semiconductor device |
| US5264384A (en) * | 1991-08-30 | 1993-11-23 | Texas Instruments Incorporated | Method of making a non-volatile memory cell |
| US5337274A (en) * | 1992-01-30 | 1994-08-09 | Rohm Co., Ltd. | Nonvolatile semiconductor memory device having adjacent memory cells and peripheral transistors separated by field oxide |
| US5376566A (en) * | 1993-11-12 | 1994-12-27 | Micron Semiconductor, Inc. | N-channel field effect transistor having an oblique arsenic implant for lowered series resistance |
| US5378909A (en) * | 1993-10-18 | 1995-01-03 | Hughes Aircraft Company | Flash EEPROM cell having gap between floating gate and drain for high hot electron injection efficiency for programming |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5419372A (en) * | 1977-07-14 | 1979-02-14 | Nec Corp | Production of semiconductor memory |
| USRE32800E (en) * | 1981-12-30 | 1988-12-13 | Sgs-Thomson Microelectronics, Inc. | Method of making mosfet by multiple implantations followed by a diffusion step |
| JP3059442B2 (en) * | 1988-11-09 | 2000-07-04 | 株式会社日立製作所 | Semiconductor storage device |
| JPH043983A (en) * | 1990-04-20 | 1992-01-08 | Sony Corp | Nonvolatile semiconductor memory |
-
1991
- 1991-05-15 US US07/700,663 patent/US5424567A/en not_active Expired - Lifetime
-
1992
- 1992-05-13 DE DE69205060T patent/DE69205060T2/en not_active Expired - Fee Related
- 1992-05-13 EP EP92201360A patent/EP0513923B1/en not_active Expired - Lifetime
- 1992-05-15 JP JP4123782A patent/JPH05136427A/en active Pending
- 1992-05-15 KR KR1019920008266A patent/KR100258646B1/en not_active Expired - Fee Related
-
1994
- 1994-10-28 US US08/330,645 patent/US5486480A/en not_active Expired - Lifetime
Patent Citations (18)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5397381A (en) * | 1977-02-07 | 1978-08-25 | Toshiba Corp | Nonvoltile semiconductor memory |
| CA1119299A (en) * | 1979-02-05 | 1982-03-02 | Abd-El-Fattah A. Ibrahim | Inverse floating gate semiconductor devices |
| US4376947A (en) * | 1979-09-04 | 1983-03-15 | Texas Instruments Incorporated | Electrically programmable floating gate semiconductor memory device |
| EP0059848A2 (en) * | 1981-03-05 | 1982-09-15 | International Business Machines Corporation | FET and method for manufacturing such |
| JPS58206165A (en) * | 1982-05-26 | 1983-12-01 | Toshiba Corp | Non volatile semiconductor memory unit |
| US4630085A (en) * | 1984-02-28 | 1986-12-16 | Nec Corporation | Erasable, programmable read-only memory device |
| JPS6271277A (en) * | 1985-09-25 | 1987-04-01 | Toshiba Corp | Nonvolatile memory cell |
| US5079603A (en) * | 1986-05-26 | 1992-01-07 | Hitachi, Ltd. | Semiconductor memory device |
| EP0273728A2 (en) * | 1986-12-26 | 1988-07-06 | Kabushiki Kaisha Toshiba | Semiconductor memory device and method of manufacturing the same |
| GB2200795A (en) * | 1987-02-02 | 1988-08-10 | Intel Corp | Eprom cell with integral select transistor |
| US5005066A (en) * | 1987-06-02 | 1991-04-02 | Texas Instruments Incorporated | Self-aligned NPN bipolar transistor built in a double polysilicon CMOS technology |
| US5153144A (en) * | 1988-05-10 | 1992-10-06 | Hitachi, Ltd. | Method of making tunnel EEPROM |
| EP0360504A2 (en) * | 1988-09-22 | 1990-03-28 | Advanced Micro Devices Inc. | One transistor flash eprom cell |
| US5264384A (en) * | 1991-08-30 | 1993-11-23 | Texas Instruments Incorporated | Method of making a non-volatile memory cell |
| US5337274A (en) * | 1992-01-30 | 1994-08-09 | Rohm Co., Ltd. | Nonvolatile semiconductor memory device having adjacent memory cells and peripheral transistors separated by field oxide |
| JPH05283424A (en) * | 1992-04-03 | 1993-10-29 | Sharp Corp | Manufacture of semiconductor device |
| US5378909A (en) * | 1993-10-18 | 1995-01-03 | Hughes Aircraft Company | Flash EEPROM cell having gap between floating gate and drain for high hot electron injection efficiency for programming |
| US5376566A (en) * | 1993-11-12 | 1994-12-27 | Micron Semiconductor, Inc. | N-channel field effect transistor having an oblique arsenic implant for lowered series resistance |
Non-Patent Citations (4)
| Title |
|---|
| "A Flash-Erase EEPROM Cell With An Asymmetric Source and Drain Structure" by Kume et al., IEEE 1987, pp. 560-563. |
| "A Reliable Profiled Lightly-Doped Drain (PLD) Cell for High Density Submicron EPROMS and Flash EEPROMS" by Yoshikawa, Extended Abstracts of 20th (1988) Conference on Solid State Devices and Materials, Aug. 24-26, 1988. |
| A Flash Erase EEPROM Cell With An Asymmetric Source and Drain Structure by Kume et al., IEEE 1987, pp. 560 563. * |
| A Reliable Profiled Lightly Doped Drain (PLD) Cell for High Density Submicron EPROMS and Flash EEPROMS by Yoshikawa, Extended Abstracts of 20th (1988) Conference on Solid State Devices and Materials, Aug. 24 26, 1988. * |
Cited By (25)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5792670A (en) * | 1993-02-19 | 1998-08-11 | Sgs-Thomson Microelectronics S.R.L. | Method of manufacturing double polysilicon EEPROM cell and access transistor |
| US5933737A (en) * | 1993-05-01 | 1999-08-03 | Nec Corporation | Buried-channel MOS transistor and process of producing same |
| US5899718A (en) * | 1997-03-13 | 1999-05-04 | United Semiconductor Corp. | Method for fabricating flash memory cells |
| US5923987A (en) * | 1997-06-30 | 1999-07-13 | Sun Microsystems, Inc. | Method for forming MOS devices with retrograde pocket regions and counter dopant regions at the substrate surface |
| US6093951A (en) * | 1997-06-30 | 2000-07-25 | Sun Microsystems, Inc. | MOS devices with retrograde pocket regions |
| US6274901B1 (en) * | 1997-09-26 | 2001-08-14 | Matsushita Electric Industrial Co., Ltd. | Nonvolatile semiconductor memory device and method for fabricating the same |
| US6303454B1 (en) * | 1998-02-02 | 2001-10-16 | Taiwan Semiconductor Manufacturing Company | Process for a snap-back flash EEPROM cell |
| US6249027B1 (en) | 1998-06-08 | 2001-06-19 | Sun Microsystems, Inc. | Partially depleted SOI device having a dedicated single body bias means |
| US6184099B1 (en) * | 1998-08-19 | 2001-02-06 | National Semiconductor Corporation | Low cost deep sub-micron CMOS process |
| US6214666B1 (en) * | 1998-12-18 | 2001-04-10 | Vantis Corporation | Method of forming a non-volatile memory device |
| US6577537B2 (en) | 1999-12-17 | 2003-06-10 | Micron Technology, Inc. | Flash memory cell for high efficiency programming |
| US6384447B2 (en) * | 1999-12-17 | 2002-05-07 | Micron Technology, Inc. | Flash memory cell for high efficiency programming |
| US6587376B2 (en) | 1999-12-17 | 2003-07-01 | Micron Technology, Inc. | Flash memory cell for high efficiency programming |
| US6434045B2 (en) | 1999-12-17 | 2002-08-13 | Micron Technology, Inc. | Flash memory cell for high efficiency programming |
| KR100624922B1 (en) * | 1999-12-28 | 2006-09-19 | 주식회사 하이닉스반도체 | Manufacturing Method of Flash Memory Device |
| US20060054979A1 (en) * | 2003-12-12 | 2006-03-16 | Philipp Kratzert | Method for fabricating a drain/source path |
| US7030448B2 (en) * | 2004-01-12 | 2006-04-18 | Applied Intellectual Properties Co., Ltd. | Mask ROM and the method of forming the same and the scheme of reading the device |
| US20050227420A1 (en) * | 2004-01-12 | 2005-10-13 | Applied Intellectual Properties Co., Ltd. | Mask ROM and the method of forming the same and the scheme of reading the device |
| US20050156226A1 (en) * | 2004-01-12 | 2005-07-21 | Jeng Erik S. | Mask ROM and the method of forming the same and the scheme of reading the device |
| US20060086968A1 (en) * | 2004-10-22 | 2006-04-27 | Ming-Shang Chen | Method of fabricating NAND-type flash EEPROM without field oxide isolation |
| US7399674B2 (en) * | 2004-10-22 | 2008-07-15 | Macronix International Co., Ltd. | Method of fabricating NAND-type flash EEPROM without field oxide isolation |
| US20080224200A1 (en) * | 2004-10-22 | 2008-09-18 | Ming-Shang Chen | Method of fabricating nand-type flash eeprom without field oxide isolation |
| US7847336B2 (en) * | 2004-10-22 | 2010-12-07 | Macronix International Co., Ltd. | Method of fabricating NAND-type flash EEPROMS without field oxide isolation |
| US20070012992A1 (en) * | 2005-07-13 | 2007-01-18 | Magnachip Semiconductor, Ltd. | Method for manufacturing and operating a non-volatile memory |
| US7273782B2 (en) | 2005-07-13 | 2007-09-25 | Magnachip Semiconductor, Ltd. | Method for manufacturing and operating a non-volatile memory |
Also Published As
| Publication number | Publication date |
|---|---|
| KR920022537A (en) | 1992-12-19 |
| DE69205060T2 (en) | 1996-05-15 |
| EP0513923B1 (en) | 1995-09-27 |
| KR100258646B1 (en) | 2000-06-15 |
| EP0513923A2 (en) | 1992-11-19 |
| DE69205060D1 (en) | 1995-11-02 |
| JPH05136427A (en) | 1993-06-01 |
| EP0513923A3 (en) | 1993-06-02 |
| US5424567A (en) | 1995-06-13 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US5486480A (en) | Method of fabrication of protected programmable transistor with reduced parasitic capacitances | |
| US5231299A (en) | Structure and fabrication method for EEPROM memory cell with selective channel implants | |
| US5049515A (en) | Method of making a three-dimensional memory cell with integral select transistor | |
| US7157773B2 (en) | Nonvolatile semiconductor memory device | |
| US5278087A (en) | Method of making a single transistor non-volatile electrically alterable semiconductor memory device with a re-crystallized floating gate | |
| US6022778A (en) | Process for the manufacturing of integrated circuits comprising low-voltage and high-voltage DMOS-technology power devices and non-volatile memory cells | |
| US4964080A (en) | Three-dimensional memory cell with integral select transistor | |
| US5242848A (en) | Self-aligned method of making a split gate single transistor non-volatile electrically alterable semiconductor memory device | |
| US4780424A (en) | Process for fabricating electrically alterable floating gate memory devices | |
| EP0649178A2 (en) | Flash EEPROM cell having gap between floating gate and drain for high hot electron injection efficiency for programming | |
| US20060202254A1 (en) | Multi-level flash memory cell capable of fast programming | |
| JPH0325950B2 (en) | ||
| EP0784867B1 (en) | Method of manufacturing a vertical non-volatile memory cell | |
| US6207978B1 (en) | Flash memory cells having a modulation doped heterojunction structure | |
| KR100253778B1 (en) | Nonvolatile semiconductor memory device and manufacturing method thereof | |
| EP0852813B1 (en) | Integrated circuit device with embedded flash memory and method for manufacturing same | |
| KR100743694B1 (en) | Solid Source Doping of Source / Drain of Flash Memory | |
| US6025229A (en) | Method of fabricating split-gate source side injection flash memory array | |
| US6303454B1 (en) | Process for a snap-back flash EEPROM cell | |
| US6432762B1 (en) | Memory cell for EEPROM devices, and corresponding fabricating process | |
| EP0204498A2 (en) | Improved eeprom cell and method of fabrication | |
| US20020045304A1 (en) | Fabrication method and structure of flash memory device | |
| JPH06237000A (en) | Nonvolatile memory cell and manufacture thereof | |
| JP3948535B2 (en) | Nonvolatile semiconductor memory device and manufacturing method thereof | |
| JPH06237002A (en) | Memory cell |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PHILIPS ELECTRONICS NORTH AMERICA CORP.;REEL/FRAME:018654/0514 Effective date: 20061206 Owner name: PHILIPS ELECTRONICS NORTH AMERICAN CORPORATION, NE Free format text: CHANGE OF NAME;ASSIGNOR:NORTH AMERICAN PHILIPS CORPORATION;REEL/FRAME:018654/0565 Effective date: 19930524 |
|
| AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., ENGLAND Free format text: SECURITY AGREEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:018806/0201 Effective date: 20061201 |
|
| FPAY | Fee payment |
Year of fee payment: 12 |
|
| AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC;REEL/FRAME:050315/0443 Effective date: 20190903 |