[go: up one dir, main page]

US20230066891A1 - Semiconductor structure having verticle conductive graphene and method for forming the same - Google Patents

Semiconductor structure having verticle conductive graphene and method for forming the same Download PDF

Info

Publication number
US20230066891A1
US20230066891A1 US17/460,909 US202117460909A US2023066891A1 US 20230066891 A1 US20230066891 A1 US 20230066891A1 US 202117460909 A US202117460909 A US 202117460909A US 2023066891 A1 US2023066891 A1 US 2023066891A1
Authority
US
United States
Prior art keywords
dielectric layer
conductive structure
layer
graphene conductive
graphene
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
US17/460,909
Inventor
Tsu-Chun KUO
Shin-Yi Yang
Yu-Chen Chan
Shu-Wei LI
Meng-Pei Lu
Ming-Han Lee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC Ltd filed Critical Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority to US17/460,909 priority Critical patent/US20230066891A1/en
Assigned to TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD. reassignment TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: YANG, SHIN-YI, CHAN, YU-CHEN, KUO, TSU-CHUN, LEE, MING-HAN, LI, SHU-WEI, LU, MENG-PEI
Priority to TW110145103A priority patent/TW202310293A/en
Priority to CN202210007264.4A priority patent/CN115602616A/en
Publication of US20230066891A1 publication Critical patent/US20230066891A1/en
Priority to US18/363,515 priority patent/US20230378067A1/en
Pending legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/53204Conductive materials
    • H01L23/53276Conductive materials containing carbon, e.g. fullerenes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • H01L21/285Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
    • H01L21/28506Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
    • H01L21/28512Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table
    • H01L21/28556Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table by chemical means, e.g. CVD, LPCVD, PECVD, laser CVD
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76802Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76802Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
    • H01L21/76807Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
    • H01L21/7681Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures involving one or more buried masks
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76843Barrier, adhesion or liner layers formed in openings in a dielectric
    • H01L21/76844Bottomless liners
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76843Barrier, adhesion or liner layers formed in openings in a dielectric
    • H01L21/76847Barrier, adhesion or liner layers formed in openings in a dielectric the layer being positioned within the main fill metal
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76871Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers
    • H01L21/76876Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers for deposition from the gas phase, e.g. CVD
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76877Filling of holes, grooves or trenches, e.g. vias, with conductive material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76877Filling of holes, grooves or trenches, e.g. vias, with conductive material
    • H01L21/76879Filling of holes, grooves or trenches, e.g. vias, with conductive material by selective deposition of conductive material in the vias, e.g. selective C.V.D. on semiconductor material, plating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/481Internal lead connections, e.g. via connections, feedthrough structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76802Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
    • H01L21/76807Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76829Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers

Definitions

  • Damascene process such as single damascene or dual damascene, is one of the techniques used for forming BEOL (back-end-of-line) interconnect structures.
  • BEOL back-end-of-line interconnect structures.
  • the interconnect structures play an important role in miniaturization and electrical performance of the new generations of ICs.
  • the industry pays much attention on development of the interconnect structures.
  • FIG. 1 illustrates a process flow for making a semiconductor structure in accordance with some embodiments.
  • FIGS. 2 through 6 illustrate schematic views of stages in the formation of a semiconductor structure in accordance with some embodiments.
  • FIG. 7 is a partially enlarged view of the semiconductor structure in accordance with some embodiments, taken from FIG. 6 .
  • FIG. 8 is a schematic view showing a graphene layer of the semiconductor structure in accordance with some embodiments.
  • FIGS. 9 through 12 illustrate schematic views of stages in the formation of a semiconductor structure in accordance with some embodiments.
  • FIGS. 13 through 19 illustrate schematic views of stages in the formation of a semiconductor structure in accordance with some embodiments.
  • FIG. 20 is a schematic view illustrating doping/intercalation of a semiconductor structure in accordance with some embodiments.
  • FIGS. 21 through 27 illustrate schematic views of stages in the formation of a semiconductor structure in accordance with some embodiments.
  • FIG. 28 is a top view of the semiconductor structure in accordance with some embodiments.
  • FIGS. 29 and 30 show semiconductor structures in accordance with some embodiments.
  • FIG. 31 illustrates a process of making a semiconductor structure in accordance with some embodiments.
  • first and second features are formed in direct contact
  • additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
  • present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
  • spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
  • the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
  • the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
  • some ways of forming interconnect patterns involve patterning dielectric layer to define desired interconnect openings (e.g., vias or trenches), followed by filling the interconnect openings using deposition techniques, such as chemical vapor deposition (CVD), atomic layer deposition (ALD), physical vapor deposition (PVD), reflow-PVD, a combination of PVD and electrochemical plating (ECP), or the like.
  • CVD chemical vapor deposition
  • ALD atomic layer deposition
  • PVD physical vapor deposition
  • reflow-PVD a combination of PVD and electrochemical plating
  • FIG. 31 shows a flow of an alternative way of making a semiconductor structure. Firstly, a horizontal graphene layer 60 is formed on a substrate 22 .
  • the horizontal graphene layer 60 has a stack of graphene sheets (not shown) with each sheet extending in a direction parallel to a top surface of the substrate 22 . Then, the horizontal graphene layer 60 is patterned into a plurality of separated graphene portions 61 such that the graphene portions 61 form a pattern. Next, a dielectric layer 30 is deposited to fill gaps between the graphene portions 61 and to cover the graphene portions 61 .
  • FIGS. 2 to 6 illustrate schematic views of intermediate steps in the formation of a semiconductor structure in accordance with some embodiments. The corresponding processes are also reflected in the flow chart 200 as shown in FIG. 1 .
  • a substrate 22 is provided. This process is illustrated as process 202 in the flow chart 200 shown in FIG. 1 .
  • the substrate 22 may be a semiconductor substrate, e.g., an elemental semiconductor or a compound semiconductor.
  • An elemental semiconductor is composed of single species of atoms, such as silicon (Si) or germanium (Ge) in column 14 of the periodic table.
  • a compound semiconductor is composed of two or more elements, such as silicon carbide (SiC), gallium arsenide (GaAs), gallium phosphide (GaP), indium phosphide (InP), indium arsenide (InAs), indium antimonide (InSb), silicon germanium (SiGe), gallium arsenide phosphide (GaAsP), aluminum indium arsenide (AlInAs), aluminum gallium arsenide (AlGaAs), gallium indium arsenide (GaInAs), gallium indium phosphide (GaInP), gallium indium arsenide phosphide (GaInAsP), or the like.
  • the compound semiconductor may have a gradient feature in which the composition thereof changes from one ratio at one location to another ratio at another location in the compound semiconductor.
  • the compound semiconductor may be formed over a silicon substrate.
  • the compound semiconductor may be strained.
  • the substrate 22 may include a multilayer compound semiconductor structure.
  • the substrate 22 may include a non-semiconductor material, such as a glass, fused quartz, or calcium fluoride.
  • the substrate 22 may be a semiconductor on insulator (SOI) (e.g., silicon germanium on insulator (SGOI)).
  • SOI semiconductor on insulator
  • SGOI silicon germanium on insulator
  • an SOI substrate includes a layer of a semiconductor material such as epitaxial silicon (Si), germanium (Ge), silicon germanium (SiGe), or combinations thereof.
  • the substrate may be doped with a p-type dopant, such as boron (Br), aluminum (Al), gallium (Ga), or the like, or may alternatively be doped with an n-type dopant, as is known in the art.
  • the substrate 22 may include a doped epitaxial layer. Shallow trench isolation (STI) regions (not shown) may be formed in the substrate 22 to isolate active regions (one is schematically shown in FIG.
  • STI Shallow trench isolation
  • the integrated circuit device may include transistors (e.g., field-effect transistors (FETs), complementary metal-oxide semiconductor (CMOS) transistors, planar or vertical multi-gate transistors (e.g., FinFET devices), gate-all-around (GAA) devices, or the like), resistors, capacitors, diodes, interconnections, or the like, based on practical applications.
  • FETs field-effect transistors
  • CMOS complementary metal-oxide semiconductor
  • GAA gate-all-around
  • through-vias may be formed to extend into the substrate 22 for electrically connecting features on opposite sides of the substrate 22 .
  • a dielectric layer 26 is formed over the substrate 22 , and a contact feature 28 is formed in the dielectric layer 26 and is electrically connected to the active region 24 .
  • an etch stop layer 29 is formed over the substrate 22 .
  • the etch stop layer 29 is formed on the dielectric layer 26 . This process is illustrated as process 204 in the flow chart 200 shown in FIG. 1 .
  • the etch stop layer 29 may be made of a material selected from metal nitride, metal oxide, metal carbide, silicon nitride, silicon oxide, silicon carbide, and combinations thereof.
  • the metal may be selected from aluminum (Al), zirconium (Zr), yttrium (Y), hafnium (Hf), zinc (Zn), and combinations thereof.
  • the etch stop layer 29 may be formed by a suitable technique, such as CVD, plasma-enhanced CVD (PECVD), ALD, spin-on coating, electroless plating, or the like.
  • the dielectric layer 30 is formed over the etch stop layer 29 . This process is illustrated as process 206 in the flow chart 200 shown in FIG. 1 .
  • the dielectric layer 30 may be a low-k inter-layer dielectric (LK ILD) layer, such as a pre-metal dielectric (PMD) layer or an inter-metal dielectric (IMD) layer.
  • LK ILD low-k inter-layer dielectric
  • PMD pre-metal dielectric
  • IMD inter-metal dielectric
  • the dielectric layer 30 includes undoped silicate glass (USG), phosphosilicate glass (PSG), borosilicate glass (BSG), boron-doped phosphosilicate glass (BPSG), fluorine-doped silicate glass (FSG), silicon dioxide (SiO 2 ), SiOC-based materials, or other suitable extreme low-K (ELK) or ultra low-K (ULK) materials.
  • silicon dioxide may be formed from tetraethyl orthosilicate (TEOS).
  • the dielectric layer 30 may be formed using spin coating, CVD (e.g., flowable CVD, PECVD, low pressure chemical vapor deposition (LPCVD), etc.), or the like.
  • the dielectric layer 30 may include an anti-reflective layer (not shown), such as a nitrogen-free anti-reflective coating (NFARC), for preventing radiation used in a subsequent photolithographic process from reflecting off layers below and interfering with the exposure procedure.
  • NFARC nitrogen-free anti-reflective coating
  • the NFARC may include a material such as silicon-rich oxide (SRO), or silicon oxygen carbide (i.e., carbon-doped silicon oxide).
  • SRO silicon-rich oxide
  • silicon oxygen carbide i.e., carbon-doped silicon oxide
  • the NFARC may be formed by CVD or the like.
  • the dielectric layer 30 and the etch stop layer 29 are patterned by an etching process to form an interconnect opening 31 in the dielectric layer 30 .
  • a top surface 281 of the contact feature 28 is exposed from the interconnect opening 31 .
  • This process is illustrated as process 208 in the flow chart 200 shown in FIG. 1 .
  • the etching process may include a dry etching process, which includes forming a patterned mask layer (not shown) such as a patterned photo-resist layer, and then etching the dielectric layer 30 and the etch stop layer 29 using the patterned mask layer as a mask.
  • the interconnect opening 31 is defined by an inner lateral surface 302 of the dielectric layer 30 , and is a via 32 which extends through the dielectric layer 30 and the etch stop layer 29 and which may be formed in a single damascene process.
  • An opening of the interconnect opening 31 has a width (W), and the interconnect opening 31 has a height (H).
  • An aspect ratio of the interconnect opening 31 is defined as H/W.
  • the width (W) of the opening of the interconnect opening 31 ranges from about 1.5 nm to about 15 nm.
  • the interconnect opening 31 may be made by a single damascene process, and the width (W) of the opening of the interconnect opening 31 ranges from about 4 nm to about 15 nm. In some embodiments, the aspect ratio of the interconnect opening 31 is smaller than about 5.
  • FIG. 4 illustrates the formation of a metal layer 41 on the dielectric layer 30 .
  • This process is illustrated as process 210 in the flow chart 200 shown in FIG. 1 .
  • the metal layer 41 covers a top surface 301 of the dielectric layer 30 , the inner lateral surface 302 of the dielectric layer 30 , and the top surface 281 of the contact feature 28 exposed from the interconnect opening 31 .
  • the metal layer 41 may be formed by PVD, CVD, ALD, electroless deposition (ELD), or the like.
  • the metal layer 41 may include Co, Ni, Ru, Rh, Pd, Re, Cu, Ag, Ir, Pt, Au, or combinations thereof.
  • the metal layer 41 may include Ti, Hf, Ta, W, or combinations thereof.
  • the metal layer 41 may have a thickness ranging from about 0.3 nm to about 2 nm.
  • FIG. 5 illustrates a process of etching away a part of the metal layer 41 .
  • This process is illustrated as process 212 in the flow chart 200 shown in FIG. 1 .
  • any portion of the metal layer 41 which is not formed on the inner lateral surface 302 of the dielectric layer 30 , is removed.
  • portions of the metal layer 41 formed on the top surface 301 of the dielectric layer 30 and on the top surface 281 of the contact feature 28 are removed.
  • the metal formed on the inner lateral surface 302 of the dielectric layer 30 is maintained.
  • the etching process may be conducted using directional dry etching, such as plasma reactive etching, atomic layer etching, ion-beam etching, e-beam etching, plasma physical bombardment, or the like.
  • the plasma reactive etching may use reaction gases containing H 2 , O 2 , N 2 , F 2 , Cl 2 , C x F y , NF 3 , SiF 4 , SiCl 4 , BCl 3 , or the like.
  • the atomic layer etching may use reaction gas containing F 2 , Cl 2 , Br 2 , H 2 , HF, HCl, BCl 3 , CH 3 OH, HCOOH, acetylacetone, hexafluoroacetylacetone, or the like.
  • the plasma physical bombardment may use reaction gas containing H 2 , He, Ar, N 2 , Xe, or the like.
  • the etching process may involve a directional etching directed vertically toward the dielectric layer 30 .
  • a process is conducted to form a graphene conductive structure 42 on the metal layer 41 to fill the interconnect opening 31 .
  • This process is illustrated as process 214 in the flow chart 200 shown in FIG. 1 .
  • the graphene conductive structure 42 may be deposited using PECVD with one of radio frequency (RF) plasma, direct current (DC) plasma, inductively coupled plasma (ICP), microwave (MW) plasma, electron cyclotron resonance (ECR) plasma, or the like.
  • RF radio frequency
  • DC direct current
  • ICP inductively coupled plasma
  • MW microwave
  • ECR electron cyclotron resonance
  • the graphene conductive structure 42 may be deposited using thermal CVD.
  • temperature of the deposition process may range from about room temperature to about 1000° C.
  • the graphene deposition process is PECVD to allow the deposition to take place at a temperature below about 400° C., thereby minimizing the influence of high temperature on the integrated circuit device in the substrate 22 .
  • precursors for depositing the graphene conductive structure 42 may include CO, CH 4 , C 2 H 2 , CF 4 , C 2 F 6 , CHF 3 , benzene, derivatives thereof, or the like.
  • the metal layer 41 may serve as a catalyst for the growth of the graphene conductive structure 42 .
  • FIG. 7 is a partially enlarged view taken from the dotted circle in FIG. 6 .
  • the illustrated part in FIG. 7 includes the dielectric layer 30 , the metal layer 41 formed on the inner lateral surface 302 of the dielectric layer 30 , and the graphene conductive structure 42 .
  • the graphene conductive structure 42 includes a plurality of graphene layers 43 that are formed on the metal layer 41 in a layer-by-layer manner until the graphene conductive structure 42 completely fills the interconnect opening 31 (see FIG. 5 ) without leaving voids in the graphene conductive structure 42 as encountered in metal deposition process.
  • Each of the graphene layers 43 extends in a direction (D) (e.g., a vertical direction in some embodiments) parallel to the inner lateral surface 302 of the dielectric layer 30 .
  • Each of the graphene layers 43 may be composed of a plurality of carbon atoms arranged in a honeycomb pattern (i.e., hexagons) extending in the direction (D) and parallel to the inner lateral surface 302 of the dielectric layer 30 .
  • a honeycomb pattern i.e., hexagons
  • FIG. 8 One graphene layer 43 is schematically shown in FIG. 8 , in which the honeycomb carbon layer extends in the direction (D) and parallel to the inner lateral surface 302 of the dielectric layer 30 .
  • FIG. 9 illustrates an alternative to the structure depicted in FIG. 3 and the processes 204 , 206 , 208 in the flow chart 200 as shown in FIG. 1 .
  • another etch stop layer 35 and another dielectric layer 36 may be formed on the dielectric layer 30 .
  • the dielectric layer 30 and the etch stop layer 29 are patterned to form the via 32 , and then the dielectric layer 36 and the etch stop layer 35 are patterned to form a trench 33 .
  • the interconnect opening 31 includes the via 32 , and the trench 33 which is spatially communicated with the via 32 and which has a width larger than that of the via 32 .
  • such combination of the via 32 and the trench 33 may be formed by a dual damascene process or two separate single damascene processes.
  • the via 32 and the trench 33 of the interconnect opening 31 are defined by the inner lateral surface 302 .
  • the inner lateral surface 302 is defined by the dielectric layer 36 , the etch stop layer 35 , the dielectric layer 30 and the etch stop layer 29 .
  • the inner lateral surface 302 is in a stepped shape, and has a first vertical portion 341 that defines the via 32 , a second vertical portion 342 that defines the trench 33 , and a horizontal portion 343 that interconnects the first vertical portion 341 and the second vertical portion 342 .
  • the width (W) of the opening of the interconnect opening 31 is defined as the width of the opening of the trench 33
  • the height (H) of the interconnect opening 31 is defined as the height of the via 32 and the trench 33 combined.
  • the width (W) of the opening of the trench 33 ranges from about 1.5 nm to about 15 nm. In some embodiments, the width (W) of the opening of the trench 33 ranges from about 4 nm to about 15 nm. In some embodiments, the aspect ratio (H/W) of the interconnect opening 31 is smaller than about 10.
  • FIG. 10 illustrates an alternative to the structure depicted in FIG. 4 and the process 210 in the flow chart 200 as shown in FIG. 1 .
  • the metal layer 41 is formed on the dielectric layer 36 and covers a top surface 361 of the dielectric layer 361 , the inner lateral surface 302 , and the top surface 281 of the contact feature 28 exposed from the via 32 and the trench 33 of the interconnect opening 31 .
  • the metal layer 41 may be formed by PVD, CVD, ALD, ELD, or the like.
  • the metal layer 41 may include Co, Ni, Ru, Rh, Pd, Re, Cu, Ag, Ir, Pt, Au, or combinations thereof.
  • the metal layer 41 may include Ti, Hf, Ta, W, or combinations thereof.
  • the metal layer 41 may have a thickness ranging from about 0.3 nm to about 2 nm.
  • FIG. 11 illustrates an alternative to the structure depicted in FIG. 5 and the process 212 in the flow chart 200 as shown in FIG. 1 .
  • portions of the metal layer 41 that are formed on the top surface 361 of the dielectric layer 36 , on the horizontal portion 343 of the inner lateral surface 302 , and on the top surface 281 of the contact feature 28 are removed. Portions of the metal layer 41 that are formed on the first vertical portion 341 and the second vertical portion 342 of the inner lateral surface 302 are maintained.
  • the etching process may be conducted using directional dry etching, such as plasma reactive etching, atomic layer etching, ion-beam etching, e-beam etching, plasma physical bombardment, or the like.
  • the plasma reactive etching may use reaction gases containing H 2 , O 2 , N 2 , F 2 , Cl 2 , C x F y , NF 3 , SiF 4 , SiCl 4 , BCl 3 , or the like.
  • the atomic layer etching may use reaction gas containing F 2 , Cl 2 , Br 2 , H 2 , HF, HCl, BCl 3 , CH 3 OH, HCOOH, acetylacetone, hexafluoroacetylacetone, or the like.
  • the plasma physical bombardment may use reaction gas containing H 2 , He, Ar, N 2 , Xe, or the like.
  • the etching process may involve a directional etching directed vertically toward the dielectric layer 30 .
  • FIG. 12 illustrates an alternative to the structure depicted in FIG. 6 , and a process (i.e., the process 214 in the flow chart 200 as shown in FIG. 1 ) is conducted to form the graphene conductive structure 42 on the metal layer 41 to fill the via 32 and the trench 33 of the interconnect opening 31 (see FIG. 11 ).
  • the graphene conductive structure 42 may be deposited using PECVD with one of RF plasma, DC plasma, ICP, MW plasma, ECR plasma, or the like.
  • the graphene conductive structure 42 may be deposited using thermal CVD.
  • temperature of the deposition process may range from room temperature to about 1000° C.
  • the graphene deposition process is plasma-enhanced to allow the deposition to take place at a temperature below about 400° C., thereby minimizing the influence of high temperature on IC devices (not shown) in the substrate 22 .
  • precursors for depositing the graphene conductive structure 42 may include CO, CH 4 , C 2 H 2 , CF 4 , C 2 F 6 , CHF 3 , benzene, derivatives thereof, or the like.
  • FIG. 13 illustrates an alternative to the structure depicted in FIG. 9 and the process 208 in the flow chart 200 as shown in FIG. 1 .
  • the dielectric layer 36 , the etch stop layer 35 , the dielectric layer 30 and the etch stop layer 29 are patterned to form the interconnect opening 31 , which includes the via 32 and the trench 33 that is spatially communicated with the via 32 and that has a width larger than that of the via 32 .
  • Such combination of the via 32 and the trench 33 may be formed by a dual damascene process or two separate single damascene processes.
  • the via 32 and the trench 33 of the interconnect opening 31 are defined by the inner lateral surface 302 .
  • the width (W) is defined as the width of the opening of the trench 33
  • the height (H) is defined as the height of the via 32 and the trench 33 combined.
  • the width (W) of the opening of the trench 33 is larger than about 15 nm.
  • the aspect ratio (H/W) of the interconnect opening 31 is smaller than about 10.
  • FIG. 14 illustrates an alternative to the structure depicted in FIG. 10 and the process 210 in the flow chart 200 as shown in FIG. 1 .
  • the metal layer 41 is formed on the dielectric layer 36 and covers the top surface 361 of the dielectric layer 36 , the inner lateral surface 302 , and the top surface 281 of the contact feature 28 exposed from the via 32 and the trench 33 of the interconnect opening 31 .
  • the metal layer 41 may be formed by PVD, CVD, ALD, ELD, or the like.
  • the metal layer 41 may include Co, Ni, Ru, Rh, Pd, Re, Cu, Ag, Ir, Pt, Au, or combinations thereof.
  • the metal layer 41 may include Ti, Hf, Ta, W, or combinations thereof.
  • the metal layer 41 may have a thickness ranging from about 0.3 to about 2 nm.
  • FIG. 15 illustrates an alternative to the structure depicted in FIG. 11 and the process 212 in the flow chart 200 as shown in FIG. 1 .
  • portions of the metal layer 41 that are formed on the top surface 361 of the dielectric layer 36 , on the horizontal portion 343 of the inner lateral surface 302 , and on the top surface 281 of the contact feature 28 exposed from the via 32 and the trench 33 of the interconnect opening 31 are removed. Portions of the metal layer 41 that are formed on the first vertical portion 341 and the second vertical portion 342 of the inner lateral surface 302 remain.
  • the etching process may be conducted using directional dry etching, such as plasma reactive etching, atomic layer etching, ion-beam etching, e-beam etching, plasma physical bombardment, or the like.
  • the plasma reactive etching may use reaction gases containing H 2 , O 2 , N 2 , F 2 , Cl 2 , C x F y , NF 3 , SiF 4 , SiCl 4 , BCl 3 , or the like.
  • the atomic layer etching may use reaction gas containing F 2 , Cl 2 , Br 2 , H 2 , HF, HCl, BCl 3 , CH 3 OH, HCOOH, acetylacetone, hexafluoroacetylacetone, or the like.
  • the plasma physical bombardment may use reaction gas containing H 2 , He, Ar, N 2 , Xe, or the like.
  • the etching process may involve a directional etching directed vertically toward the dielectric layer 30 .
  • FIG. 16 illustrates an alternative to the structure depicted in FIG. 12 and the process 214 in the flow chart 200 as shown in FIG. 1 .
  • the process 214 is conducted to form the graphene conductive structure 42 on the metal layer 41 , in which the via 32 (see FIG. 15 ) is completely filled with the graphene conductive structure 42 and the trench 33 (see FIG. 15 ) is partially filled with the graphene conductive structure 42 , leaving a gap (G) in the graphene conductive structure 42 .
  • the graphene conductive structure 42 may be deposited using PECVD with one of RF plasma, DC plasma, ICP, MW plasma, ECR plasma, or the like.
  • the graphene conductive structure 42 may be deposited using thermal CVD.
  • temperature of the deposition process may range from about room temperature to about 1000° C.
  • the graphene deposition process is plasma-enhanced to allow the deposition to take place at a temperature below about 400° C., thereby minimizing the influence of high temperature on IC devices (not shown) in the substrate 22 .
  • precursors for depositing the graphene conductive structure 42 may include CO, CH 4 , C 2 H 2 , CF 4 , C 2 F 6 , CHF 3 , benzene, derivatives thereof, or the like.
  • an intercalating material 50 may be doped or intercalated into the graphene conductive structure 42 , such that the electrical conductivity of the graphene conductive structure 42 may be enhanced.
  • This process is illustrated as process 216 in the flow chart 200 shown in FIG. 1 .
  • the doping or intercalation process may include vapor phase diffusion, CVD, PECVD, liquid phase immersion, implantation, or the like.
  • intercalating material 50 may include Tetraethylenepentamine (TEPA), Diethylenetriamine (DETA), o-Phenylenediamine (OPD), 1,2,4-Triazole, Tetraethylene glycol (TEG), Phenol, Catechol, Trifluorobenzene, Hexafluorobenzene (HFB), or the like.
  • TEPA Tetraethylenepentamine
  • DETA Diethylenetriamine
  • OPD o-Phenylenediamine
  • 1,2,4-Triazole Tetraethylene glycol
  • Phenol Catechol
  • Trifluorobenzene Trifluorobenzene
  • Hexafluorobenzene Hexafluorobenzene
  • the intercalating material 50 may be, but not limited to, FeCl 3 , MoCl 5 , AuCl 3 , AlCl 3 , AsF 5 , SbF 5 , HNO 3 , CuCl 2 , SbCl 5 , AuCl 5 , NiCl 2 , Cs—C 2 H 4 , NH 3 , ZnMg, Br 2 , Cl 2 , H 2 SO 4 , their derivatives, or the like.
  • the intercalating material 50 may include metal, such as Li, K, Cs, Na, or the like, or their ions.
  • the intercalating material 50 may include polymer or oligomer, such as Polymethyl methacrylate (PMMA), polystyrene (PS), polycaprolactam (PA6), or the like.
  • PMMA Polymethyl methacrylate
  • PS polystyrene
  • PA6 polycaprolactam
  • the doping/intercalating process is conducted at a temperature below about 400° C.
  • the doping/intercalating direction of the intercalating material 50 is substantially parallel to the extending direction (D) of the graphene layers 43 of the graphene conductive structure 42 , thereby allowing the intercalating material 50 to be effectively doped or intercalated into the graphene conductive structure 42 .
  • FIG. 17 illustrates a process of forming a barrier/liner layer 44 over the dielectric layer 36 .
  • This process is illustrated as process 218 in the flow chart 200 as shown in FIG. 1 .
  • the barrier/liner layer 44 covers the top surface 361 of the dielectric layer 36 , top surfaces 421 of the graphene conductive structure 42 , and an inner surface 422 of the graphene conductive structure 42 that defines the gap (G).
  • the barrier/liner layer 44 includes barrier and liner.
  • the barrier of the barrier/liner layer 44 includes TaN, TiN, Ru, MnN, ZnO, MoN, or the like.
  • the liner of the barrier/liner layer 44 includes Ta, Ti, Co, Ru, or the like.
  • the barrier of the barrier/liner layer 44 may serve to prevent metal diffusion and exudation of the metal structure formed in later steps.
  • the liner of the barrier/liner layer 44 may serve to enhance adhesion of the metal structure formed in later steps to the barrier of the barrier/liner layer 44 .
  • one of the liner and the barrier may be dispensed with.
  • the barrier/liner layer 44 may be dispensed with.
  • FIG. 18 illustrates a process of forming a conductive feature 45 over the barrier/liner layer 44 to fill the gap (G) (see FIG. 17 ).
  • This process is illustrated as process 220 in the flow chart 200 shown in FIG. 1 .
  • the conductive feature 45 may be made of Cu, Co, W, Ru, Mo, Al, or the like, and may be formed by PVD, reflow PVD, CVD, ALD, ELD, a combination of PVD and ECP, or the like.
  • the conductive feature 45 is directly formed over the dielectric layer 36 to fill the gap (G).
  • FIG. 19 illustrate a planarization process (e.g., chemical mechanical polish (CMP)) being adopted to remove portions of the conductive feature 45 in excess, so as to form the conductive feature 45 filling the gap (G) (see FIG. 17 ), thereby completely filling the via 32 (see FIG. 15 ) with the graphene conductive structure 42 and completely filling the trench 33 (see FIG. 15 ) with the graphene conductive structure 42 and the conductive feature 45 .
  • CMP chemical mechanical polish
  • This process is illustrated as process 222 in the flow chart 200 shown in FIG. 1 .
  • the graphene conductive structure 42 may be doped or intercalated in process 216 in such a manner that electrical conductivity of the graphene conductive structure 42 matches (e.g., substantially equals) that of the conductive feature 45 .
  • FIG. 21 illustrates an alternative to the structure depicted in FIG. 13 and the process 208 in the flow chart 200 as shown in FIG. 1 .
  • the dielectric layer 30 and the etch stop layer 29 are patterned (e.g., in a single damascene process) to form the interconnect opening 31 which includes the trench 33 that is defined by the inner lateral surface 302 of the dielectric layer 30 .
  • the width (W) is defined as the width of the opening of the trench 33
  • the height (H) is defined as the height of the trench 33 .
  • the width (W) of the opening of the trench 33 is larger than about 15 nm.
  • the aspect ratio (H/W) of the interconnect opening 31 is smaller than about 5.
  • FIG. 22 illustrates an alternative to the structure depicted in FIG. 14 and the process 210 in the flow chart 200 as shown in FIG. 1 .
  • the metal layer 41 is formed on the dielectric layer 30 , and covers the top surface 301 of the dielectric layer 30 , the inner lateral surface 302 of the dielectric layer 30 , the top surface 281 of the contact feature 28 , and a top surface 261 of the dielectric layer 26 exposed from the trench 33 .
  • the metal layer 41 may be formed by PVD, CVD, ALD, ELD, or the like.
  • the metal layer 41 may include Co, Ni, Ru, Rh, Pd, Re, Cu, Ag, Ir, Pt, Au, or combinations thereof.
  • the metal layer 41 may include Ti, Hf, Ta, W, or combinations thereof.
  • the metal layer 41 may have a thickness ranging from about 0.3 nm to about 2 nm.
  • FIG. 23 illustrates an alternative to the structure depicted in FIG. 15 and the process 212 in the flow chart 200 as shown in FIG. 1 .
  • any portion of the metal layer 41 which is not formed on the inner lateral surface 302 of the dielectric layer 30 is removed.
  • portions of the metal layer 41 formed on the top surface 301 of the dielectric layer 30 , on the top surface 281 of the contact feature 28 and on the top surface 261 of the dielectric layer 26 exposed from the trench 33 are removed.
  • a portion of the metal layer 41 which is formed on the inner lateral surface 302 of the dielectric layer 30 remains.
  • the etching process may be conducted using directional dry etching, such as plasma reactive etching, atomic layer etching, ion-beam etching, e-beam etching, plasma physical bombardment, or the like.
  • the plasma reactive etching may use reaction gases containing H 2 , O 2 , N 2 , F 2 , Cl 2 , C x F y , NF 3 , SiF 4 , SiCl 4 , BCl 3 , or the like.
  • the atomic layer etching may use reaction gas containing F 2 , Cl 2 , Br 2 , H 2 , HF, HCl, BCl 3 , CH 3 OH, HCOOH, acetylacetone, hexafluoroacetylacetone, or the like.
  • the plasma physical bombardment may use reaction gas containing Hz, He, Ar, N 2 , Xe, or the like.
  • the etching process may involve a directional etching directed vertically toward the dielectric layer 30 .
  • FIG. 24 illustrates an alternative to the structure depicted in FIG. 16 and the process 212 in the flow chart 200 as shown in FIG. 1 .
  • the process 214 is conducted to form the graphene conductive structure 42 on the metal layer 41 , in which the trench 33 (see FIG. 23 ) is partially filled with the graphene conductive structure 42 , leaving the gap (G) in the graphene conductive structure 42 .
  • the graphene conductive structure 42 may be deposited using PECVD with one of RF plasma, DC plasma, ICP, MW plasma, ECR plasma, or the like. In alternative embodiments, the graphene conductive structure 42 may be deposited using thermal CVD.
  • temperature of the deposition process may range from about room temperature to about 1000° C.
  • the graphene deposition process is plasma-enhanced to allow the deposition to take place at a temperature below about 400° C., thereby minimizing the influence of high temperature on IC devices (not shown) in the substrate 22 .
  • precursors for depositing the graphene conductive structure 42 may include CO, CH 4 , C 2 H 2 , CF 4 , C 2 F 6 , CHF 3 , benzene, derivatives thereof, or the like.
  • FIG. 25 illustrates an alternative to the structure depicted in FIG. 17 and the process 218 in the flow chart 200 as shown in FIG. 1 .
  • the barrier/liner layer 44 covers the top surface 301 of the dielectric layer 30 , the top surface 421 of the graphene conductive structure 42 , the inner surface 422 of the graphene conductive structure 42 , and the top surface 281 of the contact feature 28 .
  • the top surface 261 of the dielectric layer 26 is not completely covered by the graphene conductive structure 42 , and is covered by the barrier/liner layer 44 .
  • the barrier/liner layer 44 includes barrier and liner.
  • the barrier of the barrier/liner layer 44 includes TaN, TiN, Ru, MnN, ZnO, MoN, or the like.
  • the liner of the barrier/liner layer 44 includes Ta, Ti, Co, Ru, or the like.
  • the barrier of the barrier/liner layer 44 may serve to prevent metal diffusion and exudation of the metal structure formed in later steps.
  • the liner of the barrier/liner layer 44 may serve to enhance adhesion of the metal structure formed in later steps to the barrier of the barrier/liner layer 44 .
  • one of the liner and the barrier may be dispensed with.
  • the barrier/liner layer 44 may be dispensed with.
  • FIG. 26 illustrates an alternative to the structure depicted in FIG. 18 and the process 220 in the flow chart 200 as shown in FIG. 1 .
  • the conductive feature 45 is formed over the barrier/liner layer 44 and fills the gap (G) (see FIG. 25 ).
  • the conductive feature 45 may be made of Cu, Co, W, Ru, Mo, Al, or the like, and may be formed by PVD, reflow PVD, a combination of PVD and ECP, CVD, ALD, ELD, or the like.
  • the conductive feature 45 is directly formed over the dielectric layer 30 to fill the gap (G).
  • FIG. 27 illustrates an alternative to the structure depicted in FIG. 19 and the process 222 in the flow chart 200 as shown in FIG. 1 .
  • the planarization process e.g., CMP
  • CMP planarization process
  • the semiconductor structure illustrated in FIG. 24 may be subjected to the doping/intercalating process (as illustrated in FIG. 20 ) to increase electrical conductivity of the graphene conductive structure 42 .
  • the graphene conductive structure 42 may be doped or intercalated such that electrical conductivity of the graphene conductive structure 42 matches (e.g., substantially equals) that of the conductive feature 45 .
  • the doping/intercalating direction of the intercalating material 50 is substantially parallel to the extending direction (D) of the graphene layers 43 of the graphene conductive structure 42 , thereby allowing the intercalating material 50 to be effectively doped or intercalated into the graphene conductive structure 42 .
  • FIG. 28 illustrates a top view of the semiconductor structure of FIG. 19 or FIG. 27 (the top surface 361 and the dielectric layer 36 are not shown in the figure), in which the conductive feature 45 is surrounded by the barrier/liner layer 44 , the graphene conductive structure 42 and the metal layer 41 .
  • the abovementioned graphene conductive structure may be used as a MO level conductive structure (abbreviated as MO) in BEOL interconnection.
  • MO MO level conductive structure
  • the graphene conductive structure may also be applied to other layers of BEOL interconnection, such as M1 level conductive structure, M2 level conductive structure, etc.
  • the graphene conductive structure may be applied to a structure for electrical interconnection (e.g., via) in semiconductor devices.
  • the graphene conductive structure may be a via and may be connected between underlying and overlying connection layers filling trenches, and each of the connection layers may be a graphene conductive structure or other conductive structures made of, e.g., a metal material, such as Cu, Co, W, Ru, Mo, Al, or the like.
  • FIG. 29 shows that the structures shown in FIGS. 6 , 19 and 27 are connected to underlying connection layers 71 and overlying connection layers 73 .
  • the underlying connection layers 71 are formed in an underlying dielectric layer 70
  • the overlying connection layers 73 are formed in an overlying dielectric layer 72 .
  • an etch stop layer 74 may be formed between the dielectric layer 36 and the overlying dielectric layer 72 .
  • each of the underlying connection layers 71 may be a graphene conductive structure, a metal conductive feature, or a combination thereof.
  • each of the underlying connection layers 71 may be the structure shown in FIG. 6 , 19 or 27 .
  • each of the overlying connection layers 73 may be a graphene conductive structure, a metal conductive feature, or a combination thereof.
  • each of the overlying connection layers 73 may be the structure shown in FIG. 6 , 19 or 27 .
  • processes 218 to 222 may first be performed to form the barrier/liner layer 44 and the conductive feature 45 . Then, processes 210 to 214 may be performed to form the metal layer 41 and the graphene conductive structure 42 .
  • the conductive feature 45 may be made of materials that can serve as catalyst for growing the graphene conductive structure 42 , and may include Co, Ni, Ru, Rh, Pd, Re, Cu, Ag, Ir, Pt, Au, Ti, Hf, Ta, W, or combinations thereof, or the like, and the metal layer 41 may be dispensed with.
  • the embodiments of the present disclosure have some advantageous features.
  • the graphene conductive structure according to this disclosure is directly grown in the interconnect opening from the metal layer on the inner lateral surface and has at least one graphene layer extending in a direction parallel to the inner lateral surface.
  • Such graphene conductive structure can be formed to fill the interconnect opening with small opening (e.g., about 1.5 nm to about 15 nm) or large aspect ratio (e.g., an aspect ratio ranging between about 5 and about 10) without gap-fill issues (e.g., formation of voids in metal filled in the interconnect opening), and the graphene conductive structure and the conductive feature can be formed to fill the interconnect opening with greater opening (e.g., an opening larger than about 15 nm) without having the gap-fill issues.
  • the graphene conductive structure according to this disclosure has a robust covalent bond structure, which allows the semiconductor structure to be more durable.
  • the graphene conductive structure provides a good electric conduction path without suffering from high resistance issues caused by grain boundaries of some metals when the device dimension shrinks.
  • the vertical graphene conductive structure can be easily formed into a desirable shape without the need to etch the vertical graphene conductive structure.
  • doping/intercalating direction is substantially parallel to the extending direction of the graphene layers of the graphene conductive structure, the intercalating material can be easily and efficiently doped or intercalated into the graphene conductive structure so as to improve electrical conductivity of the graphene conductive structure or to adjust the electrical conductivity of the graphene conductive structure to, for example, match that of the conductive feature.
  • a semiconductor structure includes a substrate, a dielectric layer, and a graphene conductive structure.
  • the dielectric layer is disposed on the substrate, and has an inner lateral surface that is perpendicular to the substrate.
  • the graphene conductive structure is formed in the dielectric layer and has at least one graphene layer extending in a direction parallel to the inner lateral surface of the dielectric layer.
  • a semiconductor structure includes a first dielectric layer, a conductive layer, a second dielectric layer, and a graphene conductive structure.
  • the conductive layer is formed in the first dielectric layer, and includes metal, graphene, or a combination thereof.
  • the second dielectric layer is disposed on the first dielectric layer.
  • the graphene conductive structure is formed in the second dielectric layer, has at least one graphene layer extending in a direction perpendicular to the first dielectric layer, and is electrically connected to the conductive layer.
  • a method of making a semiconductor structure includes: forming a dielectric layer on a substrate; forming an interconnect opening in the dielectric layer, the interconnect opening being defined by an inner lateral surface of the dielectric layer that is perpendicular to the substrate; and forming a graphene conductive structure in the interconnect opening, the graphene conductive structure having at least one graphene layer that extends in a direction parallel to the inner lateral surface.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Power Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Chemical & Material Sciences (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • General Chemical & Material Sciences (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Carbon And Carbon Compounds (AREA)

Abstract

A semiconductor structure includes a substrate, a dielectric layer, and a graphene conductive structure. The dielectric layer is disposed on the substrate, and has an inner lateral surface that is perpendicular to the substrate. The graphene conductive structure is formed in the dielectric layer and has at least one graphene layer extending in a direction parallel to the inner lateral surface of the dielectric layer.

Description

    BACKGROUND
  • The semiconductor integrated circuit (IC) industry has over the past decades experienced tremendous advancements and is still experiencing vigorous development. With the dramatic advances in IC design, new generations of ICs have smaller and more complex circuits. Damascene process, such as single damascene or dual damascene, is one of the techniques used for forming BEOL (back-end-of-line) interconnect structures. The interconnect structures play an important role in miniaturization and electrical performance of the new generations of ICs. Thus, the industry pays much attention on development of the interconnect structures.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
  • FIG. 1 illustrates a process flow for making a semiconductor structure in accordance with some embodiments.
  • FIGS. 2 through 6 illustrate schematic views of stages in the formation of a semiconductor structure in accordance with some embodiments.
  • FIG. 7 is a partially enlarged view of the semiconductor structure in accordance with some embodiments, taken from FIG. 6 .
  • FIG. 8 is a schematic view showing a graphene layer of the semiconductor structure in accordance with some embodiments.
  • FIGS. 9 through 12 illustrate schematic views of stages in the formation of a semiconductor structure in accordance with some embodiments.
  • FIGS. 13 through 19 illustrate schematic views of stages in the formation of a semiconductor structure in accordance with some embodiments.
  • FIG. 20 is a schematic view illustrating doping/intercalation of a semiconductor structure in accordance with some embodiments.
  • FIGS. 21 through 27 illustrate schematic views of stages in the formation of a semiconductor structure in accordance with some embodiments.
  • FIG. 28 is a top view of the semiconductor structure in accordance with some embodiments.
  • FIGS. 29 and 30 show semiconductor structures in accordance with some embodiments.
  • FIG. 31 illustrates a process of making a semiconductor structure in accordance with some embodiments.
  • DETAILED DESCRIPTION
  • The following disclosure provides many different embodiments, or examples, for implementing different features of the disclosure. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
  • Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
  • In accordance with some embodiments, some ways of forming interconnect patterns involve patterning dielectric layer to define desired interconnect openings (e.g., vias or trenches), followed by filling the interconnect openings using deposition techniques, such as chemical vapor deposition (CVD), atomic layer deposition (ALD), physical vapor deposition (PVD), reflow-PVD, a combination of PVD and electrochemical plating (ECP), or the like. FIG. 31 shows a flow of an alternative way of making a semiconductor structure. Firstly, a horizontal graphene layer 60 is formed on a substrate 22. In some embodiments, the horizontal graphene layer 60 has a stack of graphene sheets (not shown) with each sheet extending in a direction parallel to a top surface of the substrate 22. Then, the horizontal graphene layer 60 is patterned into a plurality of separated graphene portions 61 such that the graphene portions 61 form a pattern. Next, a dielectric layer 30 is deposited to fill gaps between the graphene portions 61 and to cover the graphene portions 61.
  • FIGS. 2 to 6 illustrate schematic views of intermediate steps in the formation of a semiconductor structure in accordance with some embodiments. The corresponding processes are also reflected in the flow chart 200 as shown in FIG. 1 .
  • As shown in FIG. 2 , a substrate 22 is provided. This process is illustrated as process 202 in the flow chart 200 shown in FIG. 1 . In some embodiments, the substrate 22 may be a semiconductor substrate, e.g., an elemental semiconductor or a compound semiconductor. An elemental semiconductor is composed of single species of atoms, such as silicon (Si) or germanium (Ge) in column 14 of the periodic table. A compound semiconductor is composed of two or more elements, such as silicon carbide (SiC), gallium arsenide (GaAs), gallium phosphide (GaP), indium phosphide (InP), indium arsenide (InAs), indium antimonide (InSb), silicon germanium (SiGe), gallium arsenide phosphide (GaAsP), aluminum indium arsenide (AlInAs), aluminum gallium arsenide (AlGaAs), gallium indium arsenide (GaInAs), gallium indium phosphide (GaInP), gallium indium arsenide phosphide (GaInAsP), or the like. The compound semiconductor may have a gradient feature in which the composition thereof changes from one ratio at one location to another ratio at another location in the compound semiconductor. The compound semiconductor may be formed over a silicon substrate. The compound semiconductor may be strained. In some embodiments, the substrate 22 may include a multilayer compound semiconductor structure. Alternatively, the substrate 22 may include a non-semiconductor material, such as a glass, fused quartz, or calcium fluoride. Furthermore, in some embodiments, the substrate 22 may be a semiconductor on insulator (SOI) (e.g., silicon germanium on insulator (SGOI)). Generally, an SOI substrate includes a layer of a semiconductor material such as epitaxial silicon (Si), germanium (Ge), silicon germanium (SiGe), or combinations thereof. The substrate may be doped with a p-type dopant, such as boron (Br), aluminum (Al), gallium (Ga), or the like, or may alternatively be doped with an n-type dopant, as is known in the art. In some embodiments, the substrate 22 may include a doped epitaxial layer. Shallow trench isolation (STI) regions (not shown) may be formed in the substrate 22 to isolate active regions (one is schematically shown in FIG. 2 with the numeral 24), such as a source region or a drain region of an integrated circuit device (not shown) in the substrate 22. In some embodiments, the integrated circuit device may include transistors (e.g., field-effect transistors (FETs), complementary metal-oxide semiconductor (CMOS) transistors, planar or vertical multi-gate transistors (e.g., FinFET devices), gate-all-around (GAA) devices, or the like), resistors, capacitors, diodes, interconnections, or the like, based on practical applications. In addition, through-vias (not shown) may be formed to extend into the substrate 22 for electrically connecting features on opposite sides of the substrate 22.
  • In accordance with some embodiments, a dielectric layer 26 is formed over the substrate 22, and a contact feature 28 is formed in the dielectric layer 26 and is electrically connected to the active region 24.
  • Subsequent to the provision of the substrate 22, an etch stop layer 29 is formed over the substrate 22. In some embodiments, the etch stop layer 29 is formed on the dielectric layer 26. This process is illustrated as process 204 in the flow chart 200 shown in FIG. 1 . In some embodiments, the etch stop layer 29 may be made of a material selected from metal nitride, metal oxide, metal carbide, silicon nitride, silicon oxide, silicon carbide, and combinations thereof. In some embodiments, the metal may be selected from aluminum (Al), zirconium (Zr), yttrium (Y), hafnium (Hf), zinc (Zn), and combinations thereof. In some embodiments, the etch stop layer 29 may be formed by a suitable technique, such as CVD, plasma-enhanced CVD (PECVD), ALD, spin-on coating, electroless plating, or the like.
  • Subsequent to the formation of the etch stop layer 29, a dielectric layer 30 is formed over the etch stop layer 29. This process is illustrated as process 206 in the flow chart 200 shown in FIG. 1 . In accordance with some embodiments, the dielectric layer 30 may be a low-k inter-layer dielectric (LK ILD) layer, such as a pre-metal dielectric (PMD) layer or an inter-metal dielectric (IMD) layer. In some embodiments, the dielectric layer 30 includes undoped silicate glass (USG), phosphosilicate glass (PSG), borosilicate glass (BSG), boron-doped phosphosilicate glass (BPSG), fluorine-doped silicate glass (FSG), silicon dioxide (SiO2), SiOC-based materials, or other suitable extreme low-K (ELK) or ultra low-K (ULK) materials. In some embodiments, silicon dioxide may be formed from tetraethyl orthosilicate (TEOS). In some embodiments, the dielectric layer 30 may be formed using spin coating, CVD (e.g., flowable CVD, PECVD, low pressure chemical vapor deposition (LPCVD), etc.), or the like. In some embodiments, the dielectric layer 30 may include an anti-reflective layer (not shown), such as a nitrogen-free anti-reflective coating (NFARC), for preventing radiation used in a subsequent photolithographic process from reflecting off layers below and interfering with the exposure procedure. The NFARC may include a material such as silicon-rich oxide (SRO), or silicon oxygen carbide (i.e., carbon-doped silicon oxide). The NFARC may be formed by CVD or the like.
  • Referring to FIG. 3 , after the formation of the dielectric layer 30, the dielectric layer 30 and the etch stop layer 29 are patterned by an etching process to form an interconnect opening 31 in the dielectric layer 30. In some embodiments, a top surface 281 of the contact feature 28 is exposed from the interconnect opening 31. This process is illustrated as process 208 in the flow chart 200 shown in FIG. 1 . The etching process may include a dry etching process, which includes forming a patterned mask layer (not shown) such as a patterned photo-resist layer, and then etching the dielectric layer 30 and the etch stop layer 29 using the patterned mask layer as a mask.
  • In accordance with some embodiments, the interconnect opening 31 is defined by an inner lateral surface 302 of the dielectric layer 30, and is a via 32 which extends through the dielectric layer 30 and the etch stop layer 29 and which may be formed in a single damascene process. An opening of the interconnect opening 31 has a width (W), and the interconnect opening 31 has a height (H). An aspect ratio of the interconnect opening 31 is defined as H/W. In some embodiments, the width (W) of the opening of the interconnect opening 31 ranges from about 1.5 nm to about 15 nm. In some embodiments, the interconnect opening 31 may be made by a single damascene process, and the width (W) of the opening of the interconnect opening 31 ranges from about 4 nm to about 15 nm. In some embodiments, the aspect ratio of the interconnect opening 31 is smaller than about 5.
  • FIG. 4 illustrates the formation of a metal layer 41 on the dielectric layer 30. This process is illustrated as process 210 in the flow chart 200 shown in FIG. 1 . In accordance with some embodiments, the metal layer 41 covers a top surface 301 of the dielectric layer 30, the inner lateral surface 302 of the dielectric layer 30, and the top surface 281 of the contact feature 28 exposed from the interconnect opening 31. In some embodiments, the metal layer 41 may be formed by PVD, CVD, ALD, electroless deposition (ELD), or the like. In some embodiments, the metal layer 41 may include Co, Ni, Ru, Rh, Pd, Re, Cu, Ag, Ir, Pt, Au, or combinations thereof. In alternative embodiments, the metal layer 41 may include Ti, Hf, Ta, W, or combinations thereof. In some embodiments, the metal layer 41 may have a thickness ranging from about 0.3 nm to about 2 nm.
  • FIG. 5 illustrates a process of etching away a part of the metal layer 41. This process is illustrated as process 212 in the flow chart 200 shown in FIG. 1 . In accordance with some embodiments, any portion of the metal layer 41, which is not formed on the inner lateral surface 302 of the dielectric layer 30, is removed. In other words, portions of the metal layer 41 formed on the top surface 301 of the dielectric layer 30 and on the top surface 281 of the contact feature 28 are removed. The metal formed on the inner lateral surface 302 of the dielectric layer 30 is maintained. In some embodiments, the etching process may be conducted using directional dry etching, such as plasma reactive etching, atomic layer etching, ion-beam etching, e-beam etching, plasma physical bombardment, or the like. In some embodiments, the plasma reactive etching may use reaction gases containing H2, O2, N2, F2, Cl2, CxFy, NF3, SiF4, SiCl4, BCl3, or the like. In some embodiments, the atomic layer etching may use reaction gas containing F2, Cl2, Br2, H2, HF, HCl, BCl3, CH3OH, HCOOH, acetylacetone, hexafluoroacetylacetone, or the like. In some embodiments, the plasma physical bombardment may use reaction gas containing H2, He, Ar, N2, Xe, or the like. The etching process may involve a directional etching directed vertically toward the dielectric layer 30.
  • Referring to FIG. 6 with reference to FIG. 5 , a process is conducted to form a graphene conductive structure 42 on the metal layer 41 to fill the interconnect opening 31. This process is illustrated as process 214 in the flow chart 200 shown in FIG. 1 . In accordance with some embodiments, the graphene conductive structure 42 may be deposited using PECVD with one of radio frequency (RF) plasma, direct current (DC) plasma, inductively coupled plasma (ICP), microwave (MW) plasma, electron cyclotron resonance (ECR) plasma, or the like. In alternative embodiments, the graphene conductive structure 42 may be deposited using thermal CVD. In some embodiments, temperature of the deposition process may range from about room temperature to about 1000° C. In some embodiments, the graphene deposition process is PECVD to allow the deposition to take place at a temperature below about 400° C., thereby minimizing the influence of high temperature on the integrated circuit device in the substrate 22. In some embodiments, precursors for depositing the graphene conductive structure 42 may include CO, CH4, C2H2, CF4, C2F6, CHF3, benzene, derivatives thereof, or the like. In some embodiments, the metal layer 41 may serve as a catalyst for the growth of the graphene conductive structure 42.
  • FIG. 7 is a partially enlarged view taken from the dotted circle in FIG. 6 . The illustrated part in FIG. 7 includes the dielectric layer 30, the metal layer 41 formed on the inner lateral surface 302 of the dielectric layer 30, and the graphene conductive structure 42. In some embodiments, the graphene conductive structure 42 includes a plurality of graphene layers 43 that are formed on the metal layer 41 in a layer-by-layer manner until the graphene conductive structure 42 completely fills the interconnect opening 31 (see FIG. 5 ) without leaving voids in the graphene conductive structure 42 as encountered in metal deposition process. Each of the graphene layers 43 extends in a direction (D) (e.g., a vertical direction in some embodiments) parallel to the inner lateral surface 302 of the dielectric layer 30. Each of the graphene layers 43 may be composed of a plurality of carbon atoms arranged in a honeycomb pattern (i.e., hexagons) extending in the direction (D) and parallel to the inner lateral surface 302 of the dielectric layer 30. One graphene layer 43 is schematically shown in FIG. 8 , in which the honeycomb carbon layer extends in the direction (D) and parallel to the inner lateral surface 302 of the dielectric layer 30.
  • FIG. 9 illustrates an alternative to the structure depicted in FIG. 3 and the processes 204, 206, 208 in the flow chart 200 as shown in FIG. 1 . In accordance with some embodiments, another etch stop layer 35 and another dielectric layer 36 may be formed on the dielectric layer 30. The dielectric layer 30 and the etch stop layer 29 are patterned to form the via 32, and then the dielectric layer 36 and the etch stop layer 35 are patterned to form a trench 33. In other words, the interconnect opening 31 includes the via 32, and the trench 33 which is spatially communicated with the via 32 and which has a width larger than that of the via 32. In some embodiments, such combination of the via 32 and the trench 33 may be formed by a dual damascene process or two separate single damascene processes. The via 32 and the trench 33 of the interconnect opening 31 are defined by the inner lateral surface 302. In some embodiments, the inner lateral surface 302 is defined by the dielectric layer 36, the etch stop layer 35, the dielectric layer 30 and the etch stop layer 29. In some embodiments, the inner lateral surface 302 is in a stepped shape, and has a first vertical portion 341 that defines the via 32, a second vertical portion 342 that defines the trench 33, and a horizontal portion 343 that interconnects the first vertical portion 341 and the second vertical portion 342. In some embodiments, the width (W) of the opening of the interconnect opening 31 is defined as the width of the opening of the trench 33, and the height (H) of the interconnect opening 31 is defined as the height of the via 32 and the trench 33 combined. In some embodiments, the width (W) of the opening of the trench 33 ranges from about 1.5 nm to about 15 nm. In some embodiments, the width (W) of the opening of the trench 33 ranges from about 4 nm to about 15 nm. In some embodiments, the aspect ratio (H/W) of the interconnect opening 31 is smaller than about 10.
  • FIG. 10 illustrates an alternative to the structure depicted in FIG. 4 and the process 210 in the flow chart 200 as shown in FIG. 1 . In accordance with some embodiments, the metal layer 41 is formed on the dielectric layer 36 and covers a top surface 361 of the dielectric layer 361, the inner lateral surface 302, and the top surface 281 of the contact feature 28 exposed from the via 32 and the trench 33 of the interconnect opening 31. In some embodiments, the metal layer 41 may be formed by PVD, CVD, ALD, ELD, or the like. In some embodiments, the metal layer 41 may include Co, Ni, Ru, Rh, Pd, Re, Cu, Ag, Ir, Pt, Au, or combinations thereof. In alternative embodiments, the metal layer 41 may include Ti, Hf, Ta, W, or combinations thereof. In some embodiments, the metal layer 41 may have a thickness ranging from about 0.3 nm to about 2 nm.
  • FIG. 11 illustrates an alternative to the structure depicted in FIG. 5 and the process 212 in the flow chart 200 as shown in FIG. 1 . In accordance with some embodiments, portions of the metal layer 41 that are formed on the top surface 361 of the dielectric layer 36, on the horizontal portion 343 of the inner lateral surface 302, and on the top surface 281 of the contact feature 28 are removed. Portions of the metal layer 41 that are formed on the first vertical portion 341 and the second vertical portion 342 of the inner lateral surface 302 are maintained. The etching process may be conducted using directional dry etching, such as plasma reactive etching, atomic layer etching, ion-beam etching, e-beam etching, plasma physical bombardment, or the like. In some embodiments, the plasma reactive etching may use reaction gases containing H2, O2, N2, F2, Cl2, CxFy, NF3, SiF4, SiCl4, BCl3, or the like. In some embodiments, the atomic layer etching may use reaction gas containing F2, Cl2, Br2, H2, HF, HCl, BCl3, CH3OH, HCOOH, acetylacetone, hexafluoroacetylacetone, or the like. In some embodiments, the plasma physical bombardment may use reaction gas containing H2, He, Ar, N2, Xe, or the like. The etching process may involve a directional etching directed vertically toward the dielectric layer 30.
  • FIG. 12 illustrates an alternative to the structure depicted in FIG. 6 , and a process (i.e., the process 214 in the flow chart 200 as shown in FIG. 1 ) is conducted to form the graphene conductive structure 42 on the metal layer 41 to fill the via 32 and the trench 33 of the interconnect opening 31 (see FIG. 11 ). In accordance with some embodiments, the graphene conductive structure 42 may be deposited using PECVD with one of RF plasma, DC plasma, ICP, MW plasma, ECR plasma, or the like. In alternative embodiments, the graphene conductive structure 42 may be deposited using thermal CVD. In some embodiments, temperature of the deposition process may range from room temperature to about 1000° C. In some embodiments, the graphene deposition process is plasma-enhanced to allow the deposition to take place at a temperature below about 400° C., thereby minimizing the influence of high temperature on IC devices (not shown) in the substrate 22. In some embodiments, precursors for depositing the graphene conductive structure 42 may include CO, CH4, C2H2, CF4, C2F6, CHF3, benzene, derivatives thereof, or the like.
  • FIG. 13 illustrates an alternative to the structure depicted in FIG. 9 and the process 208 in the flow chart 200 as shown in FIG. 1 . In accordance with some embodiments, the dielectric layer 36, the etch stop layer 35, the dielectric layer 30 and the etch stop layer 29 are patterned to form the interconnect opening 31, which includes the via 32 and the trench 33 that is spatially communicated with the via 32 and that has a width larger than that of the via 32. Such combination of the via 32 and the trench 33 may be formed by a dual damascene process or two separate single damascene processes. The via 32 and the trench 33 of the interconnect opening 31 are defined by the inner lateral surface 302. In some embodiments, the width (W) is defined as the width of the opening of the trench 33, and the height (H) is defined as the height of the via 32 and the trench 33 combined. In some embodiments, the width (W) of the opening of the trench 33 is larger than about 15 nm. In some embodiments, the aspect ratio (H/W) of the interconnect opening 31 is smaller than about 10.
  • FIG. 14 illustrates an alternative to the structure depicted in FIG. 10 and the process 210 in the flow chart 200 as shown in FIG. 1 . In accordance with some embodiments, the metal layer 41 is formed on the dielectric layer 36 and covers the top surface 361 of the dielectric layer 36, the inner lateral surface 302, and the top surface 281 of the contact feature 28 exposed from the via 32 and the trench 33 of the interconnect opening 31. In some embodiments, the metal layer 41 may be formed by PVD, CVD, ALD, ELD, or the like. In some embodiments, the metal layer 41 may include Co, Ni, Ru, Rh, Pd, Re, Cu, Ag, Ir, Pt, Au, or combinations thereof. In alternative embodiments, the metal layer 41 may include Ti, Hf, Ta, W, or combinations thereof. In some embodiments, the metal layer 41 may have a thickness ranging from about 0.3 to about 2 nm.
  • FIG. 15 illustrates an alternative to the structure depicted in FIG. 11 and the process 212 in the flow chart 200 as shown in FIG. 1 . In accordance with some embodiments, portions of the metal layer 41 that are formed on the top surface 361 of the dielectric layer 36, on the horizontal portion 343 of the inner lateral surface 302, and on the top surface 281 of the contact feature 28 exposed from the via 32 and the trench 33 of the interconnect opening 31 are removed. Portions of the metal layer 41 that are formed on the first vertical portion 341 and the second vertical portion 342 of the inner lateral surface 302 remain. The etching process may be conducted using directional dry etching, such as plasma reactive etching, atomic layer etching, ion-beam etching, e-beam etching, plasma physical bombardment, or the like. In some embodiments, the plasma reactive etching may use reaction gases containing H2, O2, N2, F2, Cl2, CxFy, NF3, SiF4, SiCl4, BCl3, or the like. In some embodiments, the atomic layer etching may use reaction gas containing F2, Cl2, Br2, H2, HF, HCl, BCl3, CH3OH, HCOOH, acetylacetone, hexafluoroacetylacetone, or the like. In some embodiments, the plasma physical bombardment may use reaction gas containing H2, He, Ar, N2, Xe, or the like. The etching process may involve a directional etching directed vertically toward the dielectric layer 30.
  • FIG. 16 illustrates an alternative to the structure depicted in FIG. 12 and the process 214 in the flow chart 200 as shown in FIG. 1 . In some embodiments, the process 214 is conducted to form the graphene conductive structure 42 on the metal layer 41, in which the via 32 (see FIG. 15 ) is completely filled with the graphene conductive structure 42 and the trench 33 (see FIG. 15 ) is partially filled with the graphene conductive structure 42, leaving a gap (G) in the graphene conductive structure 42. In accordance with some embodiments, the graphene conductive structure 42 may be deposited using PECVD with one of RF plasma, DC plasma, ICP, MW plasma, ECR plasma, or the like. In alternative embodiments, the graphene conductive structure 42 may be deposited using thermal CVD. In some embodiments, temperature of the deposition process may range from about room temperature to about 1000° C. In some embodiments, the graphene deposition process is plasma-enhanced to allow the deposition to take place at a temperature below about 400° C., thereby minimizing the influence of high temperature on IC devices (not shown) in the substrate 22. In some embodiments, precursors for depositing the graphene conductive structure 42 may include CO, CH4, C2H2, CF4, C2F6, CHF3, benzene, derivatives thereof, or the like.
  • In accordance with some embodiments, as schematically illustrated in FIG. 20 , an intercalating material 50 may be doped or intercalated into the graphene conductive structure 42, such that the electrical conductivity of the graphene conductive structure 42 may be enhanced. This process is illustrated as process 216 in the flow chart 200 shown in FIG. 1 . The doping or intercalation process may include vapor phase diffusion, CVD, PECVD, liquid phase immersion, implantation, or the like. Some examples of the intercalating material 50 may include Tetraethylenepentamine (TEPA), Diethylenetriamine (DETA), o-Phenylenediamine (OPD), 1,2,4-Triazole, Tetraethylene glycol (TEG), Phenol, Catechol, Trifluorobenzene, Hexafluorobenzene (HFB), or the like. Alternatively, the intercalating material 50 may be, but not limited to, FeCl3, MoCl5, AuCl3, AlCl3, AsF5, SbF5, HNO3, CuCl2, SbCl5, AuCl5, NiCl2, Cs—C2H4, NH3, ZnMg, Br2, Cl2, H2SO4, their derivatives, or the like. In some embodiments, the intercalating material 50 may include metal, such as Li, K, Cs, Na, or the like, or their ions. In some embodiments, the intercalating material 50 may include polymer or oligomer, such as Polymethyl methacrylate (PMMA), polystyrene (PS), polycaprolactam (PA6), or the like. In some embodiments, the doping/intercalating process is conducted at a temperature below about 400° C. In some embodiments, the doping/intercalating direction of the intercalating material 50 is substantially parallel to the extending direction (D) of the graphene layers 43 of the graphene conductive structure 42, thereby allowing the intercalating material 50 to be effectively doped or intercalated into the graphene conductive structure 42.
  • FIG. 17 illustrates a process of forming a barrier/liner layer 44 over the dielectric layer 36. This process is illustrated as process 218 in the flow chart 200 as shown in FIG. 1 . In some embodiments, the barrier/liner layer 44 covers the top surface 361 of the dielectric layer 36, top surfaces 421 of the graphene conductive structure 42, and an inner surface 422 of the graphene conductive structure 42 that defines the gap (G). In some embodiments, the barrier/liner layer 44 includes barrier and liner. In some embodiments, the barrier of the barrier/liner layer 44 includes TaN, TiN, Ru, MnN, ZnO, MoN, or the like. In some embodiments, the liner of the barrier/liner layer 44 includes Ta, Ti, Co, Ru, or the like. In some embodiments, the barrier of the barrier/liner layer 44 may serve to prevent metal diffusion and exudation of the metal structure formed in later steps. In some embodiments, the liner of the barrier/liner layer 44 may serve to enhance adhesion of the metal structure formed in later steps to the barrier of the barrier/liner layer 44. In some embodiment, one of the liner and the barrier may be dispensed with. In some embodiments, the barrier/liner layer 44 may be dispensed with.
  • FIG. 18 illustrates a process of forming a conductive feature 45 over the barrier/liner layer 44 to fill the gap (G) (see FIG. 17 ). This process is illustrated as process 220 in the flow chart 200 shown in FIG. 1 . The conductive feature 45 may be made of Cu, Co, W, Ru, Mo, Al, or the like, and may be formed by PVD, reflow PVD, CVD, ALD, ELD, a combination of PVD and ECP, or the like. In some embodiments in which the barrier/liner layer 44 is omitted, the conductive feature 45 is directly formed over the dielectric layer 36 to fill the gap (G).
  • FIG. 19 illustrate a planarization process (e.g., chemical mechanical polish (CMP)) being adopted to remove portions of the conductive feature 45 in excess, so as to form the conductive feature 45 filling the gap (G) (see FIG. 17 ), thereby completely filling the via 32 (see FIG. 15 ) with the graphene conductive structure 42 and completely filling the trench 33 (see FIG. 15 ) with the graphene conductive structure 42 and the conductive feature 45. This process is illustrated as process 222 in the flow chart 200 shown in FIG. 1 . In some embodiments, the graphene conductive structure 42 may be doped or intercalated in process 216 in such a manner that electrical conductivity of the graphene conductive structure 42 matches (e.g., substantially equals) that of the conductive feature 45.
  • FIG. 21 illustrates an alternative to the structure depicted in FIG. 13 and the process 208 in the flow chart 200 as shown in FIG. 1 . In accordance with some embodiments, the dielectric layer 30 and the etch stop layer 29 are patterned (e.g., in a single damascene process) to form the interconnect opening 31 which includes the trench 33 that is defined by the inner lateral surface 302 of the dielectric layer 30. In some embodiments, the width (W) is defined as the width of the opening of the trench 33, and the height (H) is defined as the height of the trench 33. In some embodiments, the width (W) of the opening of the trench 33 is larger than about 15 nm. In some embodiments, the aspect ratio (H/W) of the interconnect opening 31 is smaller than about 5.
  • FIG. 22 illustrates an alternative to the structure depicted in FIG. 14 and the process 210 in the flow chart 200 as shown in FIG. 1 . In accordance with some embodiments, the metal layer 41 is formed on the dielectric layer 30, and covers the top surface 301 of the dielectric layer 30, the inner lateral surface 302 of the dielectric layer 30, the top surface 281 of the contact feature 28, and a top surface 261 of the dielectric layer 26 exposed from the trench 33. In some embodiments, the metal layer 41 may be formed by PVD, CVD, ALD, ELD, or the like. In some embodiments, the metal layer 41 may include Co, Ni, Ru, Rh, Pd, Re, Cu, Ag, Ir, Pt, Au, or combinations thereof. In alternative embodiments, the metal layer 41 may include Ti, Hf, Ta, W, or combinations thereof. In some embodiments, the metal layer 41 may have a thickness ranging from about 0.3 nm to about 2 nm.
  • FIG. 23 illustrates an alternative to the structure depicted in FIG. 15 and the process 212 in the flow chart 200 as shown in FIG. 1 . In accordance with some embodiments, any portion of the metal layer 41 which is not formed on the inner lateral surface 302 of the dielectric layer 30 is removed. In other words, portions of the metal layer 41 formed on the top surface 301 of the dielectric layer 30, on the top surface 281 of the contact feature 28 and on the top surface 261 of the dielectric layer 26 exposed from the trench 33 are removed. A portion of the metal layer 41 which is formed on the inner lateral surface 302 of the dielectric layer 30 remains. The etching process may be conducted using directional dry etching, such as plasma reactive etching, atomic layer etching, ion-beam etching, e-beam etching, plasma physical bombardment, or the like. In some embodiments, the plasma reactive etching may use reaction gases containing H2, O2, N2, F2, Cl2, CxFy, NF3, SiF4, SiCl4, BCl3, or the like. In some embodiments, the atomic layer etching may use reaction gas containing F2, Cl2, Br2, H2, HF, HCl, BCl3, CH3OH, HCOOH, acetylacetone, hexafluoroacetylacetone, or the like. In some embodiments, the plasma physical bombardment may use reaction gas containing Hz, He, Ar, N2, Xe, or the like. The etching process may involve a directional etching directed vertically toward the dielectric layer 30.
  • FIG. 24 illustrates an alternative to the structure depicted in FIG. 16 and the process 212 in the flow chart 200 as shown in FIG. 1 . Is some embodiments, the process 214 is conducted to form the graphene conductive structure 42 on the metal layer 41, in which the trench 33 (see FIG. 23 ) is partially filled with the graphene conductive structure 42, leaving the gap (G) in the graphene conductive structure 42. In accordance with some embodiments, the graphene conductive structure 42 may be deposited using PECVD with one of RF plasma, DC plasma, ICP, MW plasma, ECR plasma, or the like. In alternative embodiments, the graphene conductive structure 42 may be deposited using thermal CVD. In some embodiments, temperature of the deposition process may range from about room temperature to about 1000° C. In some embodiments, the graphene deposition process is plasma-enhanced to allow the deposition to take place at a temperature below about 400° C., thereby minimizing the influence of high temperature on IC devices (not shown) in the substrate 22. In some embodiments, precursors for depositing the graphene conductive structure 42 may include CO, CH4, C2H2, CF4, C2F6, CHF3, benzene, derivatives thereof, or the like.
  • FIG. 25 illustrates an alternative to the structure depicted in FIG. 17 and the process 218 in the flow chart 200 as shown in FIG. 1 . In some embodiments, the barrier/liner layer 44 covers the top surface 301 of the dielectric layer 30, the top surface 421 of the graphene conductive structure 42, the inner surface 422 of the graphene conductive structure 42, and the top surface 281 of the contact feature 28. In some embodiments, the top surface 261 of the dielectric layer 26 is not completely covered by the graphene conductive structure 42, and is covered by the barrier/liner layer 44. In some embodiments, the barrier/liner layer 44 includes barrier and liner. In some embodiments, the barrier of the barrier/liner layer 44 includes TaN, TiN, Ru, MnN, ZnO, MoN, or the like. In some embodiments, the liner of the barrier/liner layer 44 includes Ta, Ti, Co, Ru, or the like. In some embodiments, the barrier of the barrier/liner layer 44 may serve to prevent metal diffusion and exudation of the metal structure formed in later steps. In some embodiments, the liner of the barrier/liner layer 44 may serve to enhance adhesion of the metal structure formed in later steps to the barrier of the barrier/liner layer 44. In some embodiment, one of the liner and the barrier may be dispensed with. In some embodiments, the barrier/liner layer 44 may be dispensed with.
  • FIG. 26 illustrates an alternative to the structure depicted in FIG. 18 and the process 220 in the flow chart 200 as shown in FIG. 1 . In some embodiments, the conductive feature 45 is formed over the barrier/liner layer 44 and fills the gap (G) (see FIG. 25 ). The conductive feature 45 may be made of Cu, Co, W, Ru, Mo, Al, or the like, and may be formed by PVD, reflow PVD, a combination of PVD and ECP, CVD, ALD, ELD, or the like. In some embodiments in which the barrier/liner layer 44 is omitted, the conductive feature 45 is directly formed over the dielectric layer 30 to fill the gap (G).
  • FIG. 27 illustrates an alternative to the structure depicted in FIG. 19 and the process 222 in the flow chart 200 as shown in FIG. 1 . In some embodiments, the planarization process (e.g., CMP) is adopted to remove portions of the conductive feature 45 in excess, so as to form the conductive feature 45 filling the gap (G) (see FIG. 25 ), thereby completely filling the trench 33 (see FIG. 23 ) with the graphene conductive structure 42 and the conductive feature 45.
  • In accordance with some embodiments, the semiconductor structure illustrated in FIG. 24 may be subjected to the doping/intercalating process (as illustrated in FIG. 20 ) to increase electrical conductivity of the graphene conductive structure 42. In some embodiments, the graphene conductive structure 42 may be doped or intercalated such that electrical conductivity of the graphene conductive structure 42 matches (e.g., substantially equals) that of the conductive feature 45. With reference to FIGS. 20 and 24 , in some embodiments, the doping/intercalating direction of the intercalating material 50 is substantially parallel to the extending direction (D) of the graphene layers 43 of the graphene conductive structure 42, thereby allowing the intercalating material 50 to be effectively doped or intercalated into the graphene conductive structure 42.
  • FIG. 28 illustrates a top view of the semiconductor structure of FIG. 19 or FIG. 27 (the top surface 361 and the dielectric layer 36 are not shown in the figure), in which the conductive feature 45 is surrounded by the barrier/liner layer 44, the graphene conductive structure 42 and the metal layer 41.
  • In accordance with some embodiments, the abovementioned graphene conductive structure may be used as a MO level conductive structure (abbreviated as MO) in BEOL interconnection. However, the graphene conductive structure may also be applied to other layers of BEOL interconnection, such as M1 level conductive structure, M2 level conductive structure, etc. In some embodiments, the graphene conductive structure may be applied to a structure for electrical interconnection (e.g., via) in semiconductor devices. In some embodiments, the graphene conductive structure may be a via and may be connected between underlying and overlying connection layers filling trenches, and each of the connection layers may be a graphene conductive structure or other conductive structures made of, e.g., a metal material, such as Cu, Co, W, Ru, Mo, Al, or the like. FIG. 29 shows that the structures shown in FIGS. 6, 19 and 27 are connected to underlying connection layers 71 and overlying connection layers 73. In some embodiments, the underlying connection layers 71 are formed in an underlying dielectric layer 70, and the overlying connection layers 73 are formed in an overlying dielectric layer 72. In some embodiments, an etch stop layer 74 may be formed between the dielectric layer 36 and the overlying dielectric layer 72. In some embodiments, each of the underlying connection layers 71 may be a graphene conductive structure, a metal conductive feature, or a combination thereof. In some embodiments, each of the underlying connection layers 71 may be the structure shown in FIG. 6, 19 or 27 . In some embodiments, each of the overlying connection layers 73 may be a graphene conductive structure, a metal conductive feature, or a combination thereof. In some embodiments, each of the overlying connection layers 73 may be the structure shown in FIG. 6, 19 or 27 .
  • Referring to FIG. 30 , in some embodiments in filling the interconnect opening 31 (see FIG. 22 ), processes 218 to 222 may first be performed to form the barrier/liner layer 44 and the conductive feature 45. Then, processes 210 to 214 may be performed to form the metal layer 41 and the graphene conductive structure 42. In some embodiments, the conductive feature 45 may be made of materials that can serve as catalyst for growing the graphene conductive structure 42, and may include Co, Ni, Ru, Rh, Pd, Re, Cu, Ag, Ir, Pt, Au, Ti, Hf, Ta, W, or combinations thereof, or the like, and the metal layer 41 may be dispensed with.
  • The embodiments of the present disclosure have some advantageous features. The graphene conductive structure according to this disclosure is directly grown in the interconnect opening from the metal layer on the inner lateral surface and has at least one graphene layer extending in a direction parallel to the inner lateral surface. Such graphene conductive structure can be formed to fill the interconnect opening with small opening (e.g., about 1.5 nm to about 15 nm) or large aspect ratio (e.g., an aspect ratio ranging between about 5 and about 10) without gap-fill issues (e.g., formation of voids in metal filled in the interconnect opening), and the graphene conductive structure and the conductive feature can be formed to fill the interconnect opening with greater opening (e.g., an opening larger than about 15 nm) without having the gap-fill issues. In addition, the graphene conductive structure according to this disclosure has a robust covalent bond structure, which allows the semiconductor structure to be more durable. Moreover, the graphene conductive structure provides a good electric conduction path without suffering from high resistance issues caused by grain boundaries of some metals when the device dimension shrinks. With the patterned dielectric layer and metal layer, the vertical graphene conductive structure can be easily formed into a desirable shape without the need to etch the vertical graphene conductive structure. Furthermore, since doping/intercalating direction is substantially parallel to the extending direction of the graphene layers of the graphene conductive structure, the intercalating material can be easily and efficiently doped or intercalated into the graphene conductive structure so as to improve electrical conductivity of the graphene conductive structure or to adjust the electrical conductivity of the graphene conductive structure to, for example, match that of the conductive feature.
  • In accordance with some embodiments, a semiconductor structure includes a substrate, a dielectric layer, and a graphene conductive structure. The dielectric layer is disposed on the substrate, and has an inner lateral surface that is perpendicular to the substrate. The graphene conductive structure is formed in the dielectric layer and has at least one graphene layer extending in a direction parallel to the inner lateral surface of the dielectric layer.
  • In accordance with some embodiments, a semiconductor structure includes a first dielectric layer, a conductive layer, a second dielectric layer, and a graphene conductive structure. The conductive layer is formed in the first dielectric layer, and includes metal, graphene, or a combination thereof. The second dielectric layer is disposed on the first dielectric layer. The graphene conductive structure is formed in the second dielectric layer, has at least one graphene layer extending in a direction perpendicular to the first dielectric layer, and is electrically connected to the conductive layer.
  • In accordance with some embodiments, a method of making a semiconductor structure includes: forming a dielectric layer on a substrate; forming an interconnect opening in the dielectric layer, the interconnect opening being defined by an inner lateral surface of the dielectric layer that is perpendicular to the substrate; and forming a graphene conductive structure in the interconnect opening, the graphene conductive structure having at least one graphene layer that extends in a direction parallel to the inner lateral surface.
  • The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purpose(s) and/or achieving the same advantage(s) of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.

Claims (20)

What is claimed is:
1. A semiconductor structure comprising:
a substrate;
a dielectric layer disposed on the substrate, and having an inner lateral surface that is perpendicular to the substrate; and
a graphene conductive structure that is formed in the dielectric layer and that has at least one graphene layer extending in a direction parallel to the inner lateral surface of the dielectric layer.
2. The semiconductor structure as claimed in claim 1, further comprising a metal layer that is connected between the inner lateral surface of the dielectric layer and the graphene conductive structure.
3. The semiconductor structure as claimed in claim 2, wherein the graphene conductive structure has a first portion and a second portion, a width of the first portion being larger than a width of the second portion.
4. The semiconductor structure as claimed in claim 3, wherein the graphene conductive structure has a width and a height, the width of the graphene conductive structure being greater than about 1.5 nm, a ratio of the height to the width being smaller than about 10.
5. The semiconductor structure as claimed in claim 1, further comprising a conductive feature that is surrounded by the graphene conductive structure.
6. The semiconductor structure as claimed in claim 1, wherein:
the graphene conductive structure has a first portion and a second portion, a width of the first portion being larger than a width of the second portion; and
the semiconductor structure further comprises a conductive feature that is surrounded by the first portion of the graphene conductive structure.
7. The semiconductor structure as claimed in claim 6, wherein the first portion of the graphene conductive structure has a width greater than about 1.5 nm, the graphene conductive structure having a height, a ratio of the height to the width being smaller than about 10.
8. The semiconductor structure as claimed in claim 1, wherein the graphene conductive structure has a width greater than about 1.5 nm and a height, a ratio of the height to the width being smaller than about 5.
9. The semiconductor structure as claimed in claim 1, wherein the graphene conductive structure is doped with an intercalating material.
10. The semiconductor structure as claimed in claim 9, wherein the intercalating material is made of tetraethylenepentamine, diethylenetriamine, o-phenylenediamine, 1,2,4-triazole, tetraethylene glycol, phenol, catechol, trifluorobenzene, hexafluorobenzene, FeCl3, MoCl5, AuCl3, AsF5, SbF5, HNO3, CuCl2, SbCl5, AuCl5, NiCl2, Cs—C2H4, NH3, ZnMg, or combinations thereof.
11. The semiconductor structure as claimed in claim 9, wherein:
the semiconductor structure further comprises a conductive feature that is surrounded by the graphene conductive structure; and
the doped graphene conductive structure has an electrical conductivity substantially equaling that of the conductive feature.
12. The semiconductor structure as claimed in claim 2, wherein the metal layer is made of Co, Ni, Ru, Rh, Pd, Re, Cu, Ag, Ir, Pt, Au, Ti, Hf, Ta, W, or combinations thereof.
13. A semiconductor structure comprising:
a first dielectric layer;
a conductive layer that is formed in the first dielectric layer, the conductive layer including metal, graphene, or a combination thereof;
a second dielectric layer disposed on the first dielectric layer; and
a graphene conductive structure that is formed in the second dielectric layer, that has at least one graphene layer extending in a direction perpendicular to the first dielectric layer, and that is electrically connected to the conductive layer.
14. A method of making a semiconductor structure, comprising:
forming a dielectric layer on a substrate;
forming an interconnect opening in the dielectric layer, the interconnect opening being defined by an inner lateral surface of the dielectric layer that is perpendicular to the substrate; and
forming a graphene conductive structure in the interconnect opening, the graphene conductive structure having at least one graphene layer extending in a direction parallel to the inner lateral surface.
15. The method as claimed in claim 14, further comprising:
before the formation of the graphene conductive structure, forming a metal layer on the dielectric layer and covering the inner lateral surface; and
after the formation of the metal layer and before the formation of the graphene conductive structure, removing a portion of the metal layer and leaving the metal layer on the inner lateral surface.
16. The method as claimed in claim 14, further comprising doping the graphene conductive structure with an intercalating material.
17. The method as claimed in claim 16, wherein the intercalating material is made of tetraethylenepentamine, diethylenetriamine, o-phenylenediamine, 1,2,4-triazole, tetraethylene glycol, phenol, catechol, trifluorobenzene, hexafluorobenzene, FeCl3, MoCl5, AuCl3, AsF5, SbF5, HNO3, CuCl2, SbCl5, AuCl5, NiCl2, Cs—C2H4, NH3, ZnMg, or combinations thereof.
18. The method as claimed in claim 14, further comprising forming a conductive feature that is surrounded by the graphene conductive structure.
19. The method as claimed in claim 14, wherein the interconnect opening has a via and a trench which has a width larger than that of the via and which is in spatial communication with the via.
20. The method as claimed in claim 19, further comprising:
before the formation of the graphene conductive structure, forming a metal layer on the dielectric layer and covering the inner lateral surface; and
after formation of the metal layer and before the formation of the graphene conductive structure, removing a portion of the metal layer and leaving the metal layer on the inner lateral surface.
US17/460,909 2021-08-30 2021-08-30 Semiconductor structure having verticle conductive graphene and method for forming the same Pending US20230066891A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US17/460,909 US20230066891A1 (en) 2021-08-30 2021-08-30 Semiconductor structure having verticle conductive graphene and method for forming the same
TW110145103A TW202310293A (en) 2021-08-30 2021-12-02 Semiconductor structure having vertical conductive graphene and method for forming the same
CN202210007264.4A CN115602616A (en) 2021-08-30 2022-01-05 Semiconductor structure
US18/363,515 US20230378067A1 (en) 2021-08-30 2023-08-01 Semiconductor structure having verticle conductive graphene and method for forming the same

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US17/460,909 US20230066891A1 (en) 2021-08-30 2021-08-30 Semiconductor structure having verticle conductive graphene and method for forming the same

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US18/363,515 Division US20230378067A1 (en) 2021-08-30 2023-08-01 Semiconductor structure having verticle conductive graphene and method for forming the same

Publications (1)

Publication Number Publication Date
US20230066891A1 true US20230066891A1 (en) 2023-03-02

Family

ID=84841858

Family Applications (2)

Application Number Title Priority Date Filing Date
US17/460,909 Pending US20230066891A1 (en) 2021-08-30 2021-08-30 Semiconductor structure having verticle conductive graphene and method for forming the same
US18/363,515 Pending US20230378067A1 (en) 2021-08-30 2023-08-01 Semiconductor structure having verticle conductive graphene and method for forming the same

Family Applications After (1)

Application Number Title Priority Date Filing Date
US18/363,515 Pending US20230378067A1 (en) 2021-08-30 2023-08-01 Semiconductor structure having verticle conductive graphene and method for forming the same

Country Status (3)

Country Link
US (2) US20230066891A1 (en)
CN (1) CN115602616A (en)
TW (1) TW202310293A (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2024237080A1 (en) * 2023-05-12 2024-11-21 東京エレクトロン株式会社 Substrate processing method and substrate processing device

Citations (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050205847A1 (en) * 2004-03-17 2005-09-22 Anne Dailly Methods for purifying carbon materials
US20100319971A1 (en) * 2009-06-17 2010-12-23 International Business Machines Corporation Airgap-containing interconnect structure with improved patternable low-k material and method of fabricating
US20110006425A1 (en) * 2009-07-13 2011-01-13 Kabushiki Kaisha Toshiba Semiconductor device
US20130015581A1 (en) * 2011-07-13 2013-01-17 Taiwan Semiconductor Manufacturing Company, Ltd. Structure and method for high performance interconnect
US20140061916A1 (en) * 2012-09-06 2014-03-06 Kabushiki Kaisha Toshiba Semiconductor device with low resistance wiring and manufacturing method for the device
US20140106561A1 (en) * 2011-12-09 2014-04-17 Intermolecular, Inc. Graphene Barrier Layers for Interconnects and Methods for Forming the Same
US20150097261A1 (en) * 2013-10-04 2015-04-09 James M. Harris Interconnect system
US20150235959A1 (en) * 2014-02-19 2015-08-20 Samsung Electronics Co., Ltd. Wiring structure and electronic device employing the same
US20150270225A1 (en) * 2014-03-21 2015-09-24 Taiwan Semiconductor Manufacturing Company Ltd. Interconnect structure and manufacturing method thereof
US20160086891A1 (en) * 2014-09-18 2016-03-24 Kabushiki Kaisha Toshiba Graphene wiring and method for manufacturing the same
US20160225694A1 (en) * 2013-06-27 2016-08-04 Hans-Joachim Barth High conductivity high frequency via for electronic systems
US20160272500A1 (en) * 2015-03-18 2016-09-22 Fujitsu Limited Carbon conductive structure and method of manufacturing the same
US20170143762A1 (en) * 2014-06-17 2017-05-25 Elena Molokanova Graphene and graphene-related materials for manipulation of cell membrane potential
US20170188456A1 (en) * 2015-12-23 2017-06-29 Samsung Electronics Co., Ltd. Conductive component and electronic device including the same
US20170243875A1 (en) * 2014-08-26 2017-08-24 Sabic Global Technologies B.V. Doped graphene electrodes as interconnects for ferroelectric capacitors
US20180019072A1 (en) * 2016-07-15 2018-01-18 Nanotek Instuments, Inc. Electrochemical Method of Producing Graphene-Based Supercapacitor Electrode from Coke or Coal
US20190096820A1 (en) * 2017-09-28 2019-03-28 Taiwan Semiconductor Manufacturing Co., Ltd. Hardened interlayer dielectric layer

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE60126207T2 (en) * 2000-03-20 2007-11-15 Koninklijke Philips Electronics N.V. SEMICONDUCTOR DEVICE AND METHOD FOR THE PRODUCTION THEREOF
KR101652788B1 (en) * 2009-02-17 2016-09-09 삼성전자주식회사 Graphene sheet comprising intercalation compounds and process for preparing the same
JP2012080005A (en) * 2010-10-05 2012-04-19 Toshiba Corp Graphene wiring and method for manufacturing the same
JP5583237B1 (en) * 2013-03-19 2014-09-03 株式会社東芝 Graphene wiring and manufacturing method thereof
US9728485B1 (en) * 2016-02-05 2017-08-08 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device with interconnect structure having catalys layer

Patent Citations (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050205847A1 (en) * 2004-03-17 2005-09-22 Anne Dailly Methods for purifying carbon materials
US20100319971A1 (en) * 2009-06-17 2010-12-23 International Business Machines Corporation Airgap-containing interconnect structure with improved patternable low-k material and method of fabricating
US20110006425A1 (en) * 2009-07-13 2011-01-13 Kabushiki Kaisha Toshiba Semiconductor device
US20130015581A1 (en) * 2011-07-13 2013-01-17 Taiwan Semiconductor Manufacturing Company, Ltd. Structure and method for high performance interconnect
US20140235051A1 (en) * 2011-07-13 2014-08-21 Taiwan Semiconductor Manufacturing Company, Ltd. Structure and Method for High Performance Interconnect
US20140106561A1 (en) * 2011-12-09 2014-04-17 Intermolecular, Inc. Graphene Barrier Layers for Interconnects and Methods for Forming the Same
US20140061916A1 (en) * 2012-09-06 2014-03-06 Kabushiki Kaisha Toshiba Semiconductor device with low resistance wiring and manufacturing method for the device
US20160225694A1 (en) * 2013-06-27 2016-08-04 Hans-Joachim Barth High conductivity high frequency via for electronic systems
US20150097261A1 (en) * 2013-10-04 2015-04-09 James M. Harris Interconnect system
US20150235959A1 (en) * 2014-02-19 2015-08-20 Samsung Electronics Co., Ltd. Wiring structure and electronic device employing the same
US20150270225A1 (en) * 2014-03-21 2015-09-24 Taiwan Semiconductor Manufacturing Company Ltd. Interconnect structure and manufacturing method thereof
US20170143762A1 (en) * 2014-06-17 2017-05-25 Elena Molokanova Graphene and graphene-related materials for manipulation of cell membrane potential
US20170243875A1 (en) * 2014-08-26 2017-08-24 Sabic Global Technologies B.V. Doped graphene electrodes as interconnects for ferroelectric capacitors
US20160086891A1 (en) * 2014-09-18 2016-03-24 Kabushiki Kaisha Toshiba Graphene wiring and method for manufacturing the same
US20160272500A1 (en) * 2015-03-18 2016-09-22 Fujitsu Limited Carbon conductive structure and method of manufacturing the same
US20170188456A1 (en) * 2015-12-23 2017-06-29 Samsung Electronics Co., Ltd. Conductive component and electronic device including the same
US20180019072A1 (en) * 2016-07-15 2018-01-18 Nanotek Instuments, Inc. Electrochemical Method of Producing Graphene-Based Supercapacitor Electrode from Coke or Coal
US20190096820A1 (en) * 2017-09-28 2019-03-28 Taiwan Semiconductor Manufacturing Co., Ltd. Hardened interlayer dielectric layer

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
Ketsombun et al. MoCl5 Intercalation for CVD Graphene at Low Temperature using High Chemical Concentration (Year: 2019) *
Kinoshita et al. Highly Conductive and Transparent Large-Area Bilayer Graphene Realized by MoCl5 Intercalation. Advanced Materials. 29 ,1702141 (Year: 2017) *

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2024237080A1 (en) * 2023-05-12 2024-11-21 東京エレクトロン株式会社 Substrate processing method and substrate processing device

Also Published As

Publication number Publication date
CN115602616A (en) 2023-01-13
US20230378067A1 (en) 2023-11-23
TW202310293A (en) 2023-03-01

Similar Documents

Publication Publication Date Title
KR102087183B1 (en) Interconnect structure and method
TWI625802B (en) Wire structure and manufacturing method
US7786589B2 (en) Semiconductor device and method for manufacturing semiconductor device
US12315809B2 (en) Via for semiconductor device and method
CN107680943B (en) Multilayer film device and method
US11923243B2 (en) Semiconductor structure having air gaps and method for manufacturing the same
CN107424954A (en) Method for manufacturing semiconductor structure
US20240379416A1 (en) Semiconductor device having thermally conductive air gap structure and method for manufacturing the same
TW201801181A (en) Method of forming semiconductor device
CN108573916B (en) Integrated circuit device
US20230378067A1 (en) Semiconductor structure having verticle conductive graphene and method for forming the same
US20240203789A1 (en) Semiconductor structure having vertical conductive graphene and method for forming the same
US20240170403A1 (en) Semiconductor structure having air gaps and method for manufacturing the same
US20240038665A1 (en) Interconnection structure and method for fabricating the same
US20180102279A1 (en) Methods of forming an interconnect structure
US20250105057A1 (en) Semiconductor device and method of forming the same
US20240234203A1 (en) Semiconductor device having low dielectric capacitance and good electrical breakdown performance, and method for manufacturing the same
US20220367204A1 (en) Semiconductor device and method
TW202514979A (en) Semiconductor device and method of forming the same
CN120690784A (en) Semiconductor device with composite dielectric layer and manufacturing method thereof

Legal Events

Date Code Title Description
AS Assignment

Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KUO, TSU-CHUN;YANG, SHIN-YI;CHAN, YU-CHEN;AND OTHERS;SIGNING DATES FROM 20210913 TO 20210916;REEL/FRAME:057668/0138

Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNOR'S INTEREST;ASSIGNORS:KUO, TSU-CHUN;YANG, SHIN-YI;CHAN, YU-CHEN;AND OTHERS;SIGNING DATES FROM 20210913 TO 20210916;REEL/FRAME:057668/0138

STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: ADVISORY ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION COUNTED, NOT YET MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED