US20200091388A1 - Highly efficient microdevices - Google Patents
Highly efficient microdevices Download PDFInfo
- Publication number
- US20200091388A1 US20200091388A1 US16/535,866 US201916535866A US2020091388A1 US 20200091388 A1 US20200091388 A1 US 20200091388A1 US 201916535866 A US201916535866 A US 201916535866A US 2020091388 A1 US2020091388 A1 US 2020091388A1
- Authority
- US
- United States
- Prior art keywords
- nano
- layer
- pillars
- vertical device
- passivation layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H20/00—Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
- H10H20/80—Constructional details
- H10H20/85—Packages
- H10H20/857—Interconnections, e.g. lead-frames, bond wires or solder balls
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H20/00—Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
- H10H20/80—Constructional details
- H10H20/81—Bodies
- H10H20/819—Bodies characterised by their shape, e.g. curved or truncated substrates
-
- H01L33/62—
-
- H01L33/0075—
-
- H01L33/385—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H20/00—Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
- H10H20/01—Manufacture or treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H20/00—Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
- H10H20/01—Manufacture or treatment
- H10H20/011—Manufacture or treatment of bodies, e.g. forming semiconductor layers
- H10H20/013—Manufacture or treatment of bodies, e.g. forming semiconductor layers having light-emitting regions comprising only Group III-V materials
- H10H20/0137—Manufacture or treatment of bodies, e.g. forming semiconductor layers having light-emitting regions comprising only Group III-V materials the light-emitting regions comprising nitride materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H20/00—Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
- H10H20/052—Light-emitting semiconductor devices having Schottky type light-emitting regions; Light emitting semiconductor devices having Metal-Insulator-Semiconductor type light-emitting regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H20/00—Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
- H10H20/80—Constructional details
- H10H20/81—Bodies
- H10H20/816—Bodies having carrier transport control structures, e.g. highly-doped semiconductor layers or current-blocking structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H20/00—Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
- H10H20/80—Constructional details
- H10H20/83—Electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H20/00—Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
- H10H20/80—Constructional details
- H10H20/83—Electrodes
- H10H20/831—Electrodes characterised by their shape
- H10H20/8314—Electrodes characterised by their shape extending at least partially onto an outer side surface of the bodies
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H20/00—Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
- H10H20/80—Constructional details
- H10H20/84—Coatings, e.g. passivation layers or antireflective coatings
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H20/00—Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
- H10H20/80—Constructional details
- H10H20/85—Packages
- H10H20/855—Optical field-shaping means, e.g. lenses
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H20/00—Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
- H10H20/80—Constructional details
- H10H20/83—Electrodes
- H10H20/831—Electrodes characterised by their shape
Definitions
- the present disclosure relates to the development of high performance microdevices, and more particularly, to nano-pillar hybrid microdevices with improved light emitting efficiency.
- LEDs Light emitting diodes
- LED arrays can be categorized as vertical solid-state device.
- the microdevices may be sensors, light emitting diodes (LEDs) or any other solid devices grown, deposited, or monolithically fabricated on a substrate.
- LEDs light emitting diodes
- the main challenges are the native defects in the epitaxial layers and sidewalls that result in inefficient microdevices.
- the present disclosure provides nano-pillars hybrid microdevices to minimize defects in epitaxial layers and sidewalls.
- the present disclosure provides highly efficient microdevices that mitigate the defects and improve light emitting efficiency.
- a vertical device comprising a plurality of planar active layers formed on a substrate, at least one of a top layer of the plurality of the layers is formed as a plurality of nano-pillars, and a first passivation layer formed on a space between the plurality of the nano-pillars and at least a part of sidewalls of the plurality of nano-pillars;
- a method of fabricating a vertical device comprising providing a plurality of planar active layers on a substrate, forming a plurality of nano-pillars on at least one of a top layer of the plurality of layers, and forming a first passivation layer on a space between the plurality of the nano-pillars and at least a part of sidewalls of the plurality of nano-pillars.
- a vertical device comprising a plurality of planar active layers formed on a substrate, a thin doped layer formed on one of: a top or a bottom surface of the plurality of active layers, a passivation layer formed to cover at least a part of the thin doped layer, and a conductive layer coupled to the planar active layers through the areas not covered by the passivation layer.
- Some embodiments of the present disclosure highlight some structures with larger pillars.
- the structures can be modified specifically to fit better with the larger pillars.
- Some embodiments highlight the process steps after lift-off process that can be applied to both nanopillars and larger pillars.
- FIG. 1A is a schematic cross-sectional diagram illustrating a vertical device with a plurality of planar active layers including nanopillar structures on top of one of the active layers, in accordance with an embodiment of the invention.
- FIG. 1B is a schematic cross-sectional diagram illustrating the passivation of nanopillar sidewalls, in accordance with an embodiment of the invention.
- FIG. 1C is a schematic cross-sectional diagram illustrating a surface treatment process to the passivation layer, in accordance with an embodiment of the invention.
- FIG. 2A is a schematic cross-sectional diagram illustrating defects underneath the nanopillars, in accordance with an embodiment of the invention.
- FIG. 2B is a schematic cross-sectional diagram illustrating different methods to manage the defects underneath the nanopillars, in accordance with an embodiment of the invention.
- FIG. 2C is a schematic cross-sectional diagram illustrating the formation of a passivation layer to cover a surface of the nanopillars and/or exposed defects, in accordance with an embodiment of the invention.
- FIG. 2D is a schematic cross-sectional diagram illustrating a seed layer to create the nanopillars, in accordance with an embodiment of the invention.
- FIG. 2E is a schematic cross-sectional diagram illustrating a blocking layer to create the nanopillars, in accordance with an embodiment of the invention.
- FIG. 2F is a schematic cross-sectional diagram illustrating an electrode that covers a space between the nanopillars and a part of the nanopillar sidewalls, in accordance with an embodiment of the invention.
- FIG. 2G is a schematic cross-sectional diagram illustrating a gate electrode, in accordance with an embodiment of the invention.
- FIG. 2H is a schematic cross-sectional diagram illustrating a gate electrode, in accordance with an embodiment of the invention.
- FIG. 3 shows two adjacent nanopillars with a fixed physical radius and distance, in accordance with an embodiment of the invention.
- FIG. 4 shows a graphical representation of the radius relationship of the nanopillar and the current density of a microdevice, in accordance with an embodiment of the invention.
- FIG. 5A-1 is a schematic cross-sectional diagram illustrating the formation of a passivation layer or an electrode around a microdevice, in accordance with an embodiment of the invention.
- FIG. 5A-2 is a schematic cross-sectional diagram illustrating more than one area for contact for the microdevice, in accordance with an embodiment of the invention.
- FIG. 5A-3 is a schematic cross-sectional diagram illustrating an ohmic contact as part of the electrode, in accordance with an embodiment of the invention.
- FIG. 5A-4 is a schematic cross-sectional diagram illustrating the electrode is coupled with the ohmic contact, in accordance with an embodiment of the invention.
- FIG. 5A-5 is a schematic cross-sectional diagram illustrating where the electrode is coupled with the ohmic contact, in accordance with an embodiment of the invention.
- FIG. 5B is a schematic cross-sectional diagram illustrating the dielectric layer covering the sidewalls of the thinned area, in accordance with an embodiment of the invention.
- FIG. 5C is a schematic cross-sectional diagram illustrating the dielectric layer covering the sidewalls of the microdevice, in accordance with an embodiment of the invention.
- FIG. 5D shows a graphical representation of the area relationship between the vertical device and the gate voltage, in accordance with an embodiment of the invention.
- FIG. 6A shows an example of the effective area acting as a vertical transistor in series with the microdevice, in accordance with an embodiment of the invention.
- FIG. 6B shows an example of multiple vertical transistors used per microdevice, in accordance with an embodiment of the invention.
- FIGS. 7A-7C are schematic cross-sectional diagrams illustrating process steps after the lift-off process is applied to nanopillars or larger pillars, in accordance with an embodiment of the invention.
- nanostructures ‘nanopillars’, and ‘nanowires’ are used interchangeably.
- ‘Nanostructures’, ‘nanopillars’, and ‘nanowires’ may be defined as structures that have a thickness or diameter constrained to tens of nanometers or less and an unconstrained length.
- LED Light Emitting Diodes
- the microdevices may be sensors, LEDs, or any other solid devices grown, deposited, or monolithically fabricated on a substrate.
- the substrate may be the native substrate of the device layers or a receiver substrate where device layers or solid-state devices are transferred to.
- the present disclosure relates to methods and structures for highly efficient microdevices. More specifically, the present disclosure relates to nanopillar hybrid microdevices that minimize defects in epitaxial layers and sidewalls and improve light emitting efficiency.
- a plurality of nano-pillars are formed on a top conductive layer of a substrate.
- a space between the nanopillars may be passivated using different film layers such as a dielectric layer.
- a passivation layer is formed between the nanopillars.
- a surface i.e., the space between the nanopillars and nanopillar sidewalls
- a surface can be treated using chemical etching or plasma etching to mitigate defects.
- the surface between the nanopillars, the sidewalls of the nanopillars, or the exposed defects can be passivated using different film layers such as a dielectric layer.
- a passivation layer is formed on the sidewalls of the nanopillars.
- the nanopillars are at least partially deactivated.
- the nanopillar on top of the defect is eliminated.
- An etching and sonication or combination of both processes can be used to remove the nanopillar on top of the defects.
- the formation of nanopillars is controlled with a defect map so that no nanopillar is formed on top of a defect.
- the surface of the planar layers is investigated to map the defects. The defect map is then used to control the formation of nanopillars on defective areas by adjusting the position of the nanopillars.
- a patterned blocking layer and/or a patterned seed layer can be used to create the nanopillars.
- a gate electrode can be used to bias the nanopillars to control the charge accumulated on the surface of the nanopillar and/or control the current passing through the nanopillars.
- a metal-insulator-semiconductor (MIS) structure can be formed around the nano-pillars to further confine the current. Biasing the MIS structure can prevent or enhance the current spreading from the nanopillar area to the adjacent area.
- MIS metal-insulator-semiconductor
- an MIS structure around the nanopillars can act as a current control.
- biasing the MIS structure can control the amount of current going through the nanopillar to the device. This offers more controllability for the microdevice current biasing in addition to the voltage across the microdevice.
- the size and density of the nanopillar can be adjusted based on the operation range of the microdevice and the peak efficiency of the microdevice.
- the conductive/doped layer is thinned for some areas outside the device electrode for larger microdevices.
- the extra contact can improve the current density and provide for redundancy to improve the yield.
- Some embodiments highlight the process steps after lift-off process that can be applied to nanopillars or larger pillars.
- FIG. 1A shows a device substrate 102 where different conductive layers 104 and a plurality of planar active layers 106 are deposited on top of the device substrate 102 , followed by other conductive/doped layers 108 .
- the conductive layers 104 may comprise buffer layers, p-type doped layers, n-type doped layers, charge blocking layers, and an electrode.
- the active layers 106 comprise a multiple quantum well (MQW) layer, and other conductive layers 108 .
- the MQW layer includes a plurality of single quantum layers in a stack.
- the conductive layers can be transparent or opaque.
- a transparent conductive layer are thin Ni/Au or ITO formed on the p-doped semiconductor layer (e.g., GaN or GaAs) for a better lateral current conduction.
- the conductive layer can have a stack of different layers.
- the p-type electrode such as Pd/Au, Pt or Ni/Au is then formed on the transparent conductive layer.
- one of the top conductive layers (e.g., the n- or p-doped layer) is formed as nanopillars 110 .
- the nanopillars 110 are developed through either deposition, patterning, or different methods such as nanoimprint.
- the top layer is a monolithic layer consisting of pillar structures.
- an ohmic contact layer is formed on a top surface of the nanopillars to create nanocontacts 114 to cover at least a part of nanopillars 110 .
- the ohmic contact layers or part of the ohmic contact layers are formed through lithography, stamping, lift-off or other methods to cover the at least one nanopillar.
- a very thin layer of the ohmic contact layer is formed and annealed.
- the annealing process can be a thermal process, optical process, or a combination of both.
- the annealing can occur in an ambient condition, vacuum, or different gases.
- this layer can be ITO, gold, silver, ZnO, Ni, or other materials, and may be formed through different means such as e-beam, thermal, or sputtering.
- an electrode 112 can be formed to define the contact area of the microdevice and also to connect the microdevices to other devices or circuitries.
- One method to form the electrode 112 is to deposit and pattern the layer.
- the electrode or a conductive pad is formed on a separate substrate that includes other components such as circuits, and then the electrode or pad is bonded to the surface of the nanopillar 110 .
- a combination of deposition and bonding methods can be used. The bonding can be thermal compression, thermal/optical curing adhesive, eutectic, and so on.
- the ohmic layer may contain different materials.
- part of the ohmic layer is formed as a layer and the other part is part of the nanocontacts.
- the p ohmic contact is made of Ni and Au.
- the ohmic contact layer can contain both Ni and Au.
- the layer has only Ni, and the nanocontacts have an Au layer at the interface. After bonding, the pressure and heat applied to the samples assists in diffusing the separate layers and creating an improved ohmic contact.
- conic and needle-like nanostructures, pillars, and nanowires made from transparent conductive oxides (TCO), metals, and/or conductive graphene-based materials such as reduced graphene oxide (rGO) and carbon nanotubes (CNTs) are used.
- TCO transparent conductive oxides
- metals metals
- conductive graphene-based materials such as reduced graphene oxide (rGO) and carbon nanotubes (CNTs)
- rGO reduced graphene oxide
- CNTs carbon nanotubes
- These upright (or slightly tilted) structures provide a vertical current path with low resistivity and show mechanical flexibility and thermal stability advantages.
- the nanopillars can be randomly formed in high density arrangements or fabricated in ordered array structures with a desired size and pitch. The number of nanopillars may be optimized for maximum vertical conduction.
- the nanopillars are formed by etching a planar layer.
- a thin film layer is formed through different methods (e.g., plasma enhanced chemical vapor deposition (PECVD), sputtering, printing, or spin coating) to use as a hard mask and then a pattern is formed on top of the layer.
- PECVD plasma enhanced chemical vapor deposition
- the layer is etched using different methods (e.g., ion milling, dry etching, or wet etching) to form a 3 D nanostructure.
- the structure may be formed either by etching the entire layer or only partially etching the planar layer.
- the nanopillars are self-assembled on the surface.
- the surface of the vertical device area on either the microdevice or receiver substrate is treated either through deposition or a different curing process (e.g., surface functionalization) to enable selective assembly of the nanopillars on the vertical device areas or the entire surface area.
- the surface of the nanopillars is covered by the ohmic contact layer to enhance the bonding or electrical coupling process.
- the nanopillars are covered by materials that can be either cured through light, thermal, mechanical force, or chemical reaction. In this case, after aligning and connecting the receiver substrate and microdevices together, the required curing agent is applied to enhance the bonding.
- a space between the nanopillars 110 may be passivated using different film layers such as a dielectric layer 118 .
- a passivation layer 118 is formed between the nanopillars 110 .
- dielectric layers can be used which include but are not limited to Si 3 N 4 and oxides such as SiO 2 , HfO 2 , Al 2 O 3 , SrTiO 3 , Al-doped TiO 2 , LaLuO 3 , SrRuO 3 , HfAlO, and HfTiO x .
- the thickness of the dielectric layer may be a few nanometers or micrometers.
- a variety of methods such as ALD, CVD, PVD, or e-beam deposition are used to deposit the dielectric layer.
- a high-K oxide dielectric layer is formed using the atomic layer deposition (ALD) method.
- the ALD method allows a very thin and high-K dielectric layer to be formed on the wafer.
- the dielectric can be a solution that is spinned, printed, or sprayed on the surface. Curing can be used after the solution deposition on the surface to harden the material.
- high bandgap material is used to passivate to create band bending at the interface of the defects and the passivation layer. The band bending can push the charges away from the interface.
- the space between the nanopillars is filled with a different filler layer 116 .
- the filler layer 116 can be different materials such as polyamide, thermally/optically annealed adhesives, polymers, sol gel, or dielectric layers.
- the filler layer can be the same or a different layer from the passivation layer.
- the filler can be color conversion materials (e.g., quantum dots, or phosphor). This layer converts high wavelength signal to at least one lower wavelength signal.
- color conversion materials e.g., quantum dots, or phosphor.
- FIG. 1B shows an embodiment highlighting the passivation of nanopillar sidewalls 120 .
- This structure is similar to the structure discussed in FIG. 1A .
- the sidewalls of the nanopillars are passivated as well.
- the sidewalls 120 may be passivated using different film layers such as a dielectric layer 118 .
- a passivation layer 118 is formed on the sidewalls of the nanopillars 110 .
- the passivation layer 118 includes a dielectric material, such as silicon oxide, silicon nitride, silicon oxynitride, silicon carbide, or another suitable dielectric material.
- FIG. 1C shows an embodiment highlighting a surface treatment process provided to a passivation layer to expose defective areas underneath the nano-pillars, in accordance with an embodiment of the invention.
- One method of the surface treatment process is etching. Etching the space between the nanopillars and sidewalls of the nanopillars can expose some of the non-idealities (e.g., defects, dislocations, or particles). In addition, the surface treatment can remove some of the unwanted particles or materials. After nanopillars 110 are formed, the surface (i.e., the space between the nanopillars and nanopillar sidewalls) can be treated using chemical or plasma etching. In one example, etching is performed using various etchants such as KOH or HCL for the surface treatment.
- a surface treatment process can be provided to expose defective areas underneath the nano-pillars before the passivation layer is formed.
- FIG. 2A highlights defects 224 at least partially underneath the nanopillars 210 .
- planar layers 204 , 206 , 208 with different functionalities such as buffer layers, doped layers, and quantum wells, are formed on top of a substrate 202 .
- the nanopillars 210 are formed through either etching or on top of the planar layers of the device.
- the nanopillars can have nano contacts 214 on the top surface.
- FIG. 2B shows different methods to manage the defects that are partially or fully underneath the nanopillar.
- the nanopillar is at least partially deactivated.
- the nanopillar 210 on top of the defect 224 is eliminated.
- An etching and sonication or combination of both processes can be used to remove the nanopillar on top of the defects.
- the defect 226 is exposed by some treatment such as etching.
- the formation of nanopillars is controlled with the defects map so that no nanopillar is formed on top of a defect.
- the surface of the planar layers is investigated to map the defects. The defect map is then used to control the formation of nanopillars on defective areas by adjusting the position of the nanopillars.
- FIG. 2C shows another cross-section highlighting the formation of a passivation layer to cover a surface of the nanopillars and/or exposed defects.
- a passivation layer 218 may be formed.
- the surface between the nanopillars 210 , the sidewalls of the nanopillars 210 , or the exposed defects 228 , 230 can be passivated using different film layers such as a dielectric layer.
- a passivation layer 218 is formed on the sidewalls of the nanopillars 110 .
- the passivation layer 218 includes a dielectric material, such as silicon oxide, silicon nitride, silicon oxynitride, silicon carbide, or another suitable dielectric material.
- high bandgap materials can be used as passivation layers to cause band bending at the interface with the defects and push the charge away from the surface.
- a filler layer may substantially fill in the spaces between the nanopillars 210 .
- the spaces are filled with more than one dielectric material film.
- each nanopillar 210 can include a tip 214 and sidewalls.
- the nanopillar tip needs to be exposed to connect to either an electrode or a pad.
- using a dry etch process to open the nanopillar tips after passivation or filler layers removes the passivation layer from the surface between the nanopillars and the top of the nanopillars, and keeps this layer on the side of the nanopillars and inside the affected areas.
- the passivation layer 218 is formed on the sidewalls and the bottom surface of the nanopillars 210 and a filling material further fills in the spaces.
- the passivation layer 218 covers the space between the nanopillars or the sidewalls.
- CMP chemical mechanical polishing
- the bottom side of the nanopillars is covered by a film such as sol gel, and then the exposed top part is etched to open the top part of the nanopillar.
- the planarization (or filler) layer is used to fill the space between the nanopillars. Then, an etch back process may expose the tip of the nanopillars covered with passivation. After this, the passivation layer can be removed from the exposed tips with either wet or dry etching, or CMP.
- FIG. 2D shows an embodiment where a seed layer 260 is used after passivation layer 218 to create the nanopillar.
- the passivation layer 218 can be formed after the seed layer 260 and the nanopillars.
- the seed layer 260 can be used as either a deposited layer or a surface treatment.
- FIG. 2E shows an embodiment where a blocking layer 262 is used after passivation to create the nanopillar.
- the blocking layer 262 has an opening where the nanopillar can grow.
- the blocking layer 262 can be the passivation layer 218 .
- a combination of the seed layer 260 and blocking layer 262 can also be used to create the nanopillars.
- FIG. 2F shows an embodiment wherein the electrode 264 covers the space between the nanopillars 210 and a part of the nanopillar sidewalls. However, in one case, it only covers the space between the nanopillars 210 .
- the electrode 264 can be part of nanocontacts 214 . In another case, a separate electrode may covers the passivation layer 218 between the nanopillars 210 .
- the electrode 264 can also have other functions like a filler or optical property, such as a reflector.
- FIG. 2G shows an embodiment highlighting a gate electrode, in accordance with an embodiment of the invention.
- planar layers 204 , 206 , 208 with different functionalities such as buffer layers, doped layers, and quantum wells, are formed on top of a substrate 202 .
- the nanopillars 210 are formed through either etching or on top of the planar layers of the device.
- the nanopillars can have nano-contacts 214 on top of the nano-pillars. Etching the space between the nanopillars and sidewalls of the nanopillars can expose some of the non-idealities (e.g., defects, dislocations, or particles).
- a passivation layer 218 can be formed to cover at least part of the surface and/or expose defects 228 , 230 .
- the passivation layer 218 covers the space between the nanopillars or the sidewalls.
- the passivation layer 218 may include a dielectric layer and may be considered as a first passivation layer.
- a gate electrode 268 may be sandwiched between the first passivation layer 218 and a second passivation layer 266 , wherein the second passivation layer 266 separates the gate electrode 268 and the device electrode 264 , and the first passivation layer 218 separates the gate electrode 268 from the device surface and the nanopillar sidewalls.
- the device electrode 264 can be part of the nanocontacts 214 . In another case, a separate electrode can cover the passivation layer 218 between the nanopillars 210 .
- the electrode 264 can also have other functions like a filler or optical property, such as a reflector.
- the gate electrode 268 can be used to bias the nanopillars 210 to control the charge accumulated on the surface of the nanopillars and/or control the current passing through the nanopillars 210 .
- FIG. 2H shows an embodiment highlighting a gate electrode formed over the passivation layer 218 .
- a gate electrode 268 is sandwiched between a first dielectric layer 218 and second dielectric layer 266 , wherein the second dielectric layer 266 separates the gate electrode 268 and the device electrode 264 , and the first dielectric layer 218 separates the gate electrode 268 from the device surface and the nanopillar wall.
- the nanopillars 210 are further etched to other layers such as quantum well layers 206 .
- the device electrode 264 can be part of the nanocontacts 214 .
- a separate electrode covers the passivation layer 218 between the nanopillars 210 .
- the electrode 264 can also have other functions like a filler or optical property, such as a reflector.
- the gate electrode can be used to bias the nanopillar layer to control the charge accumulated on the surface of the nanopillar and/or to control the current passing through the nanopillar.
- FIG. 3 shows two adjacent nanopillars 302 , 304 with a fixed physical radius of r 312 and distance apart d 310 .
- the nanopillar effective size can increase based on current density. This increase is shown as Ar 314 .
- FIG. 4 shows the increase in the radius Ar 414 of the nanopillars versus the current density 416 . Therefore, the nanopillar effective current density is dropped.
- most of the microdevices have a peak efficiency at a certain effective current density. To expand the peak efficiency to a wider current density range and also make sure that the microdevice operates at its best performance, the size and density of the nanopillar can be adjusted based on the operation range of the microdevice and the peak efficiency of the microdevice.
- the microdevice peak efficiency occurs at J max and the operating current of the microdevice is I op .
- the size and the number of nanopillar per microdevice is calculated so that I op /(A.n) is around J max , where I op is the operation current, A is the effective area of the nanopillar, and n is the number of nanopillar per microdevice.
- the microdevice has an operation range of between I op1 and I op2 , where I op1 ⁇ I op2 .
- the size and number of microdevices are optimized so that the I op1 /(A 1 .n) and Io p2 /(A 2 .n) are close to the J max , where A 1 is the effective nanopillar area for I op1 , and A 2 is the effective nanopillar area for I op2 .
- the aforementioned embodiments can be applied to larger pillars (micrometer size) as well.
- Some embodiments of the present disclosure highlight some structures with larger pillars.
- the structure can be modified specifically to fit better with the larger pillars. These structures can further confine the current or can also prevent or enhance the current spreading from the large pillar/nanopillar area to the adjacent area.
- microLED devices grown on a common, e.g. sapphire, substrate.
- Each LED may comprise a substrate, a first doped conductive layer, e.g. n-type layer, active layers, and a second doped conductive layer, e.g. p-type layer, formed on the substrate.
- ohmic, e.g. p-type, contact may be deposited on the microdevice/mesa structures.
- GaN Gallium Nitride-based
- the present disclosure further relates to embodiments wherein the conductive/doped layer is thinned for some areas outside the ohmic contact/microdevice electrode. It is possible that both parts, such as the area underneath the ohmic contact/microdevice electrode, are thin or thinned prior to the next steps.
- the conductive/doped layer may be thinned to reduce the light scattering effect.
- the thickness and conductivity of the doped layers is manipulated to control the lateral conduction. This may be done by either etching of the deposited doped layer or by depositing a thinner conductive layer.
- the thickness of the conductive layers between adjacent devices is reduced to make a higher resistance for the current to flow in the lateral direction.
- An etching process may be done using, for example, dry etching, wet etching or laser ablation.
- FIG. 5A-1 highlights the formation of a passivation layer or dielectric layer 518 to cover at least part of the thinned conductive/doped layer 508 .
- a plurality of planar layers such as 504 , 506 , 508 with different functionalities such as buffer layers, quantum wells, doped layers are formed on top of a substrate 502 to develop a vertical microdevices.
- the microdevice can be formed through etching of top planar layers of the substrate 502 .
- the conductive/doped layer 508 may be thinned prior to the next step.
- a passivation layer or dielectric layer 518 may be formed to cover an area covering at least a part of the thinned conductive/doped layer 508 and also the area 510 that is not thinned. Also, there can be a conductive layer/electrode 580 covering at least part of the other areas on the surface different from the contact areas of the device.
- the microdevice can have contacts on top as an ohmic contact 514 deposited over an area 510 that is not thinned.
- FIG. 5A-2 shows a cross-section highlighting more than one area of contact for the microdevice, in accordance with an embodiment of the invention.
- the conductive/doped layer 508 can consist of a thinned doped layer 508 - 1 , and other layers 508 - 2 such as a current blocking layer.
- the thin layer 508 - 1 can be between 1 nm to 1000 nm. This can be applied to all the examples presented here.
- the thickness of the conductive layer 508 - 1 is reduced in selected areas to make a higher resistance for the current to flow in the lateral direction.
- the contact 582 can be a stack of extra doped layer, ohmic contact 514 , and pads. Also, there can be an electrode 580 covering at least part of the other areas on the surface different from the contact areas ( 514 , 582 ). For larger microdevice, the extra contact 582 can improve the current density and provide for redundancy to improve the yield.
- FIG. 5A-3 shows an example where ohmic contact 514 is a part of the microdevice.
- a dielectric layer 518 can be used between the ohmic contacts. In another embodiment, there is no dielectric layer 518 between the ohmic contacts.
- FIG. 5A-4 shows another example where the electrode 580 is deposited over the microdevice and coupled with ohmic contact 514 .
- the dielectric layer 518 is covering on or around the sidewalls of the microdevice.
- FIG. 5A-5 shows an example of FIG. 5A-4 where only ohmic contact 584 is part of the contact 582 .
- FIG. 5A-1 to FIG. 5A-5 can be used for other structures in the panel.
- a dielectric layer 518 can be used between the ohmic contacts ( 514 , 580 ). In another, there is no dielectric layer 518 between the ohmic contacts.
- a pad 584 can be formed on top of the layer 518 or it can be part of the layer 518 . The pad can be used to improve electrical connection between the microdevice and other components.
- FIG. 5B shows that the dielectric layer 518 can cover the sidewalls 530 of the thinned area and also that area of that is not thinned.
- the electrode 580 is covering the sidewalls of the thinned area.
- FIG. 5C highlights the dielectric layer 518 covering the sidewalls of the device.
- a conductive (e.g., metal) layer 580 can be formed and patterned on top of the dielectric layer 518 .
- This metal layer 580 acts as a gate controlling the spread of the current to the surface of the microdevice.
- FIG. 5D shows a graphical representation of the area relationship between the vertical device and the gate voltage, in accordance with an embodiment of the invention.
- the voltage, Vgate 540 applied to the metal layer 580 , controls the effective area, Agate 560 , underneath the gate that can contribute to the microdevice performance.
- efficiency is a function of current density, which is a function of effective area.
- the Vgate can be adjusted to push the current density into an optimized region.
- the voltage adjustment can be customized per microdevice.
- the adjustment per microdevice may require significant overhead.
- the gate voltage (Vgate) can be adjusted per block of microdevices.
- an optimized voltage can be calculated for the best performance for the block.
- time modulation can be used to accommodate more than one gate voltage per block of microdevices.
- FIG. 6A shows an example of the effective area acting as a vertical transistor in series with the microdevice, in accordance with an embodiment of the invention.
- the width of the doped area 510 demonstrated in FIG. 5 that is not thinned is narrowed enough so that applying a voltage to the gate covering the sidewall controls the entire current passing through area 510 , and area 510 acts as a vertical transistor 602 in series with the microdevice 604 ( FIG. 6A ).
- FIG. 6B shows an example of multiple vertical transistors used per microdevice, in accordance with an embodiment of the invention.
- the gate 680 can cover the surface of thinned area 608 or the sidewalls of the device.
- another dielectric or stack of dielectric layers 682 can be used for the surface or the sidewall of the device so that the gate has a different effect on the vertical transistor versus the surface or sidewall of the device.
- Another dielectric layer can cover the gate metal so that forming a top contact to the nanopillars do not create short.
- the gate structure can be around more than one nanopillar and in this case, multiple vertical transistors can be formed per device.
- All the aforementioned structures can be done on the native substrate or on the layers transferred to a native substrate.
- part of the microdevice can be formed on the native substrate and after bonding to a temporary substrate, the structure is lift-off and further development can be done after the lift-off process.
- the following descriptions highlight the process steps after lift-off process that can be applied to nanopillars or larger pillars.
- FIG. 7A shows a cross-section highlighting microdevices bonded to a temporary substrate, in accordance with an embodiment of the invention.
- the microdevices are partially or fully processed on a donor substrate.
- the donor substrate comprises different conductive layers 704 and a plurality of planar active layers 706 are deposited on top of the donor substrate, followed by other conductive/doped layers 708 .
- the conductive layers 704 may comprise buffer layers, p-type doped layers, n-type doped layers, charge blocking layers, and an electrode.
- the active layers 706 comprise a multiple quantum well (MQW) layer, and other conductive layers 708 .
- the MQW layer includes a plurality of single quantum layers in a stack.
- the conductive layers can be transparent or opaque.
- a transparent conductive layer are thin Ni/Au or ITO formed on the p-doped semiconductor layer (e.g., GaN or GaAs) for a better lateral current conduction.
- the conductive layer can have a stack of different layers.
- the p-type electrode such as Pd/Au, Pt or Ni/Au is then formed on the transparent conductive layer.
- one of the top conductive layers (e.g., the n- or p-doped layer) is formed as large pillars/nanopillars/microdevices.
- an ohmic contact layer 714 is formed on conductive/doped layers 708 .
- the microdevices are lifted off from the donor substrate.
- the microdevices are then bonded to a temporary substrate 702 through a bonding layer 702 - 1 .
- Etch back may be performed to remove or reduce the thickness of some layers (e.g., charge blocking layer 704 , active layers 706 ).
- a chemical treatment and passivation are performed on the surface and/or the sidewalls of microdevices.
- the chemical treatment exposes some of the defects 728 due to growth and lift-off.
- the passivation layer 732 can be deposited over the charge blocking layers to covers the defects.
- nanopods or micropods
- Another electrode 704 -C or the connection to the ohmic contact 714 after lift-off can be patterned or extended over the passivation layer 732 in the passivation layer.
- FIG. 7B shows a cross-section highlighting an electrode provided on the passivation layer, in accordance with an embodiment of the invention.
- the microdevices are partially or fully processed on a donor substrate.
- the microdevices are then bonded to a temporary substrate 702 through a bonding layer 702 - 1 .
- the microdevices are lifted off from the donor substrate.
- Etch back may be performed to remove or reduce the thickness of some layers (e.g., buffer layer 704 -B).
- a chemical treatment and passivation are performed on the surface and/or the sidewalls.
- the chemical treatment exposes some of the defects 728 due to growth and lift-off.
- the passivation layer 732 can be deposited over the charge blocking layer 704 to covers the defects. In this case, the passivation 732 is opened or removed through etch back (or chemical mechanical polishing (CMP)).
- CMP chemical mechanical polishing
- FIG. 7C shows a cross-section where an electrode is coupled with the contact, in accordance with an embodiment of the invention.
- an electrode (or ohmic layer) 704 -C can be formed so that it connects to the last layer of the microdevice from lift-off side through the opening in the passivation layer 732 .
- the electrode 704 -C can be patterned.
- a vertical device comprising a plurality of planar active layers formed on a substrate, at least one of a top layer of the plurality of the layers is formed as a plurality of nano-pillars; and a first passivation layer formed on a space between the plurality of the nano-pillars and at least a part of sidewalls of the plurality of nano-pillars.
- the device further comprising a gate electrode formed on part of the first passivation layer covering the space between the nano-pillars and the sidewalls of the nano-pillars.
- a biasing is provided to the plurality of the nanopillars through the gate electrode to control a charge accumulated on a surface of the plurality of nanopillars, or a current passing through the plurality of nanopillars.
- a second passivation layer formed over the gate electrode, a device electrode formed over the second passivation layer to create a functional area for the vertical device, wherein the device electrode comprises one of: a filler layer or a reflector and an ohmic contact layer formed on a top surface of at least one nano-pillar to create nano-contacts, wherein the device electrode is a separate electrode or a part of nano-contacts.
- the plurality of the nano-pillars are etched down to the plurality of planar active layers formed on the substrate.
- a surface treatment is provided to the first passivation layer to expose defective areas underneath the nano-pillars and remove the nano-pillars placed on the defective areas or a surface treatment is provided to the space between the nano-pillars or the sidewalls of the nano-pillars prior to the formation of the first passivation layer to expose defective areas using a chemical etch or a dry plasma etch process.
- the nano-pillars on top of defective areas are at least partially deactivated to eliminate the nano-pillars on top of the defective areas.
- a surface of the active planar layers is investigated to map the defective areas, wherein a defect map is used to control the formation of nano-pillars on the defective areas by adjusting the position of the nano-pillars.
- a size and a density of the plurality of nano-pillars is adjusted based on an operation range of the vertical device and a peak efficiency of the vertical device.
- a part of the nano-pillar sidewalls is covered by a dielectric layer and a conductive layer forming a vertical transistor in series of the vertical device, wherein the vertical transistor controls current going through the vertical device.
- the dielectric layer and the conductive layer are configured to spread to other areas of the vertical device.
- the device further comprising a filler layer formed on a top surface of the first passivation layer, the filler layer includes one of: a polymer, a solgel, and a dielectric.
- the filler layer further includes a color conversion layer.
- a vertical device may be provided.
- the device may comprising a plurality of planar active layers formed on a substrate, a thin doped layer formed on one of: a top or a bottom surface of the plurality of active layers, a passivation layer formed to cover at least a part of the thin doped layer; and a conductive layer coupled to the planar active layers through the areas not covered by the passivation layer.
- the device further comprising at least one contact on at least an area on the conductive layer, wherein the at least one contact comprises one of: a stack of other doped layers, an ohmic contact and one or more contact pads.
- the conductive layer acts as a gate layer, wherein a gate voltage applied to the gate layer is adjusted to control an area of the vertical device by controlling the spread of the current to the surface of the vertical device.
- a method of fabricating a vertical device may be provided.
- the device may comprising providing a plurality of planar active layers on a substrate, forming a plurality of nano-pillars on at least one of a top layer of the plurality of the layers; and forming a first passivation layer on a space between the plurality of the nano-pillars and at least a part of sidewalls of the plurality of nano-pillars and forming a gate electrode on part of the first passivation layer covering the space between the nano-pillars and the sidewalls of the nano-pillars.
- a method of fabricating a vertical device comprising providing a plurality of planar active layers on a donor substrate, forming a plurality of microdevices on at least one of a top layer of the plurality of the layers,
- the present disclosure provides highly efficient nano-pillars hybrid microdevices that minimize defects in epitaxial layers and sidewalls and improve light emitting efficiency.
Landscapes
- Electrodes Of Semiconductors (AREA)
- Junction Field-Effect Transistors (AREA)
- Control And Other Processes For Unpacking Of Materials (AREA)
Abstract
Description
- This application claims priority from U.S. Provisional Patent Application Nos. 62/733,434 filed on Sep. 19, 2018 and 62/793,017 filed on Jan. 16, 2019, which are incorporated herein by reference in their entirety.
- The present disclosure relates to the development of high performance microdevices, and more particularly, to nano-pillar hybrid microdevices with improved light emitting efficiency.
- Light emitting diodes (LEDs) and LED arrays can be categorized as vertical solid-state device. The microdevices may be sensors, light emitting diodes (LEDs) or any other solid devices grown, deposited, or monolithically fabricated on a substrate. In conventional approaches to fabricate microdevices, the main challenges are the native defects in the epitaxial layers and sidewalls that result in inefficient microdevices. Thus, there is a need for improved fabrication techniques that mitigates these defects and improves light emitting efficiency.
- The present disclosure provides nano-pillars hybrid microdevices to minimize defects in epitaxial layers and sidewalls.
- The present disclosure provides highly efficient microdevices that mitigate the defects and improve light emitting efficiency.
- According to one embodiment of the present disclosure, a vertical device is provided. The vertical device comprising a plurality of planar active layers formed on a substrate, at least one of a top layer of the plurality of the layers is formed as a plurality of nano-pillars, and a first passivation layer formed on a space between the plurality of the nano-pillars and at least a part of sidewalls of the plurality of nano-pillars;
- According to another embodiment of the present disclosure, a method of fabricating a vertical device may be provided. The method comprising providing a plurality of planar active layers on a substrate, forming a plurality of nano-pillars on at least one of a top layer of the plurality of layers, and forming a first passivation layer on a space between the plurality of the nano-pillars and at least a part of sidewalls of the plurality of nano-pillars.
- According to one embodiment, a vertical device may be provided. The vertical device comprising a plurality of planar active layers formed on a substrate, a thin doped layer formed on one of: a top or a bottom surface of the plurality of active layers, a passivation layer formed to cover at least a part of the thin doped layer, and a conductive layer coupled to the planar active layers through the areas not covered by the passivation layer.
- Some embodiments of the present disclosure highlight some structures with larger pillars. In some cases, the structures can be modified specifically to fit better with the larger pillars.
- Some embodiments highlight the process steps after lift-off process that can be applied to both nanopillars and larger pillars.
- The foregoing and additional aspects and embodiments of the present disclosure will be apparent to those of ordinary skill in the art in view of the detailed description of various embodiments and/or aspects, which are made with reference to the drawings, a brief description of which is provided next.
-
FIG. 1A is a schematic cross-sectional diagram illustrating a vertical device with a plurality of planar active layers including nanopillar structures on top of one of the active layers, in accordance with an embodiment of the invention. -
FIG. 1B is a schematic cross-sectional diagram illustrating the passivation of nanopillar sidewalls, in accordance with an embodiment of the invention. -
FIG. 1C is a schematic cross-sectional diagram illustrating a surface treatment process to the passivation layer, in accordance with an embodiment of the invention. -
FIG. 2A is a schematic cross-sectional diagram illustrating defects underneath the nanopillars, in accordance with an embodiment of the invention. -
FIG. 2B is a schematic cross-sectional diagram illustrating different methods to manage the defects underneath the nanopillars, in accordance with an embodiment of the invention. -
FIG. 2C is a schematic cross-sectional diagram illustrating the formation of a passivation layer to cover a surface of the nanopillars and/or exposed defects, in accordance with an embodiment of the invention. -
FIG. 2D is a schematic cross-sectional diagram illustrating a seed layer to create the nanopillars, in accordance with an embodiment of the invention. -
FIG. 2E is a schematic cross-sectional diagram illustrating a blocking layer to create the nanopillars, in accordance with an embodiment of the invention. -
FIG. 2F is a schematic cross-sectional diagram illustrating an electrode that covers a space between the nanopillars and a part of the nanopillar sidewalls, in accordance with an embodiment of the invention. -
FIG. 2G is a schematic cross-sectional diagram illustrating a gate electrode, in accordance with an embodiment of the invention. -
FIG. 2H is a schematic cross-sectional diagram illustrating a gate electrode, in accordance with an embodiment of the invention. -
FIG. 3 shows two adjacent nanopillars with a fixed physical radius and distance, in accordance with an embodiment of the invention. -
FIG. 4 shows a graphical representation of the radius relationship of the nanopillar and the current density of a microdevice, in accordance with an embodiment of the invention. -
FIG. 5A-1 is a schematic cross-sectional diagram illustrating the formation of a passivation layer or an electrode around a microdevice, in accordance with an embodiment of the invention. -
FIG. 5A-2 is a schematic cross-sectional diagram illustrating more than one area for contact for the microdevice, in accordance with an embodiment of the invention. -
FIG. 5A-3 is a schematic cross-sectional diagram illustrating an ohmic contact as part of the electrode, in accordance with an embodiment of the invention. -
FIG. 5A-4 is a schematic cross-sectional diagram illustrating the electrode is coupled with the ohmic contact, in accordance with an embodiment of the invention. -
FIG. 5A-5 is a schematic cross-sectional diagram illustrating where the electrode is coupled with the ohmic contact, in accordance with an embodiment of the invention. -
FIG. 5B is a schematic cross-sectional diagram illustrating the dielectric layer covering the sidewalls of the thinned area, in accordance with an embodiment of the invention. -
FIG. 5C is a schematic cross-sectional diagram illustrating the dielectric layer covering the sidewalls of the microdevice, in accordance with an embodiment of the invention. -
FIG. 5D shows a graphical representation of the area relationship between the vertical device and the gate voltage, in accordance with an embodiment of the invention. -
FIG. 6A shows an example of the effective area acting as a vertical transistor in series with the microdevice, in accordance with an embodiment of the invention. -
FIG. 6B shows an example of multiple vertical transistors used per microdevice, in accordance with an embodiment of the invention. -
FIGS. 7A-7C are schematic cross-sectional diagrams illustrating process steps after the lift-off process is applied to nanopillars or larger pillars, in accordance with an embodiment of the invention. - Use of the same reference numbers in different figures indicate similar or identical elements.
- The present disclosure is susceptible to various modifications and alternative forms, specific embodiments or implementations as have been shown by way of example in the drawings and will be described in detail herein. It should be understood, however, that the disclosure is not intended to be limited to the particular forms disclosed. Rather, this disclosure covers all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
- Unless defined otherwise, all technical and scientific terms used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this invention belongs.
- As used in the specification and claims, the singular forms “a”, “an” and “the” include plural references unless the context clearly dictates otherwise.
- In this disclosure, the terms ‘nanostructures’, ‘nanopillars’, and ‘nanowires’ are used interchangeably. ‘Nanostructures’, ‘nanopillars’, and ‘nanowires’ may be defined as structures that have a thickness or diameter constrained to tens of nanometers or less and an unconstrained length.
- In this disclosure, the terms ‘device’, ‘vertical device’ and ‘microdevice’ are used interchangeably.
- Light Emitting Diodes (LED) and LED arrays can be categorized as vertical solid-state device. The microdevices may be sensors, LEDs, or any other solid devices grown, deposited, or monolithically fabricated on a substrate. The substrate may be the native substrate of the device layers or a receiver substrate where device layers or solid-state devices are transferred to.
- In conventional approaches of microdevice fabrication, the main challenge is the native defects in the epitaxial layers and sidewalls that results in inefficient microdevices. Thus, there is a need for improved fabrication techniques that mitigates these defects and improves light emitting efficiency.
- The present disclosure relates to methods and structures for highly efficient microdevices. More specifically, the present disclosure relates to nanopillar hybrid microdevices that minimize defects in epitaxial layers and sidewalls and improve light emitting efficiency.
- In one embodiment, a plurality of nano-pillars are formed on a top conductive layer of a substrate. A space between the nanopillars may be passivated using different film layers such as a dielectric layer. In one case, a passivation layer is formed between the nanopillars.
- In another embodiment, a surface (i.e., the space between the nanopillars and nanopillar sidewalls) can be treated using chemical etching or plasma etching to mitigate defects.
- In one embodiment, after the surface treatment, the surface between the nanopillars, the sidewalls of the nanopillars, or the exposed defects can be passivated using different film layers such as a dielectric layer. In one case, a passivation layer is formed on the sidewalls of the nanopillars.
- In another embodiment, the nanopillars are at least partially deactivated. In one case, the nanopillar on top of the defect is eliminated. An etching and sonication or combination of both processes can be used to remove the nanopillar on top of the defects. In another case, the formation of nanopillars is controlled with a defect map so that no nanopillar is formed on top of a defect. Here, the surface of the planar layers is investigated to map the defects. The defect map is then used to control the formation of nanopillars on defective areas by adjusting the position of the nanopillars.
- In one case, a patterned blocking layer and/or a patterned seed layer can be used to create the nanopillars.
- In another embodiment, a gate electrode can be used to bias the nanopillars to control the charge accumulated on the surface of the nanopillar and/or control the current passing through the nanopillars.
- In one embodiment, a metal-insulator-semiconductor (MIS) structure can be formed around the nano-pillars to further confine the current. Biasing the MIS structure can prevent or enhance the current spreading from the nanopillar area to the adjacent area.
- In another embodiment, an MIS structure around the nanopillars can act as a current control. Here, biasing the MIS structure can control the amount of current going through the nanopillar to the device. This offers more controllability for the microdevice current biasing in addition to the voltage across the microdevice.
- In one embodiment, the size and density of the nanopillar can be adjusted based on the operation range of the microdevice and the peak efficiency of the microdevice.
- In one embodiment, the conductive/doped layer is thinned for some areas outside the device electrode for larger microdevices.
- In another embodiment, there can be more than one area for the contact for the micro device other than ohmic contact. For larger microdevice, the extra contact can improve the current density and provide for redundancy to improve the yield.
- Some embodiments highlight the process steps after lift-off process that can be applied to nanopillars or larger pillars.
-
FIG. 1A shows adevice substrate 102 where differentconductive layers 104 and a plurality of planaractive layers 106 are deposited on top of thedevice substrate 102, followed by other conductive/doped layers 108. Theconductive layers 104 may comprise buffer layers, p-type doped layers, n-type doped layers, charge blocking layers, and an electrode. Theactive layers 106 comprise a multiple quantum well (MQW) layer, and otherconductive layers 108. The MQW layer includes a plurality of single quantum layers in a stack. The conductive layers can be transparent or opaque. The examples of a transparent conductive layer are thin Ni/Au or ITO formed on the p-doped semiconductor layer (e.g., GaN or GaAs) for a better lateral current conduction. The conductive layer can have a stack of different layers. For example, the p-type electrode such as Pd/Au, Pt or Ni/Au is then formed on the transparent conductive layer. - After the vertical device layers are developed and placed properly for processing, one of the top conductive layers (e.g., the n- or p-doped layer) is formed as
nanopillars 110. Thenanopillars 110 are developed through either deposition, patterning, or different methods such as nanoimprint. The top layer is a monolithic layer consisting of pillar structures. - In one approach, an ohmic contact layer is formed on a top surface of the nanopillars to create
nanocontacts 114 to cover at least a part ofnanopillars 110. In one case, the ohmic contact layers or part of the ohmic contact layers are formed through lithography, stamping, lift-off or other methods to cover the at least one nanopillar. In another case, a very thin layer of the ohmic contact layer is formed and annealed. The annealing process can be a thermal process, optical process, or a combination of both. The annealing can occur in an ambient condition, vacuum, or different gases. In one case, this layer can be ITO, gold, silver, ZnO, Ni, or other materials, and may be formed through different means such as e-beam, thermal, or sputtering. - After forming the
nanopillars 110 on the vertical device, anelectrode 112 can be formed to define the contact area of the microdevice and also to connect the microdevices to other devices or circuitries. One method to form theelectrode 112 is to deposit and pattern the layer. In another method, the electrode or a conductive pad is formed on a separate substrate that includes other components such as circuits, and then the electrode or pad is bonded to the surface of thenanopillar 110. In a different embodiment, a combination of deposition and bonding methods can be used. The bonding can be thermal compression, thermal/optical curing adhesive, eutectic, and so on. In one case, the ohmic layer may contain different materials. In this case, part of the ohmic layer is formed as a layer and the other part is part of the nanocontacts. For example, for GaN LEDs, the p ohmic contact is made of Ni and Au. In one case, the ohmic contact layer can contain both Ni and Au. In another case, the layer has only Ni, and the nanocontacts have an Au layer at the interface. After bonding, the pressure and heat applied to the samples assists in diffusing the separate layers and creating an improved ohmic contact. - In another embodiment, conic and needle-like nanostructures, pillars, and nanowires (NWs) made from transparent conductive oxides (TCO), metals, and/or conductive graphene-based materials such as reduced graphene oxide (rGO) and carbon nanotubes (CNTs) are used. These upright (or slightly tilted) structures provide a vertical current path with low resistivity and show mechanical flexibility and thermal stability advantages. The nanopillars can be randomly formed in high density arrangements or fabricated in ordered array structures with a desired size and pitch. The number of nanopillars may be optimized for maximum vertical conduction.
- In yet another embodiment, the nanopillars are formed by etching a planar layer. A thin film layer is formed through different methods (e.g., plasma enhanced chemical vapor deposition (PECVD), sputtering, printing, or spin coating) to use as a hard mask and then a pattern is formed on top of the layer. The layer is etched using different methods (e.g., ion milling, dry etching, or wet etching) to form a 3D nanostructure. The structure may be formed either by etching the entire layer or only partially etching the planar layer.
- In another method, the nanopillars are self-assembled on the surface. The surface of the vertical device area on either the microdevice or receiver substrate is treated either through deposition or a different curing process (e.g., surface functionalization) to enable selective assembly of the nanopillars on the vertical device areas or the entire surface area.
- In another embodiment, the surface of the nanopillars is covered by the ohmic contact layer to enhance the bonding or electrical coupling process. In one case, the nanopillars are covered by materials that can be either cured through light, thermal, mechanical force, or chemical reaction. In this case, after aligning and connecting the receiver substrate and microdevices together, the required curing agent is applied to enhance the bonding.
- In one embodiment, a space between the
nanopillars 110 may be passivated using different film layers such as adielectric layer 118. In one case, apassivation layer 118 is formed between thenanopillars 110. A variety of dielectric layers can be used which include but are not limited to Si3N4 and oxides such as SiO2, HfO2, Al2O3, SrTiO3, Al-doped TiO2, LaLuO3, SrRuO3, HfAlO, and HfTiOx. The thickness of the dielectric layer may be a few nanometers or micrometers. A variety of methods such as ALD, CVD, PVD, or e-beam deposition are used to deposit the dielectric layer. In an embodiment, a high-K oxide dielectric layer is formed using the atomic layer deposition (ALD) method. The ALD method allows a very thin and high-K dielectric layer to be formed on the wafer. In another case, the dielectric can be a solution that is spinned, printed, or sprayed on the surface. Curing can be used after the solution deposition on the surface to harden the material. In another case, high bandgap material is used to passivate to create band bending at the interface of the defects and the passivation layer. The band bending can push the charges away from the interface. - In another embodiment, the space between the nanopillars is filled with a
different filler layer 116. Thefiller layer 116 can be different materials such as polyamide, thermally/optically annealed adhesives, polymers, sol gel, or dielectric layers. The filler layer can be the same or a different layer from the passivation layer. - In another embodiment, the filler can be color conversion materials (e.g., quantum dots, or phosphor). This layer converts high wavelength signal to at least one lower wavelength signal.
-
FIG. 1B shows an embodiment highlighting the passivation of nanopillar sidewalls 120. This structure is similar to the structure discussed inFIG. 1A . However, in addition to the space between nanopillars, the sidewalls of the nanopillars are passivated as well. Thesidewalls 120 may be passivated using different film layers such as adielectric layer 118. In one case, apassivation layer 118 is formed on the sidewalls of thenanopillars 110. Thepassivation layer 118 includes a dielectric material, such as silicon oxide, silicon nitride, silicon oxynitride, silicon carbide, or another suitable dielectric material. -
FIG. 1C shows an embodiment highlighting a surface treatment process provided to a passivation layer to expose defective areas underneath the nano-pillars, in accordance with an embodiment of the invention. - One method of the surface treatment process is etching. Etching the space between the nanopillars and sidewalls of the nanopillars can expose some of the non-idealities (e.g., defects, dislocations, or particles). In addition, the surface treatment can remove some of the unwanted particles or materials. After nanopillars 110 are formed, the surface (i.e., the space between the nanopillars and nanopillar sidewalls) can be treated using chemical or plasma etching. In one example, etching is performed using various etchants such as KOH or HCL for the surface treatment.
- In some embodiments, a surface treatment process can be provided to expose defective areas underneath the nano-pillars before the passivation layer is formed.
-
FIG. 2A highlightsdefects 224 at least partially underneath thenanopillars 210. Here, to develop a vertical optoelectronic device, 204, 206, 208 with different functionalities such as buffer layers, doped layers, and quantum wells, are formed on top of aplanar layers substrate 202. Then, thenanopillars 210 are formed through either etching or on top of the planar layers of the device. The nanopillars can havenano contacts 214 on the top surface. -
FIG. 2B shows different methods to manage the defects that are partially or fully underneath the nanopillar. Here, the nanopillar is at least partially deactivated. In one case, thenanopillar 210 on top of thedefect 224 is eliminated. An etching and sonication or combination of both processes can be used to remove the nanopillar on top of the defects. In another case, thedefect 226 is exposed by some treatment such as etching. In another case, the formation of nanopillars is controlled with the defects map so that no nanopillar is formed on top of a defect. Here, the surface of the planar layers is investigated to map the defects. The defect map is then used to control the formation of nanopillars on defective areas by adjusting the position of the nanopillars. -
FIG. 2C shows another cross-section highlighting the formation of a passivation layer to cover a surface of the nanopillars and/or exposed defects. After surface treatment, apassivation layer 218 may be formed. In one embodiment, after the surface treatment, the surface between thenanopillars 210, the sidewalls of thenanopillars 210, or the exposed 228, 230 can be passivated using different film layers such as a dielectric layer. In one case, adefects passivation layer 218 is formed on the sidewalls of thenanopillars 110. Thepassivation layer 218 includes a dielectric material, such as silicon oxide, silicon nitride, silicon oxynitride, silicon carbide, or another suitable dielectric material. Also, high bandgap materials can be used as passivation layers to cause band bending at the interface with the defects and push the charge away from the surface. In one case, a filler layer may substantially fill in the spaces between thenanopillars 210. In another example, the spaces are filled with more than one dielectric material film. - In this embodiment, each nanopillar 210 can include a
tip 214 and sidewalls. The nanopillar tip needs to be exposed to connect to either an electrode or a pad. Furthermore, using a dry etch process to open the nanopillar tips after passivation or filler layers removes the passivation layer from the surface between the nanopillars and the top of the nanopillars, and keeps this layer on the side of the nanopillars and inside the affected areas. Thepassivation layer 218 is formed on the sidewalls and the bottom surface of thenanopillars 210 and a filling material further fills in the spaces. Thepassivation layer 218 covers the space between the nanopillars or the sidewalls. - In another case, chemical mechanical polishing (CMP) is used to expose the tip of the nanopillars.
- In one method, the bottom side of the nanopillars is covered by a film such as sol gel, and then the exposed top part is etched to open the top part of the nanopillar.
- In another case, the planarization (or filler) layer is used to fill the space between the nanopillars. Then, an etch back process may expose the tip of the nanopillars covered with passivation. After this, the passivation layer can be removed from the exposed tips with either wet or dry etching, or CMP.
-
FIG. 2D shows an embodiment where aseed layer 260 is used afterpassivation layer 218 to create the nanopillar. Thepassivation layer 218 can be formed after theseed layer 260 and the nanopillars. Here, theseed layer 260 can be used as either a deposited layer or a surface treatment. -
FIG. 2E shows an embodiment where ablocking layer 262 is used after passivation to create the nanopillar. Here, theblocking layer 262 has an opening where the nanopillar can grow. Theblocking layer 262 can be thepassivation layer 218. A combination of theseed layer 260 and blockinglayer 262 can also be used to create the nanopillars. -
FIG. 2F shows an embodiment wherein theelectrode 264 covers the space between thenanopillars 210 and a part of the nanopillar sidewalls. However, in one case, it only covers the space between thenanopillars 210. Theelectrode 264 can be part ofnanocontacts 214. In another case, a separate electrode may covers thepassivation layer 218 between thenanopillars 210. Theelectrode 264 can also have other functions like a filler or optical property, such as a reflector. -
FIG. 2G shows an embodiment highlighting a gate electrode, in accordance with an embodiment of the invention. Here, to develop a vertical optoelectronic device, 204, 206, 208 with different functionalities such as buffer layers, doped layers, and quantum wells, are formed on top of aplanar layers substrate 202. Then, thenanopillars 210 are formed through either etching or on top of the planar layers of the device. The nanopillars can have nano-contacts 214 on top of the nano-pillars. Etching the space between the nanopillars and sidewalls of the nanopillars can expose some of the non-idealities (e.g., defects, dislocations, or particles). Apassivation layer 218 can be formed to cover at least part of the surface and/or expose 228, 230. Thedefects passivation layer 218 covers the space between the nanopillars or the sidewalls. Thepassivation layer 218 may include a dielectric layer and may be considered as a first passivation layer. Agate electrode 268 may be sandwiched between thefirst passivation layer 218 and asecond passivation layer 266, wherein thesecond passivation layer 266 separates thegate electrode 268 and thedevice electrode 264, and thefirst passivation layer 218 separates thegate electrode 268 from the device surface and the nanopillar sidewalls. Thedevice electrode 264 can be part of thenanocontacts 214. In another case, a separate electrode can cover thepassivation layer 218 between thenanopillars 210. Theelectrode 264 can also have other functions like a filler or optical property, such as a reflector. - The
gate electrode 268 can be used to bias thenanopillars 210 to control the charge accumulated on the surface of the nanopillars and/or control the current passing through thenanopillars 210. -
FIG. 2H shows an embodiment highlighting a gate electrode formed over thepassivation layer 218. Agate electrode 268 is sandwiched between a firstdielectric layer 218 and seconddielectric layer 266, wherein thesecond dielectric layer 266 separates thegate electrode 268 and thedevice electrode 264, and thefirst dielectric layer 218 separates thegate electrode 268 from the device surface and the nanopillar wall. In this embodiment, thenanopillars 210 are further etched to other layers such as quantum well layers 206. Thedevice electrode 264 can be part of thenanocontacts 214. In another case, a separate electrode covers thepassivation layer 218 between thenanopillars 210. Theelectrode 264 can also have other functions like a filler or optical property, such as a reflector. The gate electrode can be used to bias the nanopillar layer to control the charge accumulated on the surface of the nanopillar and/or to control the current passing through the nanopillar. -
FIG. 3 shows two 302, 304 with a fixed physical radius ofadjacent nanopillars r 312 and distance apartd 310. The nanopillar effective size can increase based on current density. This increase is shown asAr 314. -
FIG. 4 shows the increase in theradius Ar 414 of the nanopillars versus thecurrent density 416. Therefore, the nanopillar effective current density is dropped. In general, most of the microdevices have a peak efficiency at a certain effective current density. To expand the peak efficiency to a wider current density range and also make sure that the microdevice operates at its best performance, the size and density of the nanopillar can be adjusted based on the operation range of the microdevice and the peak efficiency of the microdevice. - In one example, the microdevice peak efficiency occurs at Jmax and the operating current of the microdevice is Iop. To make sure that the microdevice is operating at its maximum efficiency, the size and the number of nanopillar per microdevice is calculated so that Iop/(A.n) is around Jmax, where Iop is the operation current, A is the effective area of the nanopillar, and n is the number of nanopillar per microdevice.
- In another example, the microdevice has an operation range of between Iop1 and Iop2, where Iop1<Iop2. Here the size and number of microdevices are optimized so that the Iop1/(A1.n) and Iop2/(A2.n) are close to the Jmax, where A1 is the effective nanopillar area for Iop1, and A2 is the effective nanopillar area for Iop2.
- The aforementioned embodiments can be applied to larger pillars (micrometer size) as well.
- Some embodiments of the present disclosure highlight some structures with larger pillars. In some cases, the structure can be modified specifically to fit better with the larger pillars. These structures can further confine the current or can also prevent or enhance the current spreading from the large pillar/nanopillar area to the adjacent area.
- Methods for manufacturing structures with larger pillars are described.
- Conventionally, microLED devices grown on a common, e.g. sapphire, substrate. Each LED may comprise a substrate, a first doped conductive layer, e.g. n-type layer, active layers, and a second doped conductive layer, e.g. p-type layer, formed on the substrate. Then, ohmic, e.g. p-type, contact may be deposited on the microdevice/mesa structures. The following structures are described with reference to a Gallium Nitride-based (GaN) LED; however, the presently described vertical device structure may be used for any type of LEDs with different material systems.
- The present disclosure further relates to embodiments wherein the conductive/doped layer is thinned for some areas outside the ohmic contact/microdevice electrode. It is possible that both parts, such as the area underneath the ohmic contact/microdevice electrode, are thin or thinned prior to the next steps.
- The conductive/doped layer may be thinned to reduce the light scattering effect. The thickness and conductivity of the doped layers is manipulated to control the lateral conduction. This may be done by either etching of the deposited doped layer or by depositing a thinner conductive layer. The thickness of the conductive layers between adjacent devices is reduced to make a higher resistance for the current to flow in the lateral direction. An etching process may be done using, for example, dry etching, wet etching or laser ablation.
-
FIG. 5A-1 highlights the formation of a passivation layer ordielectric layer 518 to cover at least part of the thinned conductive/dopedlayer 508. First, a plurality of planar layers such as 504, 506, 508 with different functionalities such as buffer layers, quantum wells, doped layers are formed on top of asubstrate 502 to develop a vertical microdevices. After that, the microdevice can be formed through etching of top planar layers of thesubstrate 502. The conductive/dopedlayer 508 may be thinned prior to the next step. A passivation layer ordielectric layer 518 may be formed to cover an area covering at least a part of the thinned conductive/dopedlayer 508 and also thearea 510 that is not thinned. Also, there can be a conductive layer/electrode 580 covering at least part of the other areas on the surface different from the contact areas of the device. The microdevice can have contacts on top as anohmic contact 514 deposited over anarea 510 that is not thinned. -
FIG. 5A-2 shows a cross-section highlighting more than one area of contact for the microdevice, in accordance with an embodiment of the invention. Here, the conductive/dopedlayer 508 can consist of a thinned doped layer 508-1, and other layers 508-2 such as a current blocking layer. The thin layer 508-1 can be between 1 nm to 1000 nm. This can be applied to all the examples presented here. In this embodiment, the thickness of the conductive layer 508-1 is reduced in selected areas to make a higher resistance for the current to flow in the lateral direction. Further, there can be more than one area for thecontact 582 for the micro device other thanohmic contact 514. Thecontact 582 can be a stack of extra doped layer,ohmic contact 514, and pads. Also, there can be anelectrode 580 covering at least part of the other areas on the surface different from the contact areas (514, 582). For larger microdevice, theextra contact 582 can improve the current density and provide for redundancy to improve the yield. -
FIG. 5A-3 shows an example whereohmic contact 514 is a part of the microdevice. In one embodiment, adielectric layer 518 can be used between the ohmic contacts. In another embodiment, there is nodielectric layer 518 between the ohmic contacts. -
FIG. 5A-4 shows another example where theelectrode 580 is deposited over the microdevice and coupled withohmic contact 514. Thedielectric layer 518 is covering on or around the sidewalls of the microdevice. -
FIG. 5A-5 shows an example ofFIG. 5A-4 where onlyohmic contact 584 is part of thecontact 582.FIG. 5A-1 toFIG. 5A-5 can be used for other structures in the panel. For instance, adielectric layer 518 can be used between the ohmic contacts (514, 580). In another, there is nodielectric layer 518 between the ohmic contacts. Apad 584 can be formed on top of thelayer 518 or it can be part of thelayer 518. The pad can be used to improve electrical connection between the microdevice and other components. -
FIG. 5B shows that thedielectric layer 518 can cover thesidewalls 530 of the thinned area and also that area of that is not thinned. Theelectrode 580 is covering the sidewalls of the thinned area. -
FIG. 5C highlights thedielectric layer 518 covering the sidewalls of the device. A conductive (e.g., metal)layer 580 can be formed and patterned on top of thedielectric layer 518. Thismetal layer 580 acts as a gate controlling the spread of the current to the surface of the microdevice. -
FIG. 5D shows a graphical representation of the area relationship between the vertical device and the gate voltage, in accordance with an embodiment of the invention. As shown inFIG. 5D , the voltage,Vgate 540, applied to themetal layer 580, controls the effective area,Agate 560, underneath the gate that can contribute to the microdevice performance. As a result, depending on the required performance, the area can be adjusted as Atotal=Aelectrode+Agate, where Atotal is the total effective area, Aelectrode is the area underneathelectrode 514, and Agate is the effective area controlled by thegate 580. For example, for microLEDs, efficiency is a function of current density, which is a function of effective area. For a given current, the Vgate can be adjusted to push the current density into an optimized region. The voltage adjustment can be customized per microdevice. For an array of microdevices, the adjustment per microdevice may require significant overhead. To address that, the gate voltage (Vgate) can be adjusted per block of microdevices. Here, an optimized voltage can be calculated for the best performance for the block. In another case, time modulation can be used to accommodate more than one gate voltage per block of microdevices. -
FIG. 6A shows an example of the effective area acting as a vertical transistor in series with the microdevice, in accordance with an embodiment of the invention. In another embodiment, the width of the dopedarea 510 demonstrated inFIG. 5 that is not thinned is narrowed enough so that applying a voltage to the gate covering the sidewall controls the entire current passing througharea 510, andarea 510 acts as avertical transistor 602 in series with the microdevice 604 (FIG. 6A ). -
FIG. 6B shows an example of multiple vertical transistors used per microdevice, in accordance with an embodiment of the invention. As demonstrated inFIG. 6B , thegate 680 can cover the surface of thinnedarea 608 or the sidewalls of the device. In this case, another dielectric or stack ofdielectric layers 682 can be used for the surface or the sidewall of the device so that the gate has a different effect on the vertical transistor versus the surface or sidewall of the device. Another dielectric layer can cover the gate metal so that forming a top contact to the nanopillars do not create short. The gate structure can be around more than one nanopillar and in this case, multiple vertical transistors can be formed per device. - Post Processing Steps after Bonding of Microdevices/Nano-Pillars with a Temporary Substrate
- All the aforementioned structures can be done on the native substrate or on the layers transferred to a native substrate. In this case, part of the microdevice can be formed on the native substrate and after bonding to a temporary substrate, the structure is lift-off and further development can be done after the lift-off process. The following descriptions highlight the process steps after lift-off process that can be applied to nanopillars or larger pillars.
-
FIG. 7A shows a cross-section highlighting microdevices bonded to a temporary substrate, in accordance with an embodiment of the invention. In one embodiment, the microdevices are partially or fully processed on a donor substrate. The donor substrate comprises differentconductive layers 704 and a plurality of planaractive layers 706 are deposited on top of the donor substrate, followed by other conductive/doped layers 708. Theconductive layers 704 may comprise buffer layers, p-type doped layers, n-type doped layers, charge blocking layers, and an electrode. Theactive layers 706 comprise a multiple quantum well (MQW) layer, and otherconductive layers 708. The MQW layer includes a plurality of single quantum layers in a stack. The conductive layers can be transparent or opaque. The examples of a transparent conductive layer are thin Ni/Au or ITO formed on the p-doped semiconductor layer (e.g., GaN or GaAs) for a better lateral current conduction. The conductive layer can have a stack of different layers. For example, the p-type electrode such as Pd/Au, Pt or Ni/Au is then formed on the transparent conductive layer. - After the vertical device layers are developed and placed properly for processing, one of the top conductive layers (e.g., the n- or p-doped layer) is formed as large pillars/nanopillars/microdevices. In one embodiment, an
ohmic contact layer 714 is formed on conductive/doped layers 708. - The microdevices are lifted off from the donor substrate. The microdevices are then bonded to a
temporary substrate 702 through a bonding layer 702-1. Etch back may be performed to remove or reduce the thickness of some layers (e.g.,charge blocking layer 704, active layers 706). A chemical treatment and passivation are performed on the surface and/or the sidewalls of microdevices. The chemical treatment exposes some of thedefects 728 due to growth and lift-off. Thepassivation layer 732 can be deposited over the charge blocking layers to covers the defects. Here, nanopods (or micropods) can be also used for the ohmic and some of the conductive layers 704-A. Another electrode 704-C or the connection to theohmic contact 714 after lift-off can be patterned or extended over thepassivation layer 732 in the passivation layer. -
FIG. 7B shows a cross-section highlighting an electrode provided on the passivation layer, in accordance with an embodiment of the invention. In another embodiment, the microdevices are partially or fully processed on a donor substrate. The microdevices are then bonded to atemporary substrate 702 through a bonding layer 702-1. The microdevices are lifted off from the donor substrate. Etch back may be performed to remove or reduce the thickness of some layers (e.g., buffer layer 704-B). A chemical treatment and passivation are performed on the surface and/or the sidewalls. The chemical treatment exposes some of thedefects 728 due to growth and lift-off. Thepassivation layer 732 can be deposited over thecharge blocking layer 704 to covers the defects. In this case, thepassivation 732 is opened or removed through etch back (or chemical mechanical polishing (CMP)). -
FIG. 7C shows a cross-section where an electrode is coupled with the contact, in accordance with an embodiment of the invention. In one embodiment, an electrode (or ohmic layer) 704-C can be formed so that it connects to the last layer of the microdevice from lift-off side through the opening in thepassivation layer 732. In another embodiment, the electrode 704-C can be patterned. - According to one embodiment of the present disclosure, a vertical device is provided. The vertical device comprising a plurality of planar active layers formed on a substrate, at least one of a top layer of the plurality of the layers is formed as a plurality of nano-pillars; and a first passivation layer formed on a space between the plurality of the nano-pillars and at least a part of sidewalls of the plurality of nano-pillars.
- According to another embodiment of the present disclosure, the device further comprising a gate electrode formed on part of the first passivation layer covering the space between the nano-pillars and the sidewalls of the nano-pillars.
- According to yet another embodiment, a biasing is provided to the plurality of the nanopillars through the gate electrode to control a charge accumulated on a surface of the plurality of nanopillars, or a current passing through the plurality of nanopillars.
- According to one embodiment, a second passivation layer formed over the gate electrode, a device electrode formed over the second passivation layer to create a functional area for the vertical device, wherein the device electrode comprises one of: a filler layer or a reflector and an ohmic contact layer formed on a top surface of at least one nano-pillar to create nano-contacts, wherein the device electrode is a separate electrode or a part of nano-contacts.
- According to a further embodiment, the plurality of the nano-pillars are etched down to the plurality of planar active layers formed on the substrate. A surface treatment is provided to the first passivation layer to expose defective areas underneath the nano-pillars and remove the nano-pillars placed on the defective areas or a surface treatment is provided to the space between the nano-pillars or the sidewalls of the nano-pillars prior to the formation of the first passivation layer to expose defective areas using a chemical etch or a dry plasma etch process.
- According to some embodiments, the nano-pillars on top of defective areas are at least partially deactivated to eliminate the nano-pillars on top of the defective areas. A surface of the active planar layers is investigated to map the defective areas, wherein a defect map is used to control the formation of nano-pillars on the defective areas by adjusting the position of the nano-pillars. A size and a density of the plurality of nano-pillars is adjusted based on an operation range of the vertical device and a peak efficiency of the vertical device.
- According to one embodiment, a part of the nano-pillar sidewalls is covered by a dielectric layer and a conductive layer forming a vertical transistor in series of the vertical device, wherein the vertical transistor controls current going through the vertical device. The dielectric layer and the conductive layer are configured to spread to other areas of the vertical device.
- According to another embodiment of the present disclosure, the device further comprising a filler layer formed on a top surface of the first passivation layer, the filler layer includes one of: a polymer, a solgel, and a dielectric. The filler layer further includes a color conversion layer.
- According to one embodiment, a vertical device may be provided. The device may comprising a plurality of planar active layers formed on a substrate, a thin doped layer formed on one of: a top or a bottom surface of the plurality of active layers, a passivation layer formed to cover at least a part of the thin doped layer; and a conductive layer coupled to the planar active layers through the areas not covered by the passivation layer.
- According to another embodiment of the present disclosure, the device further comprising at least one contact on at least an area on the conductive layer, wherein the at least one contact comprises one of: a stack of other doped layers, an ohmic contact and one or more contact pads. The conductive layer acts as a gate layer, wherein a gate voltage applied to the gate layer is adjusted to control an area of the vertical device by controlling the spread of the current to the surface of the vertical device.
- According to one embodiment, a method of fabricating a vertical device may be provided. The device may comprising providing a plurality of planar active layers on a substrate, forming a plurality of nano-pillars on at least one of a top layer of the plurality of the layers; and forming a first passivation layer on a space between the plurality of the nano-pillars and at least a part of sidewalls of the plurality of nano-pillars and forming a gate electrode on part of the first passivation layer covering the space between the nano-pillars and the sidewalls of the nano-pillars.
- According to another embodiment of the present disclosure, a method of fabricating a vertical device comprising providing a plurality of planar active layers on a donor substrate, forming a plurality of microdevices on at least one of a top layer of the plurality of the layers,
-
- performing a bonding process to bond together the donor substrate to a temporary substrate through a bonding layer, removing the donor substrate, providing a passivation layer on bottom layer of the planar active layers to passivate exposed defects; and providing an electrode over the passivation layer through the openings in the passivation layer.
- In summary, the present disclosure provides highly efficient nano-pillars hybrid microdevices that minimize defects in epitaxial layers and sidewalls and improve light emitting efficiency.
- While the present disclosure is susceptible to various modifications and alternative forms, specific embodiments or implementations have been shown by way of example in the drawings and are described in detail herein. It should be understood, however, that the disclosure is not intended to be limited to the particular forms disclosed. Rather, the disclosure is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of an invention as defined by the appended claims.
Claims (22)
Priority Applications (7)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US16/535,866 US20200091388A1 (en) | 2018-09-19 | 2019-08-08 | Highly efficient microdevices |
| TW108130108A TWI816860B (en) | 2018-09-19 | 2019-08-22 | Highly efficient microdevices |
| CN201910843714.1A CN110931611A (en) | 2018-09-19 | 2019-09-06 | Efficient Micro Devices |
| KR1020190112104A KR20200033740A (en) | 2018-09-19 | 2019-09-10 | Highly efficient microdevices |
| US18/047,903 US12464875B2 (en) | 2018-09-19 | 2022-10-19 | Highly efficient microdevices |
| US18/047,920 US12464876B2 (en) | 2018-09-19 | 2022-10-19 | Highly efficient microdevices |
| US18/596,923 US20240250230A1 (en) | 2018-09-19 | 2024-03-06 | Highly efficient microdevices |
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US201862733434P | 2018-09-19 | 2018-09-19 | |
| US201962793017P | 2019-01-16 | 2019-01-16 | |
| US16/535,866 US20200091388A1 (en) | 2018-09-19 | 2019-08-08 | Highly efficient microdevices |
Related Child Applications (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US18/047,920 Division US12464876B2 (en) | 2018-09-19 | 2022-10-19 | Highly efficient microdevices |
| US18/047,903 Division US12464875B2 (en) | 2018-09-19 | 2022-10-19 | Highly efficient microdevices |
| US18/596,923 Division US20240250230A1 (en) | 2018-09-19 | 2024-03-06 | Highly efficient microdevices |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20200091388A1 true US20200091388A1 (en) | 2020-03-19 |
Family
ID=69773306
Family Applications (4)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/535,866 Pending US20200091388A1 (en) | 2018-09-19 | 2019-08-08 | Highly efficient microdevices |
| US18/047,920 Active US12464876B2 (en) | 2018-09-19 | 2022-10-19 | Highly efficient microdevices |
| US18/047,903 Active US12464875B2 (en) | 2018-09-19 | 2022-10-19 | Highly efficient microdevices |
| US18/596,923 Pending US20240250230A1 (en) | 2018-09-19 | 2024-03-06 | Highly efficient microdevices |
Family Applications After (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US18/047,920 Active US12464876B2 (en) | 2018-09-19 | 2022-10-19 | Highly efficient microdevices |
| US18/047,903 Active US12464875B2 (en) | 2018-09-19 | 2022-10-19 | Highly efficient microdevices |
| US18/596,923 Pending US20240250230A1 (en) | 2018-09-19 | 2024-03-06 | Highly efficient microdevices |
Country Status (4)
| Country | Link |
|---|---|
| US (4) | US20200091388A1 (en) |
| KR (1) | KR20200033740A (en) |
| CN (1) | CN110931611A (en) |
| TW (1) | TWI816860B (en) |
Cited By (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2021016712A1 (en) * | 2019-07-30 | 2021-02-04 | Vuereal Inc. | High efficiency microdevice |
| US20220190025A1 (en) * | 2020-12-15 | 2022-06-16 | Samsung Display Co., Ltd. | Light emitting diode and display device including the same |
| US11393952B1 (en) * | 2020-08-31 | 2022-07-19 | 4233999 Canada Inc. | Monolithic nanocolumn structures |
| US20230260856A1 (en) * | 2020-07-15 | 2023-08-17 | Vuereal Inc. | Cartridge for inspection |
| US11777059B2 (en) | 2019-11-20 | 2023-10-03 | Lumileds Llc | Pixelated light-emitting diode for self-aligned photoresist patterning |
| US11799054B1 (en) | 2023-02-08 | 2023-10-24 | 4233999 Canada Inc. | Monochromatic emitters on coalesced selective area growth nanocolumns |
| TWI905230B (en) | 2020-07-15 | 2025-11-21 | 加拿大商弗瑞爾公司 | Cartridge for inspection |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN113192998A (en) * | 2021-04-29 | 2021-07-30 | 京东方科技集团股份有限公司 | Display device and preparation method thereof |
| JP2024542721A (en) * | 2021-12-01 | 2024-11-15 | ルミレッズ リミテッド ライアビリティ カンパニー | LED die with surface brightness peaking at center |
| CN115241127A (en) * | 2022-06-08 | 2022-10-25 | Tcl华星光电技术有限公司 | Preparation method of display panel |
Citations (24)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030235970A1 (en) * | 2002-06-25 | 2003-12-25 | Hsu Julia Wan-Ping | Method for growing layers of group iii - nitride semiconductor having electrically passivated threading defects |
| US20040113155A1 (en) * | 2002-12-13 | 2004-06-17 | Mu-Jen Lai | Light-emitting device with reduced lattice mismatch |
| US20040144985A1 (en) * | 2001-06-25 | 2004-07-29 | Zhibo Zhang | Optoelectronic devices having arrays of quantum-dot compound semiconductor superlattices therein |
| US20070077670A1 (en) * | 2004-02-13 | 2007-04-05 | Dongguk University | SUPER BRIGHT LIGHT EMITTING DIODE OF NANOROD ARRAY STRUCTURE HAVING InGaN QUANTUM WELL AND METHOD FOR MANUFACTURING THE SAME |
| US20070126013A1 (en) * | 2005-09-27 | 2007-06-07 | Lg Electronics Inc. | Light emitting device and method for fabricating the same |
| US20080128727A1 (en) * | 2004-09-10 | 2008-06-05 | Luminus Devices, Inc. | Light recycling systems and methods |
| US20080142782A1 (en) * | 2006-12-15 | 2008-06-19 | Samsung Electro-Mechanics Co., Ltd. | Light emitting device |
| US8476637B2 (en) * | 2010-06-08 | 2013-07-02 | Sundiode Inc. | Nanostructure optoelectronic device having sidewall electrical contact |
| US20130341589A1 (en) * | 2012-06-26 | 2013-12-26 | Lextar Electronics Corporation | Light emitting diode and method for manufacturing the same |
| US8664636B2 (en) * | 2008-12-19 | 2014-03-04 | Glo Ab | Nanostructured device |
| US20140183448A1 (en) * | 2012-12-27 | 2014-07-03 | Agency For Science, Technology And Research | Vertical light emitting diode with photonic nanostructures and method of fabrication thereof |
| US9362448B2 (en) * | 2014-09-05 | 2016-06-07 | Samsung Electronics Co., Ltd. | Nanostructure semiconductor light emitting device |
| US9385266B2 (en) * | 2013-01-29 | 2016-07-05 | Samsung Electronics Co., Ltd. | Method of manufacturing a nanostructure light emitting device by planarizing a surface of the device |
| US9490395B2 (en) * | 2014-07-10 | 2016-11-08 | Samsung Electronics Co., Ltd. | Nanostructure semiconductor light-emitting device |
| US20170005207A1 (en) * | 2015-07-01 | 2017-01-05 | The Board Of Trustees Of The University Of Illinois | Optoelectronic Device Including a Buried Metal Grating for Extraordinary Optical Transmission (EOT) |
| US20170352776A1 (en) * | 2016-06-01 | 2017-12-07 | Sensor Electronic Technology, Inc. | Semiconductor Heterostructure With At Least One Stress Control Layer |
| US20180237649A1 (en) * | 2015-08-14 | 2018-08-23 | Guangzhou Chinaray Optoelectronic Materials Ltd. | Printing ink and electronic device |
| US20180269355A1 (en) * | 2011-10-10 | 2018-09-20 | Sensor Electronic Technology, Inc. | Patterned Layer Design for Group III Nitride Layer Growth |
| US10283565B1 (en) * | 2017-12-21 | 2019-05-07 | International Business Machines Corporation | Resistive memory with a plurality of resistive random access memory cells each comprising a transistor and a resistive element |
| US10388224B2 (en) * | 2016-10-11 | 2019-08-20 | Samsung Electronics Co., Ltd. | Quantum dot light emitting device and optical apparatus including the same |
| US20190363234A1 (en) * | 2017-01-24 | 2019-11-28 | Osram Opto Semiconductors Gmbh | Optoelectronic Semiconductor Component and Method for Producing an Optoelectronic Semiconductor Component |
| US20200279974A1 (en) * | 2019-02-28 | 2020-09-03 | Seiko Epson Corporation | Light Emitting Device and Projector |
| US10811528B2 (en) * | 2018-03-21 | 2020-10-20 | International Business Machines Corporation | Two step fin etch and reveal for VTFETs and high breakdown LDVTFETs |
| US11094855B2 (en) * | 2017-03-13 | 2021-08-17 | Versitech Limited | Strain-inducing nanostructures for spectral red-shifting of light emitting devices |
Family Cites Families (21)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6878900B2 (en) * | 2000-01-27 | 2005-04-12 | National Research Council Of Canada | Method and apparatus for repair of defects in materials with short laser pulses |
| KR20120092091A (en) * | 2009-06-26 | 2012-08-20 | 캘리포니아 인스티튜트 오브 테크놀로지 | Methods for fabricating passivated silicon nanowires and devices thus obtained |
| KR101125605B1 (en) | 2010-06-04 | 2012-03-27 | 세종대학교산학협력단 | The structure and fabrication method of high brightness micro-array light-emitting diodes |
| CN102185043A (en) * | 2011-03-30 | 2011-09-14 | 苏州纳维科技有限公司 | Light-emitting diode and preparation method thereof, and solar cell and preparation method thereof |
| US9021425B2 (en) | 2012-12-14 | 2015-04-28 | Sap Se | Software application extensibility |
| EP2808897B1 (en) | 2013-05-30 | 2021-06-30 | IMEC vzw | Tunnel field effect transistor and method for making thereof |
| US20150053929A1 (en) * | 2013-08-22 | 2015-02-26 | Board Of Regents. The University Of Texas System | Vertical iii-v nanowire field-effect transistor using nanosphere lithography |
| CN103943733B (en) * | 2014-03-24 | 2016-08-17 | 上海交通大学 | A kind of preparation method of LED hyperparallels light source based on vertical nano-wire |
| US9755013B2 (en) * | 2015-04-22 | 2017-09-05 | Globalfoundries Inc. | High density capacitor structure and method |
| EP3323152B1 (en) | 2015-07-13 | 2021-10-27 | Crayonano AS | Nanowires/nanopyramids shaped light emitting diodes and photodetectors |
| DE102016106493A1 (en) | 2016-04-08 | 2017-10-12 | Osram Opto Semiconductors Gmbh | Process for the production of optoelectronic semiconductor components and optoelectronic semiconductor component |
| GB201701829D0 (en) | 2017-02-03 | 2017-03-22 | Norwegian Univ Of Science And Tech (Ntnu) | Device |
| FR3064109B1 (en) | 2017-03-20 | 2025-03-14 | Commissariat Energie Atomique | NANOWIRE STRUCTURE AND METHOD FOR PRODUCING SUCH A STRUCTURE |
| GB201705755D0 (en) | 2017-04-10 | 2017-05-24 | Norwegian Univ Of Science And Tech (Ntnu) | Nanostructure |
| JP7147132B2 (en) | 2017-05-31 | 2022-10-05 | セイコーエプソン株式会社 | Light-emitting device, projector, and method for manufacturing light-emitting device |
| JP6972665B2 (en) | 2017-05-31 | 2021-11-24 | セイコーエプソン株式会社 | Light emitting device, projector, and manufacturing method of light emitting device |
| CN108987423B (en) | 2017-06-05 | 2023-09-12 | 三星电子株式会社 | display device |
| US10355043B2 (en) | 2017-06-28 | 2019-07-16 | Globalfoundries Inc. | Integrated vertical transistors and light emitting diodes |
| CN108461593B (en) * | 2018-03-26 | 2019-10-11 | 武汉大学 | GaN-based light-emitting diode with nanoscale silicon dioxide grating passivation layer and its processing method |
| US10431717B1 (en) | 2018-03-29 | 2019-10-01 | Intel Corporation | Light-emitting diode (LED) and micro LED substrates and methods for making the same |
| US11257983B2 (en) | 2018-04-11 | 2022-02-22 | Nanosys, Inc. | Light emitting diodes formed on nanodisk substrates and methods of making the same |
-
2019
- 2019-08-08 US US16/535,866 patent/US20200091388A1/en active Pending
- 2019-08-22 TW TW108130108A patent/TWI816860B/en active
- 2019-09-06 CN CN201910843714.1A patent/CN110931611A/en active Pending
- 2019-09-10 KR KR1020190112104A patent/KR20200033740A/en active Pending
-
2022
- 2022-10-19 US US18/047,920 patent/US12464876B2/en active Active
- 2022-10-19 US US18/047,903 patent/US12464875B2/en active Active
-
2024
- 2024-03-06 US US18/596,923 patent/US20240250230A1/en active Pending
Patent Citations (25)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20040144985A1 (en) * | 2001-06-25 | 2004-07-29 | Zhibo Zhang | Optoelectronic devices having arrays of quantum-dot compound semiconductor superlattices therein |
| US20030235970A1 (en) * | 2002-06-25 | 2003-12-25 | Hsu Julia Wan-Ping | Method for growing layers of group iii - nitride semiconductor having electrically passivated threading defects |
| US20040113155A1 (en) * | 2002-12-13 | 2004-06-17 | Mu-Jen Lai | Light-emitting device with reduced lattice mismatch |
| US20070077670A1 (en) * | 2004-02-13 | 2007-04-05 | Dongguk University | SUPER BRIGHT LIGHT EMITTING DIODE OF NANOROD ARRAY STRUCTURE HAVING InGaN QUANTUM WELL AND METHOD FOR MANUFACTURING THE SAME |
| US20080128727A1 (en) * | 2004-09-10 | 2008-06-05 | Luminus Devices, Inc. | Light recycling systems and methods |
| US20070126013A1 (en) * | 2005-09-27 | 2007-06-07 | Lg Electronics Inc. | Light emitting device and method for fabricating the same |
| US20080142782A1 (en) * | 2006-12-15 | 2008-06-19 | Samsung Electro-Mechanics Co., Ltd. | Light emitting device |
| US8664636B2 (en) * | 2008-12-19 | 2014-03-04 | Glo Ab | Nanostructured device |
| US8476637B2 (en) * | 2010-06-08 | 2013-07-02 | Sundiode Inc. | Nanostructure optoelectronic device having sidewall electrical contact |
| US20180269355A1 (en) * | 2011-10-10 | 2018-09-20 | Sensor Electronic Technology, Inc. | Patterned Layer Design for Group III Nitride Layer Growth |
| US20130341589A1 (en) * | 2012-06-26 | 2013-12-26 | Lextar Electronics Corporation | Light emitting diode and method for manufacturing the same |
| US8946675B2 (en) * | 2012-06-26 | 2015-02-03 | Lextar Electronics Corporation | Light emitting diode and method for manufacturing the same |
| US20140183448A1 (en) * | 2012-12-27 | 2014-07-03 | Agency For Science, Technology And Research | Vertical light emitting diode with photonic nanostructures and method of fabrication thereof |
| US9385266B2 (en) * | 2013-01-29 | 2016-07-05 | Samsung Electronics Co., Ltd. | Method of manufacturing a nanostructure light emitting device by planarizing a surface of the device |
| US9490395B2 (en) * | 2014-07-10 | 2016-11-08 | Samsung Electronics Co., Ltd. | Nanostructure semiconductor light-emitting device |
| US9362448B2 (en) * | 2014-09-05 | 2016-06-07 | Samsung Electronics Co., Ltd. | Nanostructure semiconductor light emitting device |
| US20170005207A1 (en) * | 2015-07-01 | 2017-01-05 | The Board Of Trustees Of The University Of Illinois | Optoelectronic Device Including a Buried Metal Grating for Extraordinary Optical Transmission (EOT) |
| US20180237649A1 (en) * | 2015-08-14 | 2018-08-23 | Guangzhou Chinaray Optoelectronic Materials Ltd. | Printing ink and electronic device |
| US20170352776A1 (en) * | 2016-06-01 | 2017-12-07 | Sensor Electronic Technology, Inc. | Semiconductor Heterostructure With At Least One Stress Control Layer |
| US10388224B2 (en) * | 2016-10-11 | 2019-08-20 | Samsung Electronics Co., Ltd. | Quantum dot light emitting device and optical apparatus including the same |
| US20190363234A1 (en) * | 2017-01-24 | 2019-11-28 | Osram Opto Semiconductors Gmbh | Optoelectronic Semiconductor Component and Method for Producing an Optoelectronic Semiconductor Component |
| US11094855B2 (en) * | 2017-03-13 | 2021-08-17 | Versitech Limited | Strain-inducing nanostructures for spectral red-shifting of light emitting devices |
| US10283565B1 (en) * | 2017-12-21 | 2019-05-07 | International Business Machines Corporation | Resistive memory with a plurality of resistive random access memory cells each comprising a transistor and a resistive element |
| US10811528B2 (en) * | 2018-03-21 | 2020-10-20 | International Business Machines Corporation | Two step fin etch and reveal for VTFETs and high breakdown LDVTFETs |
| US20200279974A1 (en) * | 2019-02-28 | 2020-09-03 | Seiko Epson Corporation | Light Emitting Device and Projector |
Non-Patent Citations (1)
| Title |
|---|
| "Guided mode caused by silicon nanopillar array for light emission enhancement in color-converting LED" by Ding et al. (Year: 2015) * |
Cited By (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2021016712A1 (en) * | 2019-07-30 | 2021-02-04 | Vuereal Inc. | High efficiency microdevice |
| US11777059B2 (en) | 2019-11-20 | 2023-10-03 | Lumileds Llc | Pixelated light-emitting diode for self-aligned photoresist patterning |
| US20230260856A1 (en) * | 2020-07-15 | 2023-08-17 | Vuereal Inc. | Cartridge for inspection |
| US12237236B2 (en) * | 2020-07-15 | 2025-02-25 | Vuereal Inc. | Cartridge for inspection |
| TWI905230B (en) | 2020-07-15 | 2025-11-21 | 加拿大商弗瑞爾公司 | Cartridge for inspection |
| US11393952B1 (en) * | 2020-08-31 | 2022-07-19 | 4233999 Canada Inc. | Monolithic nanocolumn structures |
| US20220190025A1 (en) * | 2020-12-15 | 2022-06-16 | Samsung Display Co., Ltd. | Light emitting diode and display device including the same |
| US12142631B2 (en) * | 2020-12-15 | 2024-11-12 | Samsung Display Co., Ltd. | Light emitting diode and display device including the same |
| US11799054B1 (en) | 2023-02-08 | 2023-10-24 | 4233999 Canada Inc. | Monochromatic emitters on coalesced selective area growth nanocolumns |
Also Published As
| Publication number | Publication date |
|---|---|
| KR20200033740A (en) | 2020-03-30 |
| TW202017203A (en) | 2020-05-01 |
| US20240250230A1 (en) | 2024-07-25 |
| TWI816860B (en) | 2023-10-01 |
| US12464875B2 (en) | 2025-11-04 |
| US20230055752A1 (en) | 2023-02-23 |
| US20230104412A1 (en) | 2023-04-06 |
| US12464876B2 (en) | 2025-11-04 |
| CN110931611A (en) | 2020-03-27 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US12464876B2 (en) | Highly efficient microdevices | |
| US11721797B2 (en) | Vertical solid-state devices | |
| JP5911856B2 (en) | Nanowire LED structure and method of fabricating the same | |
| JP4813282B2 (en) | Vertical structure gallium nitride based light emitting diode device | |
| KR100668964B1 (en) | Light emitting device having a nano groove and a method of manufacturing the same | |
| JP6219506B2 (en) | Insulating layer for planarization and definition of the active region of nanowire devices | |
| US9741895B2 (en) | Removal of 3D semiconductor structures by dry etching | |
| US9773884B2 (en) | III-nitride transistor with engineered substrate | |
| US8513696B2 (en) | Lateral thermal dissipation LED and fabrication method thereof | |
| US11764199B2 (en) | Self-aligned vertical solid state devices fabrication and integration methods | |
| CN108598104A (en) | A kind of micro- LED array of parallel connection and preparation method thereof | |
| US20220216195A1 (en) | Self-aligned vertical solid state devices fabrication and integration methods | |
| CN113594312B (en) | Deep ultraviolet LED chip and manufacturing method thereof | |
| TW201429000A (en) | Photoelectric semiconductor wafer and method of manufacturing optoelectronic semiconductor wafer | |
| CN114824010A (en) | Light emitting diode and manufacturing method thereof | |
| JP6083254B2 (en) | Optical semiconductor device and manufacturing method thereof | |
| CN111816729A (en) | LED/ZnO nanowire array integrated phototransistor chip and preparation method | |
| US12249670B2 (en) | High efficient micro devices | |
| KR102283105B1 (en) | High heat dissipation nanostructure photonic device and method of manuafcturing the same | |
| CN115347091A (en) | A light emitting diode and its manufacturing method | |
| TW201230381A (en) | Light-emitting diode and method for manufacturing same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: VUEREAL INC, CANADA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHAJI, GHOLAMREZA;FATHI, EHSANOLLAH;LI, YUNHAN;AND OTHERS;SIGNING DATES FROM 20190812 TO 20190814;REEL/FRAME:050046/0897 |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: ADVISORY ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION COUNTED, NOT YET MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |