US20190355790A1 - Bit cost scalable 3d phase change cross-point memory - Google Patents
Bit cost scalable 3d phase change cross-point memory Download PDFInfo
- Publication number
- US20190355790A1 US20190355790A1 US16/233,524 US201816233524A US2019355790A1 US 20190355790 A1 US20190355790 A1 US 20190355790A1 US 201816233524 A US201816233524 A US 201816233524A US 2019355790 A1 US2019355790 A1 US 2019355790A1
- Authority
- US
- United States
- Prior art keywords
- access lines
- layer
- memory
- access
- holes
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H01L27/2481—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/80—Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays
- H10B63/84—Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays arranged in a direction perpendicular to the substrate, e.g. 3D cell arrays
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0021—Auxiliary circuits
- G11C13/0023—Address circuits or decoders
- G11C13/0026—Bit-line or column circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0004—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements comprising amorphous/crystalline phase transition cells
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0021—Auxiliary circuits
- G11C13/0023—Address circuits or decoders
- G11C13/0028—Word-line or row circuits
-
- H01L45/06—
-
- H01L45/1233—
-
- H01L45/141—
-
- H01L45/1616—
-
- H01L45/1625—
-
- H01L45/1675—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/30—EEPROM devices comprising charge-trapping gate insulators characterised by the memory core region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/20—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having two electrodes, e.g. diodes
- H10B63/24—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having two electrodes, e.g. diodes of the Ovonic threshold switching type
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/011—Manufacture or treatment of multistable switching devices
- H10N70/021—Formation of switching materials, e.g. deposition of layers
- H10N70/023—Formation of switching materials, e.g. deposition of layers by chemical vapor deposition, e.g. MOCVD, ALD
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/011—Manufacture or treatment of multistable switching devices
- H10N70/021—Formation of switching materials, e.g. deposition of layers
- H10N70/026—Formation of switching materials, e.g. deposition of layers by physical vapor deposition, e.g. sputtering
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/011—Manufacture or treatment of multistable switching devices
- H10N70/061—Shaping switching materials
- H10N70/063—Shaping switching materials by etching of pre-deposited switching material layers, e.g. lithography
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
- H10N70/231—Multistable switching devices, e.g. memristors based on solid-state phase change, e.g. between amorphous and crystalline phases, Ovshinsky effect
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/882—Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2213/00—Indexing scheme relating to G11C13/00 for features not covered by this group
- G11C2213/50—Resistive cell structure aspects
- G11C2213/51—Structure including a barrier layer preventing or limiting migration, diffusion of ions or charges or formation of electrolytes near an electrode
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2213/00—Indexing scheme relating to G11C13/00 for features not covered by this group
- G11C2213/70—Resistive array aspects
- G11C2213/71—Three dimensional array
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2213/00—Indexing scheme relating to G11C13/00 for features not covered by this group
- G11C2213/70—Resistive array aspects
- G11C2213/76—Array using an access device for each cell which being not a transistor and not a diode
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/18—Bit line organisation; Bit line lay-out
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/14—Word line organisation; Word line lay-out
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
- H10N70/826—Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/882—Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
- H10N70/8825—Selenides, e.g. GeSe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/882—Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
- H10N70/8828—Tellurides, e.g. GeSbTe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/884—Switching materials based on at least one element of group IIIA, IVA or VA, e.g. elemental or compound semiconductors
Definitions
- the technology described herein relates to integrated circuit memory technologies, including technologies using programmable resistance memory materials, including phase change materials, in 3D cross-point architectures, and methods for manufacturing such devices.
- Kau et al. “A Stackable Cross Point Phase Change Memory,” IEDM 09-617, (2009) pages 27.1.1 to 27.1.4, describes a memory post including an ovonic threshold switch OTS as an access device with a phase change element. See also, Lung, U.S. Pat. No. 6,579,760 entitled SELF-ALIGNED, PROGRAMMABLE PHASE CHANGE MEMORY, issued Jun. 17, 2003.
- multiple memory cells are vertically stacked upon one another to increase the amount of storage in an area available to store data.
- the memory cells are disposed at cross-points of an alternating arrangement of first access lines (e.g., bit lines or word lines) and second access lines (e.g, word lines or bit lines).
- One aspect of the technology includes a 3D cross-point memory, having a plurality of first access lines extending in a first direction in a first access line layer, and a plurality of second access lines extending in a second direction in a second access line layer.
- the first and second access lines have alternating wide regions and narrow regions.
- the wide regions in the second access lines in the second access line layer overlay the wide regions in the first access lines in the first access line layer at cross-points between the first and second access lines.
- An array of memory cells is disposed at cross-points between the first access lines and the second access lines. There can be many more levels of arrays of memory cells if desired.
- Each level of memory cell arrays comprises memory cells disposed at cross-points of first access lines extending in the first direction and second access lines extending in the second direction, where the cross-points occur in the wide regions of the first and second access lines.
- the first access lines comprise a first conducting material and the second access lines comprise a second conducting material, the first conducting material being different than the second conducting material.
- the memory cells include a switch element, or steering device, such as an ovonic threshold switch, in series with a programmable memory element comprising a phase change material.
- the method includes forming a first stack of materials, including layers of the first conducting material, layers of materials of the programmable memory element, and layers of materials of the second conducting material.
- a plurality of first holes are etched through the first stack according to a first pattern.
- the layers of materials of the programmable memory element are laterally etched through the first holes to form an array of memory cells.
- a first insulating fill is then formed in the first holes.
- a plurality of second holes defined by a second pattern are etched through the first stack.
- the layers of the first conducting material are laterally etched through the second holes to form a plurality of first access lines.
- a second insulating fill is formed in the second holes.
- third holes defined by a third pattern are etched through the first stack.
- the layers of the second conducting material are laterally etched through the third holes to form a plurality of second access lines.
- the first, second and third patterns comprise arrays of holes, the holes having a length in the first direction and a width in the second direction.
- the width of the holes in the second pattern is shorter than the width of the holes in the first pattern.
- the length of the holes in the third pattern is shorter than the length of the holes in the first pattern.
- the holes in the second and third patterns can be elliptical, or like ellipses in the sense that they have major and minor axes (including rectangles and other oblong polygons).
- the major axes of the holes in the second pattern are aligned in the direction of the first access lines, and the sides of the first access lines are defined by the etch perimeter of the lateral etch of the first conducting material.
- the major axes of the holes in the third pattern are aligned in the direction of the second access lines, and the sides of the second access lines are defined by the etch perimeter of the lateral etch of the second conducting material.
- the holes in the first pattern can be circular, or have other shapes (including squares and other polygons) that have lengths and widths in the first and second directions that are approximately equal.
- the 3D cross-point memory described herein can be fabricated with three lithography steps: a first lithography for defining holes for formation of the memory cells by lateral etching at multiple levels in the 3D cross-point memory with the first pattern, a second lithography step for defining holes for formation of the first access lines by lateral etching with the second pattern, and a third lithography step for defining holes for formation of the second access lines by lateral etching with the third pattern.
- the number of memory cell layers increases in 3D cross-point memories, the number of lithographic steps remains the same. By reducing the number of lithography steps, the average fabrication cost per layer of memory cells can decrease.
- FIG. 1 illustrates a 3D cross-point memory with first and second access lines with alternating wide regions and narrow regions.
- FIG. 2 illustrates an example memory cell
- FIGS. 3, 4A, 4B, 4C, 4D, 5A, 5B, 5C, 6A, 6B, 6C, 7A, 7B, 7C, 8A, 8B, 8C, 9A, 9B, 9C, 10A , 10 B, 10 C, 11 A, 11 B, 11 C, 12 A, 12 B, 12 C, 13 A, 13 B, 13 C, 14 A, 14 B, and 14 C illustrate stages of an example manufacturing process flow for manufacturing a 3D cross-point memory with first and second access lines with alternating wide regions and narrow regions.
- FIG. 15 illustrates an X-Z cross-section view of a 3D cross-point memory fabricated with the example manufacturing process.
- FIGS. 16A, 16B, 16C, 17A, 17B, 18A, and 18B illustrate X-Y layouts of the 3D cross-point memory in FIG. 15 .
- FIG. 19 is a flowchart illustrating a method for manufacturing a memory with a 3D cross-point memory with first and second access lines with alternating wide regions and narrow regions.
- FIG. 20 is a simplified block diagram of an integrated circuit according to an embodiment of the present invention.
- FIGS. 1-20 A detailed description of embodiments of the present technology is provided with reference to the FIGS. 1-20 .
- FIG. 1 illustrates a 3D cross-point memory 100 with first and second access lines with alternating wide and narrow regions.
- the 3D cross-point memory 100 includes a plurality of memory cells, including the memory cell 121 .
- the plurality of memory cells are disposed at cross-points of a plurality of first access lines 101 , 102 , 103 , 104 , 105 , and 106 extending in a first direction (i.e., the row direction, or the Y direction in FIG. 1 ), and a plurality of second access lines 111 , 112 , 113 , 114 , 115 , and 116 extending in a second direction (i.e., the column direction, or the X direction in FIG. 1 ).
- the first and second access lines have alternating wide and narrow regions.
- the second access line 116 has the wide region 117 , the narrow region 118 , the wide region 119 , the narrow region 120 and the wide region 122 , in series.
- the first direction and the second direction are orthogonal directions, or non-parallel directions, so that an array of cross points is formed between overlapping wide regions of the first and second access lines.
- Each memory cell is connected to a wide region of a particular first access line and a wide region of a particular second access line.
- the memory cell 121 is connected to a wide region of the first access line 101 and a wide region of the second access line 111 .
- the 3D cross-point memory implemented in the configuration of FIG. 1 can have many levels of memory cells, and many first access lines and second access lines in each level for the formation of very high density memories.
- a 3D cross-point memory with multiple levels of memory cells has a plurality of first access line layers and a plurality of second access line layers interleaved with the first access line layers.
- Each first access line layer includes a plurality of first access lines
- each second access line layer includes a plurality of second access lines.
- the 3D cross-point memory in FIG. 1 comprises three levels of memory cells, two first access line layers, and two second access line layers. The consecutive levels of memory cells share either a first access line layer or a second access line layer.
- the first level of memory cells in the 3D cross-point memory is interposed between a first access line layer, including the first access lines 101 , 102 , and 103 , and a second access line layer, including the second access lines 111 , 112 , and 113 .
- the second level of memory cells in the 3D cross-point memory is interposed between a second access line layer, including the second access lines 111 , 112 , and 113 , and a first access line layer, including the first access lines 104 , 105 , and 106 .
- the third level in the 3D cross-point memory is interposed between a first access line layer, including the first access lines 104 , 105 , and 106 , and a second access line layer, including the second access lines 114 , 115 , and 116 .
- Other 3D configurations can be implemented.
- the first access lines 101 , 102 , 103 , 104 , 105 , and 106 comprise a first conducting material and the second access lines 111 , 112 , 113 , 114 , 115 and 116 comprise a second conducting material.
- the first and second conducting materials can comprise a variety of metals, metal-like materials, doped semiconductor access lines, or combinations thereof.
- first and second conducting materials include tungsten (W), aluminum (Al), copper (Cu), titanium nitride (TiN), tantalum nitride (TaN), tungsten nitride (WN), doped polysilicon, cobalt silicide (CoSi), Tungsten silicide (WSi), TiN/W/TiN, and other materials.
- the first conducting material is different than the second conducting material in order to support lateral etch processes that are selective between the materials.
- the first conducting material in the first access lines can be tungsten and the second conducting material in the second access lines can be copper.
- the first conducting material in the first access lines can be titanium nitride and the second conducting material in the second access lines can be tungsten nitride.
- the 3D cross-point array includes access lines coupled to and in electrical communication with a first access line decoder 133 and a second access line decoder 131 , where the first and second access line decoders can include drivers and bias voltage selectors to apply bias voltages to selected and unselected first access lines and second access lines in the write or read operation.
- the plurality of first access lines is coupled to a first access line decoder 133 and the plurality of second access lines is coupled to a second access line decoder 131 .
- Sense amplifiers (not shown in FIG. 1 ) can be configured to connect to the first access lines or second access lines.
- the sense amplifiers are coupled to one of the first and second access lines on which current source circuits, such as current mirror based load circuits, are connected that limit current during read and write operations.
- FIG. 2 is a close-up view of an example memory cell 121 in FIG. 1 .
- the memory cell 121 has a programmable memory element 208 in contact with the first access line 101 and a switch element 212 in contact with the second access line 111 .
- a barrier layer 210 is disposed between the programmable memory element 208 and the switch element 212 .
- the memory cells are inverted such that the programmable memory elements can be in contact with, or proximal to, a first access line and the switch element can be in contact with, or proximal to, a second access line.
- each level can have its own access line layers of first and second access lines.
- the memory cells are not inverted such that the switch elements can be in contact with the first access lines or second access lines.
- the programmable memory element 208 can comprise a layer of programmable resistance material.
- the programmable resistance material can have a first resistive value representing bit “ 0 ”, and a second resistive value representing bit “ 1 ”. In some embodiments, more than two resistive values can be used to store multiple bits per cell.
- the programmable memory element 208 comprises a layer of phase change memory material as the programmable resistance material.
- Phase change materials are capable of being switched between a relatively high resistance state, amorphous phase, and a relatively low resistance state, crystalline phase, by application of energy such as heat or an electrical current.
- Phase change materials are for the programmable memory element 208 can include chalcogenide-based materials and other materials.
- Chalcogenide alloys comprise combinations of chalcogenides with other materials such as transition metals.
- a chalcogenide alloy usually contains one or more elements from group IVA of the periodic table of elements, such as germanium (Ge) and tin (Sn).
- chalcogenide alloys include combinations including one or more of antimony (Sb), gallium (Ga), indium (In), and silver (Ag).
- phase change based memory materials have been described in technical literature, including alloys of: Ga/Sb, In/Sb, In/Se, Sb/Te, Ge/Te, Ge/Sb/Te, In/Sb/Te, Ga/Se/Te, Sn/Sb/Te, In/Sb/Ge, Ag/In/Sb/Te, Ge/Sn/Sb/Te, Ge/Sb/Se/Te and Te/Ge/Sb/S.
- a wide range of alloy compositions may be workable.
- the compositions can be for example Ge 2 Sb 2 Te 5 , GeSb 2 Te 4 and GeSb 4 Te 7 .
- a transition metal such as chromium (Cr), iron (Fe), nickel (Ni), niobium (Nb), palladium (Pd), platinum (Pt) and mixtures or alloys thereof may be combined with Ge/Sb/Te or Ga/Sb/Te to form a phase change alloy that has programmable resistive properties.
- Specific examples of memory materials are disclosed in Ovshinsky, U.S. Pat. No. 5,687,112 at columns 11-13, which examples are incorporated by reference.
- phase change memories are described in U.S. Pat. No. 6,579,760, entitled SELF-ALIGNED, PROGRAMMABLE PHASE CHANGE MEMORY, incorporated by reference herein.
- the programmable memory element 208 may be a resistive random access memory or a ferroelectric random access memory.
- the programmable resistance material in the programmable memory element 208 may be a metal oxide such as hafnium oxide, magnesium oxide, nickel oxide, niobium oxide, titanium oxide, aluminum oxide, vanadium oxide, tungsten oxide, zinc oxide, or cobalt oxide.
- other resistive memory structures can be implemented, such as metal-oxide resistive memories, magnetic resistive memories, conducting-bridge resistive memories, etc.
- the switch element 212 can be a two-terminal, bi-directional ovonic threshold switch (OTS), which comprises a chalcogenide material.
- OTS ovonic threshold switch
- a read operation involves applying a voltage across the first access line and second access line that exceeds a threshold of the OTS.
- the switch element can comprise other types of devices, including directional devices such as a diode and other bi-directional devices.
- an OTS switch element can comprise a layer of chalcogenide selected for use as an ovonic threshold switch, such as As 2 Se 3 , ZnTe, and GeSe, and has, for example, a thickness of about 5 nm to about 25 nm.
- the switch element can comprise a chalcogenide in combination with one or more elements from the group consisting of tellurium (Te), selenium (Se), germanium (Ge), silicon (Si), arsenic (As), titanium (Ti), sulfur (S) and antimony (Sb).
- the barrier layer 210 comprises a material or combination of materials selected to provide adequate adhesion between the switch element 212 and the programmable memory element 208 , and blocks movement of impurities from the programmable memory element into the switch element and vice versa.
- the barrier layer can be consist of a conducting or a semiconducting material with a thickness of about 3 to about 30 nm.
- Appropriate materials for the barrier layer 210 may comprise a metal nitride, for example, titanium nitride (TiN), tantalum nitride (TaN), tungsten nitride (WN), molybdenum nitride (MoN), titanium silicon nitride (TiSiN), titanium aluminum nitride (TiAlN).
- a metal nitride for example, titanium nitride (TiN), tantalum nitride (TaN), tungsten nitride (WN), molybdenum nitride (MoN), titanium silicon nitride (TiSiN), titanium aluminum nitride (TiAlN).
- conductive materials such as titanium carbide (TiC), tungsten carbide (WC), graphite (C), other carbon (C) forms, titanium (Ti), molybdenum (Mo), tantalum (Ta), titanium silicide (TiSi), tantalum silicide (TaSi), and titanium tungsten (TiW), can be used for the barrier layer 210 .
- FIGS. 3 through 14 illustrate an example manufacturing process flow for a 3D cross-point memory with first and second access lines with alternating wide and narrow regions like that of FIG. 1 .
- the manufacturing process flow includes three patterns: a first pattern to define the memory cells, a second pattern to define the first access lines, and a third pattern to define the second access lines.
- the first pattern includes an array of holes, the holes having a length in the first direction and a width in the second direction.
- the holes in the first pattern may have a shape of a circle, a square, a rectangle, an ellipse, a polygon, etc.
- the holes in the first pattern can be circular, or have other shapes (including squares and other polygons) that have lengths and widths in the first and second directions that are approximately equal.
- the second and third patterns comprise arrays of holes, the holes having lengths in the first direction and widths in the second direction.
- the holes in the second and third patterns can be elliptical, or like ellipses in the sense that they have major and minor axes (including rectangles and other oblong polygons).
- the major axes of the holes in the second pattern are aligned in the direction of the first access lines, and the sides of the first access lines are defined by the etch perimeter of the lateral etch of the first conducting material.
- the major axes of the holes in the third pattern are aligned in the direction of the second access lines, and the sides of the second access lines are defined by the etch perimeter of the lateral etch of the second conducting material.
- the width of the holes in the second pattern can be shorter than the width of the holes in the first pattern, and the length of the third pattern can be shorter than the length of the first pattern.
- the length of the second pattern may be the same as that of the first pattern, and the width of the third pattern may be the same as that of the first pattern in such embodiments. In other embodiments, the length of the second pattern can be shorter than the length of the first pattern, and the width of the third pattern is shorter than the width of the first pattern.
- the width of the second pattern may be the same as that of the first pattern, and the length of the second pattern may be the same as that of the first pattern in such embodiments.
- the first stack 300 can be formed on an integrated circuit substrate or other types of insulating bases. There can be circuitry underlying the first stack 300 in some embodiments.
- the process of forming the first stack 300 involves depositing a first layer of the first conducting material 302 , a first layer of materials of the programmable memory element 304 , a first layer of materials of the barrier layer 306 , a first layer of materials of the switch element 308 , a first layer of a second conducting material 310 , a second layer of materials of the switch element 312 , a second layer of materials of the barrier layer 314 , a second layer of materials of the programmable memory element 316 , a second layer of the first conducting material 318 , a third layer of materials of the programmable memory element 320 , a third layer of materials of the barrier layer 322 , a third layer of materials of the switch element 324 , and a second layer of a second conducting material 326 .
- a 3D cross-point memory cell device with three levels of memory cells can be formed from the first stack 300 .
- the first and second conducting materials in layers 302 , 310 , 318 and 326 can comprise a multilayer combination of titanium nitride, tungsten, and titanium nitride as mentioned above, the first conducting material being different than the second conducting material. Other combinations of materials can be utilized. These first and second conducting materials can be deposited using, for example, one or more of chemical vapor deposition (CVD), physical vapor deposition (PVD), and atomic layer deposition (ALD) processes.
- CVD chemical vapor deposition
- PVD physical vapor deposition
- ALD atomic layer deposition
- the materials of the switch element in layers 308 , 312 and 324 can comprise materials for an ovonic threshold switch element, such as those described above.
- the layers of materials of the switch element 308 , 312 and 324 can be deposited by physical vapor deposition (PVD), sputtering, or a magnetron-sputtering method with source gas(es) of Ar, N 2 , and/or He, etc. at the pressure of 1 mTorr ⁇ 100 mTorr, for example.
- the layer also can be formed using chemical vapor deposition (CVD) and atomic layer deposition (ALD).
- the materials of the barrier layer in layers 306 , 314 and 322 can comprise a variety of barrier materials selected in accordance with the programmable resistance memory element.
- a suitable barrier material can be titanium nitride.
- Alternative embodiments can comprise carbon varieties, including carbon nanotubes and graphene.
- material such as silicon carbide and other conductive barrier materials can be utilized.
- These materials of the barrier layer can be deposited using, for example, one or more of chemical vapor deposition (CVD), physical vapor deposition (PVD), and atomic layer deposition (ALD) processes.
- CVD chemical vapor deposition
- PVD physical vapor deposition
- ALD atomic layer deposition
- the materials of the programmable memory element in layers 304 , 316 and 320 can comprise a variety of phase change material.
- Example phase change materials include chalcogenide-based materials such as alloys of: Ga/Sb, In/Sb, In/Se, Sb/Te, Ge/Te, Ge/Sb/Te, In/Sb/Te, Ga/Se/Te, Sn/Sb/Te, In/Sb/Ge, Ag/In/Sb/Te, Ge/Sn/Sb/Te, Ge/Sb/Se/Te and Te/Ge/Sb/S.
- These materials of the programmable memory element can be deposited using, for example, one or more of chemical vapor deposition (CVD), physical vapor deposition (PVD), and atomic layer deposition (ALD) processes.
- CVD chemical vapor deposition
- PVD physical vapor deposition
- ALD atomic layer deposition
- FIG. 4A illustrates a stage in manufacturing after patterning the first stack 300 to define an array of holes through the stack to the substrate in this embodiment.
- the array of holes includes a plurality of first holes 402 , 404 , 406 , 408 , 410 , 412 , 414 , 416 and 418 .
- FIGS. 4B, 4C , and 4 D illustrate the X-Y layouts of the first layer of the first conducting material 302 , the first layer of materials of the programmable memory element 304 and the first layer of a second conducting material 310 , respectively. As illustrated in FIG.
- the array of holes is formed using a first hole pattern 424 to define the plurality of first holes 402 , 404 , 406 , 408 , 410 , 412 , 414 , 416 and 418 .
- the first hole pattern illustrated in FIG. 4B is a circle; however, other hole pattern shapes, such as a square or a polygon, can also be used.
- the first pattern has a length 420 in the first direction and a width 422 in the second direction.
- the first pattern defines first holes with lengths 420 in the first direction and widths 422 in the second direction. In this embodiment, the length 420 in the first direction and the width 422 in the second direction are about equal.
- the patterning of the plurality of first holes can be accomplished by a lithography process of depositing a photoresist on the first stack, exposing a first pattern in the photoresist, removing areas of exposed photoresist, etching areas not protected by photoresist, and removing the photoresist after etching.
- FIGS. 5A, 5B and 5C illustrate the X-Y layouts of the first layer of the first conducting material 302 , the first layer of materials of the programmable memory element 304 and the first layer of a second conducting material 310 , respectively, during (before completion) the process of lateral etching through the plurality of first holes selective for the first layer of materials of the programmable memory element 304 , and not for the second layer of materials of the programmable memory element 316 , and not for the third layer of materials of the programmable memory element 320 .
- the selective etching process does not etch (at least not substantially) the layers of the first conducting material or the layers of the second conducting material. As illustrated in FIG.
- the etching process creates bigger holes 502 , 504 , 506 , 508 , 510 , 512 , 514 , 516 and 518 in the first layer of materials of the programmable memory element 304 compared to the first holes 402 , 404 , 406 , 408 , 410 , 412 , 414 , 416 and 418 .
- a reactive-ion etching process can be used to etch layers of materials of the programmable memory element.
- the first layer of materials of the barrier layer 306 , the first layer of materials of the switch element 308 , the second layer of materials of the switch element 312 , the second layer of materials of the barrier layer 314 , the third layer of materials of the barrier layer 322 and the third layer of materials of the switch element 324 are also laterally etched with the layers of materials of the programmable memory element 304 , 316 and 320 .
- the layers of materials of the programmable memory element, the layers of materials of the barrier layer and the layers of materials of the switch element etch at the same rate.
- the layers of materials of the programmable memory element, the layers of materials of the barrier layer and the layers of materials of the switch element etch at different rates, and the manufacturing process is modified such as by using multiple etch chemistries for lateral etching selective for the materials of the programmable memory element to ensure that the memory cells have more or less even side surfaces.
- FIGS. 6A, 6B and 6C illustrate the X-Y layouts of the first layer of the first conducting material 302 , the first layer of materials of the programmable memory element 304 and the first layer of a second conducting material 310 , respectively, after completion of the selective lateral etching through the plurality of first holes of the first layer of materials of the programmable memory element 304 , that does not remove the second layer of materials of the programmable memory element 316 , and does not remove the third layer of materials of the programmable memory element 320 .
- memory cell pillars separated from one another, are left by the perimeter of the lateral etch.
- the memory cell pillars provide a first level of memory cells 600 including memory cells 602 , 604 , 606 and 608 , formed as the result of the etching process. Similarly, a second level of memory cells and a third level of memory cells are formed in the second layer of materials of the programmable memory element 316 and the third layer of materials of the programmable memory element 320 , respectively.
- FIGS. 7A, 7B and 7C illustrate the X-Y layouts of the first layer of the first conducting material 302 , the first level of memory cells 600 and the first layer of a second conducting material 310 , respectively, after forming a first insulating fill 720 in the first holes and the etched regions around the memory cells.
- the insulating fill can be formed by a deposition of silicon oxide, or other insulating fill materials suitable for the cross-point architecture. Other low dielectric constant (low- ⁇ ) dielectrics can be used as well.
- the formation of the first insulating fill can be implemented using a spin-on process, CVD, ALD, PVD, LPCVD, and HDPCVD, for example.
- FIGS. 8A, 8B and 8C illustrate a stage in manufacturing after patterning to form an array of second holes including a plurality of second holes 802 , 804 , 806 , 808 , 810 , 812 , 814 , 816 and 818 , aligned with the array of first holes.
- FIGS. 8A, 8B, and 8C illustrate the X-Y layouts of the first layer of the first conducting material 302 , the first level of memory cells 600 and the first layer of a second conducting material 310 , respectively. As illustrated in FIG.
- the array of second holes can use a second hole pattern 824 to define the plurality of second holes 802 , 804 , 806 , 808 , 810 , 812 , 814 , 816 and 818 having an elliptical or oblong shape.
- the second hole pattern 824 has a length 820 (major axis) in the first direction that is approximately equal to the length of the first hole pattern 424 and a width 822 (minor axis) in the second direction that is shorter than the width of the first hole pattern 424 .
- the length 820 of the second hole pattern 824 is longer than the width 822 of the second hole pattern 824 .
- the second pattern defines second holes with lengths 820 (major axes) in the first direction and widths 822 (minor axes) in the second direction, the lengths of the second holes being longer than the widths of the second holes.
- the patterning of the plurality of second holes can be done by a lithography process.
- the second holes are patterned between the memory cells as illustrated in FIG. 8B .
- FIGS. 9A, 9B and 9C illustrate a stage in manufacturing after selective lateral etching of the first conducting material 302 through the second holes 802 , 804 , 806 , 808 , 810 , 812 , 814 , 816 and 818 to form a plurality of first access lines (e.g. 910 , 912 ).
- FIGS. 9A, 9B and 9C illustrate the X-Y layouts of a first access line layer 900 formed from the first conducting material 302 including first access lines having sides defined by the perimeter of the selective lateral etch, the first layer of materials of the programmable memory element 304 and the first layer of a second conducting material 310 .
- the selective etching process does not etch the memory cells or the layers of the second conducting material, as the second conducting material and the materials in the memory cells are different than the first conducting material.
- a reactive-ion etching process can be used to etch layers of materials of the first conducting material 302 .
- the first access line layer 900 includes the first access line 910 and the first access line 912 .
- the first access line 910 has a narrow region 902 , a wide region 904 , a narrow region 906 , a wide region 908 and a narrow region 911 in series.
- FIGS. 10A, 10B and 10C illustrate a stage in manufacturing after forming a second insulating fill 1020 in the second holes.
- FIGS. 10A, 10B and 10C illustrate the X-Y layouts of the first access line layer 900 , the first level of memory cells 600 and the first layer of a second conducting material 310 , respectively, after forming the second insulating fill 1020 in the second holes and the etched regions around the first access lines.
- the second insulating fill can be formed by a deposition of silicon oxide, or other insulating fill materials suitable for the cross-point architecture. Other low dielectric constant (low- ⁇ ) dielectrics can be used as well.
- the formation of the second insulating fill can be implemented using a spin-on process, CVD, ALD, PVD, LPCVD, and HDPCVD, for example.
- FIGS. 11A, 11B and 11C illustrate a stage in manufacturing after patterning an array of third holes aligned with the array of first holes, including a plurality of third holes 1102 , 1104 , 1106 , 1108 , 1110 , 1112 , 1114 , 1116 and 1118 .
- FIGS. 11A, 11B, and 11C illustrate the X-Y layouts of the first access line layer 900 , the first level of memory cells 600 and the first layer of a second conducting material 310 , respectively. As illustrated in FIG.
- a third hole pattern 1124 can be used to define the plurality of third holes 1102 , 1104 , 1106 , 1108 , 1110 , 1112 , 1114 , 1116 and 1118 .
- the third hole pattern 1124 has a length 1120 (minor axis) in the first direction that is shorter than the length of the first hole pattern and a width 422 (major axis) in the second direction that is approximately equal to the width of the first hole pattern 424 .
- the length 1120 of the third hole pattern 1124 is shorter than the width 1122 of the third hole pattern 1124 .
- the third hole pattern defines third holes with lengths 1120 in the first direction and widths 1122 in the second direction, the lengths of the second holes being shorter minor axes in length dimension) than the widths of the second holes (i.e. major axes in width dimension).
- the patterning of the plurality of third holes can be accomplished by a lithography process.
- the third holes are patterned between the memory cells as illustrated in FIG. 11B .
- FIGS. 12A, 12B and 12C illustrate a stage in manufacturing after selective lateral etching of the second conducting material through the third holes 1102 , 1104 , 1106 , 1108 , 1110 , 1112 , 1114 , 1116 and 1118 to form a plurality of second access lines including second access lines having sides defined by the perimeter of the selective lateral etch.
- FIGS. 12A, 12B and 12C illustrate the X-Y layouts of a first access line layer 900 , the first level of memory cells 600 and a second access line layer 1200 formed from the first layer of the second conducting material 310 .
- the selective etching process does not etch the memory cells or the first access lines, as the first conducting material and the materials in the memory cells are different than the second conducting material.
- a reactive-ion etching process can be used to etch layers of the second conducting material.
- the second access line layer 1200 includes the second access line 1210 and the second access line 1212 .
- the second access line 1210 has a narrow region 1202 , a wide region 1204 , a narrow region 1206 , a wide region 1208 and a narrow region 1211 , in series.
- FIGS. 13A, 13B and 13C illustrate a stage in manufacturing after removing the first insulating fill and the second insulating fill by an etching process.
- FIGS. 13A, 13B and 13C illustrate the X-Y layouts of the first access line layer 900 , the first level of memory cells 600 and the second access line layer 1200 .
- the removing process exposes surfaces 1310 of the memory cells, first access lines and second access lines.
- FIGS. 14A, 14B and 14C illustrate the X-Y layouts of the first access line layer 900 , the first level of memory cells 600 and the second access line layer 1200 after lining the exposed surfaces 1310 with a dielectric material to form dielectric liners 1410 .
- the dielectric liner 1410 can include dielectric material, having, for example, a dielectric such as SiOx, SiNx, Al2O3, HfO2, ZrO2, La2O3, AlSiO, HfSiO, and ZrSiO, etc., where high- ⁇ dielectrics such as SiNx and HfO2 are preferred in some embodiments. High- ⁇ dielectrics have dielectric constants higher than the dielectric constant of SiO2.
- the thickness of the high- ⁇ dielectric liner can be in the range of 0.1 nm to 20 nm in some embodiments. Thicknesses in a range of 1 nm to 3 nm are preferred in some embodiments.
- a dielectric liner can be deposited using highly conforming chemical vapor deposition or atomic layer deposition. Voids can be formed between the memory cells in the structure between the access lines.
- a layer of dielectric material may be deposited on top of the 3D cross-point memory to protect the memory during later fabrication steps, such as back end of line (BEOL) fabrication steps.
- BEOL back end of line
- the dielectric liners on top of the topmost access line layer can be merged to form a dielectric layer on top of the 3D cross-point memory.
- a non-high- ⁇ dielectric material can be used to fill the voids. Air gaps can be formed inside the dielectric material between the memory pillars.
- a high- ⁇ dielectric material can be used to fill the voids crated during the lateral etching process and the third holes.
- FIG. 15 illustrates an X-Z cross-section view of a stack of memory cells in a 3D cross-point memory fabricated with the example manufacturing process flow described in FIGS. 3-14 .
- a “stack” of memory cells in an M-level 3D cross-point memory array, such as stack 1500 includes M number of memory cells stacked directly on top of each other.
- the stack 1500 includes the memory cell 1501 at the first level, the memory cell 1502 at the second level and the memory cell 1503 at the third level, stacked on top of other another.
- the memory cell 1501 comprises a programmable memory element 1521 , a barrier layer 1522 and a switch element 1523 .
- the memory cell 1503 in FIG. 15 comprises a programmable memory element 1541 , a barrier layer 1542 and a switch element 1543 .
- FIGS. 16A, 16B and 16C illustrate X-Y layouts of the first level of memory cells 1602 , the second level of memory cells 1604 and the third level of memory cells 1606 , respectively, of the stack 1500 of memory cells in FIG. 15 .
- the first level of memory cells 1602 in FIG. 16A includes the memory cell 1501 from FIG. 15 .
- the second level of memory cells 1604 in FIG. 16B includes the memory cell 1502 from FIG. 15 .
- the third level of memory cells 1606 in FIG. 16C includes the memory cell 1503 from FIG. 15 .
- FIGS. 16A, 16B and 16C For clarity, only the X-Y layouts of programmable memory elements of the memory cells are shown in FIGS. 16A, 16B and 16C .
- the memory cells 1501 , 1502 and 1503 are at cross-points between two first access line layers (the first access line layer 1702 in FIG. 17A and the first access line layer 1706 in FIG. 17B ) and two second access line layers (the second access line layer 1802 in FIG. 18A and the second access line layer 1806 in FIG. 18B ).
- the memory cell 1501 at the first level is interposed between the wide region (wide region 1704 in FIG. 17A ) of the first access line 1511 of the first access line layer 1702 in FIG. 17A , and the wide region (wide region 1804 in FIG. 18A ) of the second access line 1512 of the second access line layer 1802 in FIG. 18A .
- the memory cell 1502 at the second level is interposed between the wide region (wide region 1804 in FIG. 18A ) of the second access line 1512 of the second access line layer 1802 in FIG. 18A , and the wide region (wide region 1708 in FIG. 17B ) of the first access line 1513 of the first access line layer 1706 in FIG. 17B .
- the memory cell 1503 at the third level is interposed between the wide region (wide region 1708 in FIG. 17B ) of the first access line 1513 of the first access line layer 1706 in FIG. 17B and the wide region (wide region 1808 in FIG. 18B ) of the second access line 1514 of the second access line layer 1806 in FIG. 18B .
- FIG. 19 is a flowchart illustrating a method for manufacturing a 3D cross-point memory with first and second access lines with alternating wide and narrow regions.
- the method includes forming a first stack of materials at 1901 , including layers of a first conducting material, layers of materials of the programmable memory element, layers of materials of the barrier layer, layers of materials of the switch element, and layers of materials of a second conducting material (e.g., the first stack 300 in FIG. 3 ).
- a first array of holes including a plurality of first holes (e.g., the first holes 402 , 404 , 406 , 408 , 410 , 412 , 414 , 416 and 418 in FIG.
- a first hole pattern (e.g., the first hole pattern 424 in FIG. 4 ).
- the layers of materials of the programmable memory element, the layers of materials of the barrier layer and the layers of materials of the switch element are selectively laterally etched through the first holes to form an array of memory cells (e.g., the memory cells 602 , 604 , 606 and 608 in FIG. 6 ).
- a first insulating fill (e.g., the first insulating fill 720 in FIG. 7 ) is formed in the first holes.
- a second array of holes including a plurality of second holes including a plurality of second holes (e.g., the second holes 802 , 804 , 806 , 808 , 810 , 812 , 814 , 816 and 818 in FIG. 8 ) defined by a second hole pattern (e.g., the second hole pattern 824 in FIG. 8 ) are etched through the first stack.
- the layers of the first conducting material are selectively laterally etched through the second holes to form a plurality of first access lines (e.g., the first access lines 910 and 912 in FIG. 9 ).
- a second insulating fill e.g., the second insulating fill 1020 in FIG.
- a third array of holes including a plurality of third holes e.g., the third holes 1102 , 1104 , 1106 , 1108 , 1110 , 1112 , 1114 , 1116 and 1118 in FIG. 11
- a third hole pattern e.g., the third hole pattern 1124 in FIG. 11
- the layers of the second conducting material are selectively laterally etched through the third holes to form a plurality of second access lines (e.g., the second access lines 1210 and 1212 in FIG. 12 ).
- the method includes forming a plurality of first access lines extending in a first direction, the first access lines having alternating wide regions and narrow regions (e.g., the first access lines 910 and 912 in FIG. 9 ).
- the method includes forming a plurality of second access lines extending in a second direction (e.g., the second access lines 1210 and 1212 in FIG. 12 ).
- the second access lines have alternating wide regions and narrow regions.
- the wide regions in the second access lines of the plurality of second access lines overlay the wide regions in the first access lines of the plurality of first access lines at cross-points between the first and second access lines.
- the method includes forming an array of memory cells (e.g., the memory cells 602 , 604 , 606 and 608 in FIG. 6 ) disposed in the cross-points between the first and second access lines (e.g., FIG. 15 ).
- an array of memory cells e.g., the memory cells 602 , 604 , 606 and 608 in FIG. 6
- the method includes forming first access lines of a first conducting material and forming second access line of a second conducting material, the first material being different than the second material.
- the method includes removing the first insulating fill and the second insulating fill, and exposing surfaces of the memory cells, the plurality of first access lines and the plurality of second access lines, and lining at least one of the exposed surfaces with a dielectric material to form dielectric liners (e.g., the dielectric liners 1410 in FIG. 14 ).
- the 3D cross-point memory device comprises a plurality of conductor layers stacked along first and second directions where each conductor layer includes conductor lines.
- a plurality of memory elements are located between the conductor layers.
- Each conductor line extending in a first direction comprises at least two inflection points or protrusion portions on the side walls of said conductor line extending along a second direction orthogonal to the first direction.
- the memory elements in the 3D cross-point memory device are separated from each other.
- the memory elements are phase change memory material.
- each memory element comprises a diamond shape.
- each memory element is a pillar with four side walls. There are four inflection points between the four side walls in the memory element pillars. The shape of the inflection points are defined by the selectively laterally etching of the layers of materials of the programmable memory element, the layers of materials of the barrier layer and the layers of materials of the switch element through the first holes.
- Another example manufacturing method comprises forming a stack of a first dummy layer, a memory layer and a second dummy layer; forming holes through the stack; selective etching to remove the partial region of the memory layer and forming a plurality of memory elements; filling in a dielectric material; forming first anisotropic through-holes, each first anisotropic through-hole extending in a first direction; selective etching to remove the partial region of the first dummy layer to connect the first anisotropic through-hole in the same column, and forming a plurality of first conductor lines; filling in the dielectric material; forming second anisotropic through-holes, each second anisotropic through-hole extending in a second direction; and selective etching to remove the partial region of the second dummy layer to connect the second anisotropic through-hole in same row, and forming a plurality of second conductor lines.
- FIG. 20 shows an integrated circuit 2050 including a 3D cross-point memory array 2000 comprising memory cells and first and second access lines with alternating wide and narrow regions, as described herein, formed by a three-hole etch process.
- a plane and row decoder 2001 is coupled to, and in electrical communication with, a plurality of word lines 2002 , and arranged along rows in the 3D cross-point memory array 2000 .
- a column decoder 2003 is coupled to, and in electrical communication with, a plurality of bit lines 2004 arranged along columns in the 3D cross-point memory array 2000 for reading data from, and writing data to, the memory cells in the 3D cross-point memory array 2000 . Addresses are supplied on bus 2005 to the plane and row decoder 2001 and to the column decoder 2003 .
- Data is supplied via the data-in line 2011 from input/output ports on the integrated circuit 2050 or other data sources, to the data-in structures in block 2006 .
- Data is supplied via the data-out line 2015 from the sense amplifiers in block 2006 to input/output ports on the integrated circuit 2050 , or to other data destinations internal or external to the integrated circuit 2050 .
- a bias arrangement state machine is in control circuitry 2009 , controlling biasing arrangement supply voltages 2008 , and the sense circuitry and the data-in structures in block 2006 , for read and write operations.
- the control circuitry 2009 can be implemented using special purpose logic, a general purpose processor or a combination thereof, configured to execute the read, write and erase operations.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
- This application claims the benefit of U.S. Provisional Patent Application No. 62/672,599 filed 17 May 2018, which application is incorporated herein by reference.
- The technology described herein relates to integrated circuit memory technologies, including technologies using programmable resistance memory materials, including phase change materials, in 3D cross-point architectures, and methods for manufacturing such devices.
- Many three-dimensional (3D) cross-point memory technologies using phase change material, and other programmable resistance materials, have been proposed. For example, Li et al., “Evaluation of SiO2 Antifuse in a 3D-OTP Memory,” IEEE Transactions on Device and Materials Reliability, Vol. 4, No. 3, September 2004, describes a polysilicon diode and an anti-fuse arranged as a memory cell. Sasago et al., “Cross-Point Phase Change Memory with 4F2 Cell Size Driven by Low-Contact-Resistivity Poly-Si Diode,” 2009 Symposium on VLSI Technology Digest of Technical Papers, pages 24-25, describes a polysilicon diode and a phase change element arranged as a memory cell. Kau et al., “A Stackable Cross Point Phase Change Memory,” IEDM 09-617, (2009) pages 27.1.1 to 27.1.4, describes a memory post including an ovonic threshold switch OTS as an access device with a phase change element. See also, Lung, U.S. Pat. No. 6,579,760 entitled SELF-ALIGNED, PROGRAMMABLE PHASE CHANGE MEMORY, issued Jun. 17, 2003.
- In a 3D cross-point memory, multiple memory cells are vertically stacked upon one another to increase the amount of storage in an area available to store data. The memory cells are disposed at cross-points of an alternating arrangement of first access lines (e.g., bit lines or word lines) and second access lines (e.g, word lines or bit lines).
- However, difficulties in manufacturing have limited success of 3D cross-point memories. There are several critical lithography steps for each memory layer. Thus, the number of critical lithography steps needed to manufacture the device is multiplied by the number of layers of memory cells that are implemented in some approaches. Critical lithography steps are expensive to implement.
- As the need for higher and higher memory capacity in integrated circuit memories continues to increase, it is desirable to provide a method of manufacturing 3D cross-point memories with a low manufacturing cost while satisfying data retention requirements.
- One aspect of the technology includes a 3D cross-point memory, having a plurality of first access lines extending in a first direction in a first access line layer, and a plurality of second access lines extending in a second direction in a second access line layer. The first and second access lines have alternating wide regions and narrow regions. The wide regions in the second access lines in the second access line layer overlay the wide regions in the first access lines in the first access line layer at cross-points between the first and second access lines. An array of memory cells is disposed at cross-points between the first access lines and the second access lines. There can be many more levels of arrays of memory cells if desired. Each level of memory cell arrays comprises memory cells disposed at cross-points of first access lines extending in the first direction and second access lines extending in the second direction, where the cross-points occur in the wide regions of the first and second access lines. In some embodiments, the first access lines comprise a first conducting material and the second access lines comprise a second conducting material, the first conducting material being different than the second conducting material. The memory cells include a switch element, or steering device, such as an ovonic threshold switch, in series with a programmable memory element comprising a phase change material.
- Another aspect of the technology is a method of manufacturing an integrated circuit including a 3D cross-point memory like that described above. The method includes forming a first stack of materials, including layers of the first conducting material, layers of materials of the programmable memory element, and layers of materials of the second conducting material. A plurality of first holes are etched through the first stack according to a first pattern. The layers of materials of the programmable memory element are laterally etched through the first holes to form an array of memory cells. A first insulating fill is then formed in the first holes. A plurality of second holes defined by a second pattern are etched through the first stack. The layers of the first conducting material are laterally etched through the second holes to form a plurality of first access lines. A second insulating fill is formed in the second holes. Then, third holes defined by a third pattern are etched through the first stack. The layers of the second conducting material are laterally etched through the third holes to form a plurality of second access lines.
- In some embodiments, the first, second and third patterns comprise arrays of holes, the holes having a length in the first direction and a width in the second direction. The width of the holes in the second pattern is shorter than the width of the holes in the first pattern. In some embodiments, the length of the holes in the third pattern is shorter than the length of the holes in the first pattern. The holes in the second and third patterns can be elliptical, or like ellipses in the sense that they have major and minor axes (including rectangles and other oblong polygons). The major axes of the holes in the second pattern are aligned in the direction of the first access lines, and the sides of the first access lines are defined by the etch perimeter of the lateral etch of the first conducting material. The major axes of the holes in the third pattern are aligned in the direction of the second access lines, and the sides of the second access lines are defined by the etch perimeter of the lateral etch of the second conducting material. The holes in the first pattern can be circular, or have other shapes (including squares and other polygons) that have lengths and widths in the first and second directions that are approximately equal.
- In some embodiments, the 3D cross-point memory described herein can be fabricated with three lithography steps: a first lithography for defining holes for formation of the memory cells by lateral etching at multiple levels in the 3D cross-point memory with the first pattern, a second lithography step for defining holes for formation of the first access lines by lateral etching with the second pattern, and a third lithography step for defining holes for formation of the second access lines by lateral etching with the third pattern. As the number of memory cell layers increases in 3D cross-point memories, the number of lithographic steps remains the same. By reducing the number of lithography steps, the average fabrication cost per layer of memory cells can decrease.
- Other features, aspects, and advantages of the technology described herein can be understood with reference to the figures, the detailed description, and the claims set out below.
-
FIG. 1 illustrates a 3D cross-point memory with first and second access lines with alternating wide regions and narrow regions. -
FIG. 2 illustrates an example memory cell. -
FIGS. 3, 4A, 4B, 4C, 4D, 5A, 5B, 5C, 6A, 6B, 6C, 7A, 7B, 7C, 8A, 8B, 8C, 9A, 9B, 9C, 10A , 10B, 10C, 11A, 11B, 11C, 12A, 12B, 12C, 13A, 13B, 13C, 14A, 14B, and 14C illustrate stages of an example manufacturing process flow for manufacturing a 3D cross-point memory with first and second access lines with alternating wide regions and narrow regions. -
FIG. 15 illustrates an X-Z cross-section view of a 3D cross-point memory fabricated with the example manufacturing process. -
FIGS. 16A, 16B, 16C, 17A, 17B, 18A, and 18B illustrate X-Y layouts of the 3D cross-point memory inFIG. 15 . -
FIG. 19 is a flowchart illustrating a method for manufacturing a memory with a 3D cross-point memory with first and second access lines with alternating wide regions and narrow regions. -
FIG. 20 is a simplified block diagram of an integrated circuit according to an embodiment of the present invention. - A detailed description of embodiments of the present technology is provided with reference to the
FIGS. 1-20 . -
FIG. 1 illustrates a3D cross-point memory 100 with first and second access lines with alternating wide and narrow regions. The3D cross-point memory 100 includes a plurality of memory cells, including thememory cell 121. The plurality of memory cells are disposed at cross-points of a plurality of 101, 102, 103, 104, 105, and 106 extending in a first direction (i.e., the row direction, or the Y direction infirst access lines FIG. 1 ), and a plurality of 111, 112, 113, 114, 115, and 116 extending in a second direction (i.e., the column direction, or the X direction insecond access lines FIG. 1 ). The first and second access lines have alternating wide and narrow regions. For example, thesecond access line 116 has the wide region 117, the narrow region 118, thewide region 119, thenarrow region 120 and thewide region 122, in series. The first direction and the second direction are orthogonal directions, or non-parallel directions, so that an array of cross points is formed between overlapping wide regions of the first and second access lines. Each memory cell is connected to a wide region of a particular first access line and a wide region of a particular second access line. For example, thememory cell 121 is connected to a wide region of thefirst access line 101 and a wide region of thesecond access line 111. - The 3D cross-point memory implemented in the configuration of
FIG. 1 can have many levels of memory cells, and many first access lines and second access lines in each level for the formation of very high density memories. A 3D cross-point memory with multiple levels of memory cells has a plurality of first access line layers and a plurality of second access line layers interleaved with the first access line layers. Each first access line layer includes a plurality of first access lines, and each second access line layer includes a plurality of second access lines. The 3D cross-point memory inFIG. 1 comprises three levels of memory cells, two first access line layers, and two second access line layers. The consecutive levels of memory cells share either a first access line layer or a second access line layer. The first level of memory cells in the 3D cross-point memory is interposed between a first access line layer, including the 101, 102, and 103, and a second access line layer, including thefirst access lines 111, 112, and 113. The second level of memory cells in the 3D cross-point memory is interposed between a second access line layer, including thesecond access lines 111, 112, and 113, and a first access line layer, including thesecond access lines 104, 105, and 106. The third level in the 3D cross-point memory is interposed between a first access line layer, including thefirst access lines 104, 105, and 106, and a second access line layer, including thefirst access lines 114, 115, and 116. Other 3D configurations can be implemented.second access lines - The
101, 102, 103, 104, 105, and 106 comprise a first conducting material and thefirst access lines 111, 112, 113, 114, 115 and 116 comprise a second conducting material. The first and second conducting materials can comprise a variety of metals, metal-like materials, doped semiconductor access lines, or combinations thereof. Examples of first and second conducting materials include tungsten (W), aluminum (Al), copper (Cu), titanium nitride (TiN), tantalum nitride (TaN), tungsten nitride (WN), doped polysilicon, cobalt silicide (CoSi), Tungsten silicide (WSi), TiN/W/TiN, and other materials.second access lines - In some embodiments, the first conducting material is different than the second conducting material in order to support lateral etch processes that are selective between the materials. For example, in one embodiment of the 3D cross-point memory in
FIG. 1 , the first conducting material in the first access lines can be tungsten and the second conducting material in the second access lines can be copper. In another example embodiment, the first conducting material in the first access lines can be titanium nitride and the second conducting material in the second access lines can be tungsten nitride. - The 3D cross-point array includes access lines coupled to and in electrical communication with a first
access line decoder 133 and a secondaccess line decoder 131, where the first and second access line decoders can include drivers and bias voltage selectors to apply bias voltages to selected and unselected first access lines and second access lines in the write or read operation. In this embodiment, the plurality of first access lines is coupled to a firstaccess line decoder 133 and the plurality of second access lines is coupled to a secondaccess line decoder 131. Sense amplifiers (not shown inFIG. 1 ) can be configured to connect to the first access lines or second access lines. In embodiments of the technology described herein, the sense amplifiers are coupled to one of the first and second access lines on which current source circuits, such as current mirror based load circuits, are connected that limit current during read and write operations. -
FIG. 2 is a close-up view of anexample memory cell 121 inFIG. 1 . Thememory cell 121 has aprogrammable memory element 208 in contact with thefirst access line 101 and aswitch element 212 in contact with thesecond access line 111. Abarrier layer 210 is disposed between theprogrammable memory element 208 and theswitch element 212. In the 3D cross-point memory inFIG. 1A , the memory cells are inverted such that the programmable memory elements can be in contact with, or proximal to, a first access line and the switch element can be in contact with, or proximal to, a second access line. In some embodiments, each level can have its own access line layers of first and second access lines. In some embodiments, the memory cells are not inverted such that the switch elements can be in contact with the first access lines or second access lines. - The
programmable memory element 208 can comprise a layer of programmable resistance material. The programmable resistance material can have a first resistive value representing bit “0”, and a second resistive value representing bit “1”. In some embodiments, more than two resistive values can be used to store multiple bits per cell. In one embodiment, theprogrammable memory element 208 comprises a layer of phase change memory material as the programmable resistance material. - Phase change materials are capable of being switched between a relatively high resistance state, amorphous phase, and a relatively low resistance state, crystalline phase, by application of energy such as heat or an electrical current. Phase change materials are for the
programmable memory element 208 can include chalcogenide-based materials and other materials. Chalcogenide alloys comprise combinations of chalcogenides with other materials such as transition metals. A chalcogenide alloy usually contains one or more elements from group IVA of the periodic table of elements, such as germanium (Ge) and tin (Sn). Often, chalcogenide alloys include combinations including one or more of antimony (Sb), gallium (Ga), indium (In), and silver (Ag). Many phase change based memory materials have been described in technical literature, including alloys of: Ga/Sb, In/Sb, In/Se, Sb/Te, Ge/Te, Ge/Sb/Te, In/Sb/Te, Ga/Se/Te, Sn/Sb/Te, In/Sb/Ge, Ag/In/Sb/Te, Ge/Sn/Sb/Te, Ge/Sb/Se/Te and Te/Ge/Sb/S. In the family of Ge/Sb/Te alloys, a wide range of alloy compositions may be workable. The compositions can be for example Ge2Sb2Te5, GeSb2Te4 and GeSb4Te7. More generally, a transition metal such as chromium (Cr), iron (Fe), nickel (Ni), niobium (Nb), palladium (Pd), platinum (Pt) and mixtures or alloys thereof may be combined with Ge/Sb/Te or Ga/Sb/Te to form a phase change alloy that has programmable resistive properties. Specific examples of memory materials are disclosed in Ovshinsky, U.S. Pat. No. 5,687,112 at columns 11-13, which examples are incorporated by reference. Various phase change memories are described in U.S. Pat. No. 6,579,760, entitled SELF-ALIGNED, PROGRAMMABLE PHASE CHANGE MEMORY, incorporated by reference herein. - In one embodiment, the
programmable memory element 208 may be a resistive random access memory or a ferroelectric random access memory. The programmable resistance material in theprogrammable memory element 208 may be a metal oxide such as hafnium oxide, magnesium oxide, nickel oxide, niobium oxide, titanium oxide, aluminum oxide, vanadium oxide, tungsten oxide, zinc oxide, or cobalt oxide. In some embodiments, other resistive memory structures can be implemented, such as metal-oxide resistive memories, magnetic resistive memories, conducting-bridge resistive memories, etc. - In some embodiments, the
switch element 212 can be a two-terminal, bi-directional ovonic threshold switch (OTS), which comprises a chalcogenide material. In an embodiment including an OTS, a read operation involves applying a voltage across the first access line and second access line that exceeds a threshold of the OTS. In other embodiments, the switch element can comprise other types of devices, including directional devices such as a diode and other bi-directional devices. - In one example, an OTS switch element can comprise a layer of chalcogenide selected for use as an ovonic threshold switch, such as As2Se3, ZnTe, and GeSe, and has, for example, a thickness of about 5 nm to about 25 nm. In some embodiments, the switch element can comprise a chalcogenide in combination with one or more elements from the group consisting of tellurium (Te), selenium (Se), germanium (Ge), silicon (Si), arsenic (As), titanium (Ti), sulfur (S) and antimony (Sb).
- The
barrier layer 210 comprises a material or combination of materials selected to provide adequate adhesion between theswitch element 212 and theprogrammable memory element 208, and blocks movement of impurities from the programmable memory element into the switch element and vice versa. The barrier layer can be consist of a conducting or a semiconducting material with a thickness of about 3 to about 30 nm. Appropriate materials for thebarrier layer 210 may comprise a metal nitride, for example, titanium nitride (TiN), tantalum nitride (TaN), tungsten nitride (WN), molybdenum nitride (MoN), titanium silicon nitride (TiSiN), titanium aluminum nitride (TiAlN). In addition to metal nitrides, conductive materials, such as titanium carbide (TiC), tungsten carbide (WC), graphite (C), other carbon (C) forms, titanium (Ti), molybdenum (Mo), tantalum (Ta), titanium silicide (TiSi), tantalum silicide (TaSi), and titanium tungsten (TiW), can be used for thebarrier layer 210. -
FIGS. 3 through 14 illustrate an example manufacturing process flow for a 3D cross-point memory with first and second access lines with alternating wide and narrow regions like that ofFIG. 1 . The manufacturing process flow includes three patterns: a first pattern to define the memory cells, a second pattern to define the first access lines, and a third pattern to define the second access lines. The first pattern includes an array of holes, the holes having a length in the first direction and a width in the second direction. The holes in the first pattern may have a shape of a circle, a square, a rectangle, an ellipse, a polygon, etc. The holes in the first pattern can be circular, or have other shapes (including squares and other polygons) that have lengths and widths in the first and second directions that are approximately equal. - Similarly to the first pattern, the second and third patterns comprise arrays of holes, the holes having lengths in the first direction and widths in the second direction. The holes in the second and third patterns can be elliptical, or like ellipses in the sense that they have major and minor axes (including rectangles and other oblong polygons). The major axes of the holes in the second pattern are aligned in the direction of the first access lines, and the sides of the first access lines are defined by the etch perimeter of the lateral etch of the first conducting material. The major axes of the holes in the third pattern are aligned in the direction of the second access lines, and the sides of the second access lines are defined by the etch perimeter of the lateral etch of the second conducting material. In some embodiments, the width of the holes in the second pattern can be shorter than the width of the holes in the first pattern, and the length of the third pattern can be shorter than the length of the first pattern. The length of the second pattern may be the same as that of the first pattern, and the width of the third pattern may be the same as that of the first pattern in such embodiments. In other embodiments, the length of the second pattern can be shorter than the length of the first pattern, and the width of the third pattern is shorter than the width of the first pattern. The width of the second pattern may be the same as that of the first pattern, and the length of the second pattern may be the same as that of the first pattern in such embodiments.
FIG. 3 illustrates a stage in the manufacturing process after forming afirst stack 300 of materials with layers 302-326. Thefirst stack 300 can be formed on an integrated circuit substrate or other types of insulating bases. There can be circuitry underlying thefirst stack 300 in some embodiments. The process of forming thefirst stack 300 involves depositing a first layer of thefirst conducting material 302, a first layer of materials of theprogrammable memory element 304, a first layer of materials of thebarrier layer 306, a first layer of materials of theswitch element 308, a first layer of asecond conducting material 310, a second layer of materials of theswitch element 312, a second layer of materials of thebarrier layer 314, a second layer of materials of theprogrammable memory element 316, a second layer of thefirst conducting material 318, a third layer of materials of theprogrammable memory element 320, a third layer of materials of thebarrier layer 322, a third layer of materials of theswitch element 324, and a second layer of asecond conducting material 326. A 3D cross-point memory cell device with three levels of memory cells can be formed from thefirst stack 300. - The first and second conducting materials in
302, 310, 318 and 326 can comprise a multilayer combination of titanium nitride, tungsten, and titanium nitride as mentioned above, the first conducting material being different than the second conducting material. Other combinations of materials can be utilized. These first and second conducting materials can be deposited using, for example, one or more of chemical vapor deposition (CVD), physical vapor deposition (PVD), and atomic layer deposition (ALD) processes.layers - The materials of the switch element in
308, 312 and 324 can comprise materials for an ovonic threshold switch element, such as those described above. In embodiments in which the programmable memory element comprises phase change material, the layers of materials of thelayers 308, 312 and 324 can be deposited by physical vapor deposition (PVD), sputtering, or a magnetron-sputtering method with source gas(es) of Ar, N2, and/or He, etc. at the pressure of 1 mTorr˜100 mTorr, for example. Alternatively, the layer also can be formed using chemical vapor deposition (CVD) and atomic layer deposition (ALD).switch element - The materials of the barrier layer in
306, 314 and 322 can comprise a variety of barrier materials selected in accordance with the programmable resistance memory element. For a phase change memory element, a suitable barrier material can be titanium nitride. Alternative embodiments can comprise carbon varieties, including carbon nanotubes and graphene. Also, material such as silicon carbide and other conductive barrier materials can be utilized. These materials of the barrier layer can be deposited using, for example, one or more of chemical vapor deposition (CVD), physical vapor deposition (PVD), and atomic layer deposition (ALD) processes.layers - The materials of the programmable memory element in
304, 316 and 320 can comprise a variety of phase change material. Example phase change materials include chalcogenide-based materials such as alloys of: Ga/Sb, In/Sb, In/Se, Sb/Te, Ge/Te, Ge/Sb/Te, In/Sb/Te, Ga/Se/Te, Sn/Sb/Te, In/Sb/Ge, Ag/In/Sb/Te, Ge/Sn/Sb/Te, Ge/Sb/Se/Te and Te/Ge/Sb/S. These materials of the programmable memory element can be deposited using, for example, one or more of chemical vapor deposition (CVD), physical vapor deposition (PVD), and atomic layer deposition (ALD) processes.layers -
FIG. 4A illustrates a stage in manufacturing after patterning thefirst stack 300 to define an array of holes through the stack to the substrate in this embodiment. The array of holes includes a plurality of 402, 404, 406, 408, 410, 412, 414, 416 and 418.first holes FIGS. 4B, 4C , and 4D illustrate the X-Y layouts of the first layer of thefirst conducting material 302, the first layer of materials of theprogrammable memory element 304 and the first layer of asecond conducting material 310, respectively. As illustrated inFIG. 4B , the array of holes is formed using afirst hole pattern 424 to define the plurality of 402, 404, 406, 408, 410, 412, 414, 416 and 418. The first hole pattern illustrated infirst holes FIG. 4B is a circle; however, other hole pattern shapes, such as a square or a polygon, can also be used. The first pattern has alength 420 in the first direction and awidth 422 in the second direction. The first pattern defines first holes withlengths 420 in the first direction andwidths 422 in the second direction. In this embodiment, thelength 420 in the first direction and thewidth 422 in the second direction are about equal. The patterning of the plurality of first holes can be accomplished by a lithography process of depositing a photoresist on the first stack, exposing a first pattern in the photoresist, removing areas of exposed photoresist, etching areas not protected by photoresist, and removing the photoresist after etching. -
FIGS. 5A, 5B and 5C illustrate the X-Y layouts of the first layer of thefirst conducting material 302, the first layer of materials of theprogrammable memory element 304 and the first layer of asecond conducting material 310, respectively, during (before completion) the process of lateral etching through the plurality of first holes selective for the first layer of materials of theprogrammable memory element 304, and not for the second layer of materials of theprogrammable memory element 316, and not for the third layer of materials of theprogrammable memory element 320. The selective etching process does not etch (at least not substantially) the layers of the first conducting material or the layers of the second conducting material. As illustrated inFIG. 5 , the etching process creates 502, 504, 506, 508, 510, 512, 514, 516 and 518 in the first layer of materials of thebigger holes programmable memory element 304 compared to the 402, 404, 406, 408, 410, 412, 414, 416 and 418. A reactive-ion etching process can be used to etch layers of materials of the programmable memory element.first holes - The first layer of materials of the
barrier layer 306, the first layer of materials of theswitch element 308, the second layer of materials of theswitch element 312, the second layer of materials of thebarrier layer 314, the third layer of materials of thebarrier layer 322 and the third layer of materials of theswitch element 324 are also laterally etched with the layers of materials of the 304, 316 and 320. In some embodiments, the layers of materials of the programmable memory element, the layers of materials of the barrier layer and the layers of materials of the switch element etch at the same rate. In some embodiments, the layers of materials of the programmable memory element, the layers of materials of the barrier layer and the layers of materials of the switch element etch at different rates, and the manufacturing process is modified such as by using multiple etch chemistries for lateral etching selective for the materials of the programmable memory element to ensure that the memory cells have more or less even side surfaces.programmable memory element -
FIGS. 6A, 6B and 6C illustrate the X-Y layouts of the first layer of thefirst conducting material 302, the first layer of materials of theprogrammable memory element 304 and the first layer of asecond conducting material 310, respectively, after completion of the selective lateral etching through the plurality of first holes of the first layer of materials of theprogrammable memory element 304, that does not remove the second layer of materials of theprogrammable memory element 316, and does not remove the third layer of materials of theprogrammable memory element 320. Upon completion of the lateral etch in this stage, memory cell pillars, separated from one another, are left by the perimeter of the lateral etch. The memory cell pillars provide a first level ofmemory cells 600 including 602, 604, 606 and 608, formed as the result of the etching process. Similarly, a second level of memory cells and a third level of memory cells are formed in the second layer of materials of thememory cells programmable memory element 316 and the third layer of materials of theprogrammable memory element 320, respectively. -
FIGS. 7A, 7B and 7C illustrate the X-Y layouts of the first layer of thefirst conducting material 302, the first level ofmemory cells 600 and the first layer of asecond conducting material 310, respectively, after forming a first insulatingfill 720 in the first holes and the etched regions around the memory cells. The insulating fill can be formed by a deposition of silicon oxide, or other insulating fill materials suitable for the cross-point architecture. Other low dielectric constant (low-κ) dielectrics can be used as well. The formation of the first insulating fill can be implemented using a spin-on process, CVD, ALD, PVD, LPCVD, and HDPCVD, for example. -
FIGS. 8A, 8B and 8C illustrate a stage in manufacturing after patterning to form an array of second holes including a plurality of 802, 804, 806, 808, 810, 812, 814, 816 and 818, aligned with the array of first holes.second holes FIGS. 8A, 8B, and 8C illustrate the X-Y layouts of the first layer of thefirst conducting material 302, the first level ofmemory cells 600 and the first layer of asecond conducting material 310, respectively. As illustrated inFIG. 8A , the array of second holes can use asecond hole pattern 824 to define the plurality of 802, 804, 806, 808, 810, 812, 814, 816 and 818 having an elliptical or oblong shape. Thesecond holes second hole pattern 824 has a length 820 (major axis) in the first direction that is approximately equal to the length of thefirst hole pattern 424 and a width 822 (minor axis) in the second direction that is shorter than the width of thefirst hole pattern 424. Thelength 820 of thesecond hole pattern 824 is longer than thewidth 822 of thesecond hole pattern 824. The second pattern defines second holes with lengths 820 (major axes) in the first direction and widths 822 (minor axes) in the second direction, the lengths of the second holes being longer than the widths of the second holes. The patterning of the plurality of second holes can be done by a lithography process. The second holes are patterned between the memory cells as illustrated inFIG. 8B . -
FIGS. 9A, 9B and 9C illustrate a stage in manufacturing after selective lateral etching of thefirst conducting material 302 through the 802, 804, 806, 808, 810, 812, 814, 816 and 818 to form a plurality of first access lines (e.g. 910, 912).second holes FIGS. 9A, 9B and 9C illustrate the X-Y layouts of a firstaccess line layer 900 formed from thefirst conducting material 302 including first access lines having sides defined by the perimeter of the selective lateral etch, the first layer of materials of theprogrammable memory element 304 and the first layer of asecond conducting material 310. The selective etching process does not etch the memory cells or the layers of the second conducting material, as the second conducting material and the materials in the memory cells are different than the first conducting material. A reactive-ion etching process can be used to etch layers of materials of thefirst conducting material 302. - As illustrated in
FIG. 9A , as the etching process takes place through second holes with lengths in the first direction longer than the widths in the second direction, a plurality of first access lines with alternating wide and narrow regions are formed as a result of the etching process. For example, the firstaccess line layer 900 includes thefirst access line 910 and thefirst access line 912. Thefirst access line 910 has anarrow region 902, awide region 904, anarrow region 906, awide region 908 and anarrow region 911 in series. -
FIGS. 10A, 10B and 10C illustrate a stage in manufacturing after forming a second insulatingfill 1020 in the second holes.FIGS. 10A, 10B and 10C illustrate the X-Y layouts of the firstaccess line layer 900, the first level ofmemory cells 600 and the first layer of asecond conducting material 310, respectively, after forming the second insulatingfill 1020 in the second holes and the etched regions around the first access lines. The second insulating fill can be formed by a deposition of silicon oxide, or other insulating fill materials suitable for the cross-point architecture. Other low dielectric constant (low-κ) dielectrics can be used as well. The formation of the second insulating fill can be implemented using a spin-on process, CVD, ALD, PVD, LPCVD, and HDPCVD, for example. -
FIGS. 11A, 11B and 11C illustrate a stage in manufacturing after patterning an array of third holes aligned with the array of first holes, including a plurality of 1102, 1104, 1106, 1108, 1110, 1112, 1114, 1116 and 1118.third holes FIGS. 11A, 11B, and 11C illustrate the X-Y layouts of the firstaccess line layer 900, the first level ofmemory cells 600 and the first layer of asecond conducting material 310, respectively. As illustrated inFIG. 11A , athird hole pattern 1124 can be used to define the plurality of 1102, 1104, 1106, 1108, 1110, 1112, 1114, 1116 and 1118. Thethird holes third hole pattern 1124 has a length 1120 (minor axis) in the first direction that is shorter than the length of the first hole pattern and a width 422 (major axis) in the second direction that is approximately equal to the width of thefirst hole pattern 424. Thelength 1120 of thethird hole pattern 1124 is shorter than thewidth 1122 of thethird hole pattern 1124. The third hole pattern defines third holes withlengths 1120 in the first direction andwidths 1122 in the second direction, the lengths of the second holes being shorter minor axes in length dimension) than the widths of the second holes (i.e. major axes in width dimension). The patterning of the plurality of third holes can be accomplished by a lithography process. The third holes are patterned between the memory cells as illustrated inFIG. 11B . -
FIGS. 12A, 12B and 12C illustrate a stage in manufacturing after selective lateral etching of the second conducting material through the 1102, 1104, 1106, 1108, 1110, 1112, 1114, 1116 and 1118 to form a plurality of second access lines including second access lines having sides defined by the perimeter of the selective lateral etch.third holes FIGS. 12A, 12B and 12C illustrate the X-Y layouts of a firstaccess line layer 900, the first level ofmemory cells 600 and a secondaccess line layer 1200 formed from the first layer of thesecond conducting material 310. - The selective etching process does not etch the memory cells or the first access lines, as the first conducting material and the materials in the memory cells are different than the second conducting material. A reactive-ion etching process can be used to etch layers of the second conducting material.
- As illustrated in
FIG. 12C , as the etching process takes place through a third array of holes with lengths in the first direction shorter than the widths in the second direction, a plurality of second access lines with alternating wide and narrow regions are formed as a result of the etching process. For example, the secondaccess line layer 1200 includes thesecond access line 1210 and thesecond access line 1212. Thesecond access line 1210 has a narrow region 1202, a wide region 1204, a narrow region 1206, a wide region 1208 and a narrow region 1211, in series. -
FIGS. 13A, 13B and 13C illustrate a stage in manufacturing after removing the first insulating fill and the second insulating fill by an etching process.FIGS. 13A, 13B and 13C illustrate the X-Y layouts of the firstaccess line layer 900, the first level ofmemory cells 600 and the secondaccess line layer 1200. The removing process exposessurfaces 1310 of the memory cells, first access lines and second access lines. -
FIGS. 14A, 14B and 14C illustrate the X-Y layouts of the firstaccess line layer 900, the first level ofmemory cells 600 and the secondaccess line layer 1200 after lining the exposedsurfaces 1310 with a dielectric material to formdielectric liners 1410. Thedielectric liner 1410 can include dielectric material, having, for example, a dielectric such as SiOx, SiNx, Al2O3, HfO2, ZrO2, La2O3, AlSiO, HfSiO, and ZrSiO, etc., where high-κ dielectrics such as SiNx and HfO2 are preferred in some embodiments. High-κ dielectrics have dielectric constants higher than the dielectric constant of SiO2. The thickness of the high-κ dielectric liner can be in the range of 0.1 nm to 20 nm in some embodiments. Thicknesses in a range of 1 nm to 3 nm are preferred in some embodiments. A dielectric liner can be deposited using highly conforming chemical vapor deposition or atomic layer deposition. Voids can be formed between the memory cells in the structure between the access lines. - In some embodiments, a layer of dielectric material may be deposited on top of the 3D cross-point memory to protect the memory during later fabrication steps, such as back end of line (BEOL) fabrication steps. In some embodiments, the dielectric liners on top of the topmost access line layer can be merged to form a dielectric layer on top of the 3D cross-point memory.
- In some embodiments, after lining the exposed surfaces with a dielectric material to form dielectric liners, a non-high-κ dielectric material can be used to fill the voids. Air gaps can be formed inside the dielectric material between the memory pillars.
- In some embodiments, after selective lateral etching of the second conducting material through the third holes, a high-κ dielectric material can be used to fill the voids crated during the lateral etching process and the third holes.
-
FIG. 15 illustrates an X-Z cross-section view of a stack of memory cells in a 3D cross-point memory fabricated with the example manufacturing process flow described inFIGS. 3-14 . A “stack” of memory cells in an M-level 3D cross-point memory array, such asstack 1500, includes M number of memory cells stacked directly on top of each other. Thestack 1500 includes thememory cell 1501 at the first level, thememory cell 1502 at the second level and thememory cell 1503 at the third level, stacked on top of other another. Thememory cell 1501 comprises aprogrammable memory element 1521, abarrier layer 1522 and aswitch element 1523. Thememory cell 1502 inFIG. 15 comprises aprogrammable memory element 1531, abarrier layer 1532 and aswitch element 1533. Thememory cell 1503 inFIG. 15 comprises aprogrammable memory element 1541, abarrier layer 1542 and aswitch element 1543. -
FIGS. 16A, 16B and 16C illustrate X-Y layouts of the first level ofmemory cells 1602, the second level ofmemory cells 1604 and the third level ofmemory cells 1606, respectively, of thestack 1500 of memory cells inFIG. 15 . The first level ofmemory cells 1602 inFIG. 16A includes thememory cell 1501 fromFIG. 15 . The second level ofmemory cells 1604 inFIG. 16B includes thememory cell 1502 fromFIG. 15 . The third level ofmemory cells 1606 inFIG. 16C includes thememory cell 1503 fromFIG. 15 . For clarity, only the X-Y layouts of programmable memory elements of the memory cells are shown inFIGS. 16A, 16B and 16C . - Referring to
FIG. 15 , the 1501, 1502 and 1503 are at cross-points between two first access line layers (the firstmemory cells access line layer 1702 inFIG. 17A and the first access line layer 1706 inFIG. 17B ) and two second access line layers (the secondaccess line layer 1802 inFIG. 18A and the secondaccess line layer 1806 inFIG. 18B ). Thememory cell 1501 at the first level is interposed between the wide region (wide region 1704 inFIG. 17A ) of thefirst access line 1511 of the firstaccess line layer 1702 inFIG. 17A , and the wide region (wide region 1804 inFIG. 18A ) of thesecond access line 1512 of the secondaccess line layer 1802 inFIG. 18A . Thememory cell 1502 at the second level is interposed between the wide region (wide region 1804 inFIG. 18A ) of thesecond access line 1512 of the secondaccess line layer 1802 inFIG. 18A , and the wide region (wide region 1708 inFIG. 17B ) of thefirst access line 1513 of the first access line layer 1706 inFIG. 17B . Thememory cell 1503 at the third level is interposed between the wide region (wide region 1708 inFIG. 17B ) of thefirst access line 1513 of the first access line layer 1706 inFIG. 17B and the wide region (wide region 1808 inFIG. 18B ) of thesecond access line 1514 of the secondaccess line layer 1806 inFIG. 18B . -
FIG. 19 is a flowchart illustrating a method for manufacturing a 3D cross-point memory with first and second access lines with alternating wide and narrow regions. The method includes forming a first stack of materials at 1901, including layers of a first conducting material, layers of materials of the programmable memory element, layers of materials of the barrier layer, layers of materials of the switch element, and layers of materials of a second conducting material (e.g., thefirst stack 300 inFIG. 3 ). Atstep 1902, a first array of holes including a plurality of first holes (e.g., the 402, 404, 406, 408, 410, 412, 414, 416 and 418 infirst holes FIG. 4 ) are etched through the first stack according to a first hole pattern (e.g., thefirst hole pattern 424 inFIG. 4 ). Atstep 1903, the layers of materials of the programmable memory element, the layers of materials of the barrier layer and the layers of materials of the switch element are selectively laterally etched through the first holes to form an array of memory cells (e.g., the 602, 604, 606 and 608 inmemory cells FIG. 6 ). Atstep 1904, a first insulating fill (e.g., the first insulatingfill 720 inFIG. 7 ) is formed in the first holes. Atstep 1905, a second array of holes including a plurality of second holes (e.g., the 802, 804, 806, 808, 810, 812, 814, 816 and 818 insecond holes FIG. 8 ) defined by a second hole pattern (e.g., thesecond hole pattern 824 inFIG. 8 ) are etched through the first stack. Atstep 1906, the layers of the first conducting material are selectively laterally etched through the second holes to form a plurality of first access lines (e.g., the 910 and 912 infirst access lines FIG. 9 ). Atstep 1907, a second insulating fill (e.g., the second insulatingfill 1020 inFIG. 10 ) is formed in the second holes. Atstep 1908, a third array of holes including a plurality of third holes (e.g., the 1102, 1104, 1106, 1108, 1110, 1112, 1114, 1116 and 1118 inthird holes FIG. 11 ) defined by a third hole pattern (e.g., thethird hole pattern 1124 inFIG. 11 ) are etched through the first stack. Atstep 1909, the layers of the second conducting material are selectively laterally etched through the third holes to form a plurality of second access lines (e.g., the 1210 and 1212 insecond access lines FIG. 12 ). - The method includes forming a plurality of first access lines extending in a first direction, the first access lines having alternating wide regions and narrow regions (e.g., the
910 and 912 infirst access lines FIG. 9 ). - The method includes forming a plurality of second access lines extending in a second direction (e.g., the
1210 and 1212 insecond access lines FIG. 12 ). The second access lines have alternating wide regions and narrow regions. The wide regions in the second access lines of the plurality of second access lines overlay the wide regions in the first access lines of the plurality of first access lines at cross-points between the first and second access lines. - The method includes forming an array of memory cells (e.g., the
602, 604, 606 and 608 inmemory cells FIG. 6 ) disposed in the cross-points between the first and second access lines (e.g.,FIG. 15 ). - The method includes forming first access lines of a first conducting material and forming second access line of a second conducting material, the first material being different than the second material.
- The method includes removing the first insulating fill and the second insulating fill, and exposing surfaces of the memory cells, the plurality of first access lines and the plurality of second access lines, and lining at least one of the exposed surfaces with a dielectric material to form dielectric liners (e.g., the
dielectric liners 1410 inFIG. 14 ). - In some embodiments, the 3D cross-point memory device comprises a plurality of conductor layers stacked along first and second directions where each conductor layer includes conductor lines. A plurality of memory elements are located between the conductor layers. Each conductor line extending in a first direction comprises at least two inflection points or protrusion portions on the side walls of said conductor line extending along a second direction orthogonal to the first direction. The memory elements in the 3D cross-point memory device are separated from each other. In some embodiments, the memory elements are phase change memory material. In some embodiments, each memory element comprises a diamond shape. In some embodiments, each memory element is a pillar with four side walls. There are four inflection points between the four side walls in the memory element pillars. The shape of the inflection points are defined by the selectively laterally etching of the layers of materials of the programmable memory element, the layers of materials of the barrier layer and the layers of materials of the switch element through the first holes.
- Another example manufacturing method comprises forming a stack of a first dummy layer, a memory layer and a second dummy layer; forming holes through the stack; selective etching to remove the partial region of the memory layer and forming a plurality of memory elements; filling in a dielectric material; forming first anisotropic through-holes, each first anisotropic through-hole extending in a first direction; selective etching to remove the partial region of the first dummy layer to connect the first anisotropic through-hole in the same column, and forming a plurality of first conductor lines; filling in the dielectric material; forming second anisotropic through-holes, each second anisotropic through-hole extending in a second direction; and selective etching to remove the partial region of the second dummy layer to connect the second anisotropic through-hole in same row, and forming a plurality of second conductor lines.
-
FIG. 20 shows anintegrated circuit 2050 including a 3Dcross-point memory array 2000 comprising memory cells and first and second access lines with alternating wide and narrow regions, as described herein, formed by a three-hole etch process. A plane androw decoder 2001 is coupled to, and in electrical communication with, a plurality ofword lines 2002, and arranged along rows in the 3Dcross-point memory array 2000. Acolumn decoder 2003 is coupled to, and in electrical communication with, a plurality ofbit lines 2004 arranged along columns in the 3Dcross-point memory array 2000 for reading data from, and writing data to, the memory cells in the 3Dcross-point memory array 2000. Addresses are supplied onbus 2005 to the plane androw decoder 2001 and to thecolumn decoder 2003. Sense amplifiers and other supporting circuitry such as pre-charge circuits, etc., along with data-in structures inblock 2006, are coupled to thecolumn decoder 2003 via thebus 2007. Data is supplied via the data-inline 2011 from input/output ports on theintegrated circuit 2050 or other data sources, to the data-in structures inblock 2006. Data is supplied via the data-out line 2015 from the sense amplifiers inblock 2006 to input/output ports on theintegrated circuit 2050, or to other data destinations internal or external to theintegrated circuit 2050. A bias arrangement state machine is incontrol circuitry 2009, controlling biasingarrangement supply voltages 2008, and the sense circuitry and the data-in structures inblock 2006, for read and write operations. Thecontrol circuitry 2009 can be implemented using special purpose logic, a general purpose processor or a combination thereof, configured to execute the read, write and erase operations. - While the present technology is disclosed by reference to the preferred embodiments and examples detailed above, it is to be understood that these examples are intended in an illustrative rather than in a limiting sense. It is contemplated that modifications and combinations will readily occur to those skilled in the art, which modifications and combinations will be within the spirit of the technology and the scope of the following claims.
Claims (20)
Priority Applications (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US16/233,524 US10818729B2 (en) | 2018-05-17 | 2018-12-27 | Bit cost scalable 3D phase change cross-point memory |
| TW108104675A TWI696269B (en) | 2018-05-17 | 2019-02-12 | Memory and method of manufacturing integrated circuit |
| CN201910115509.3A CN110504271B (en) | 2018-05-17 | 2019-02-15 | Method for manufacturing memory and integrated circuit |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US201862672599P | 2018-05-17 | 2018-05-17 | |
| US16/233,524 US10818729B2 (en) | 2018-05-17 | 2018-12-27 | Bit cost scalable 3D phase change cross-point memory |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20190355790A1 true US20190355790A1 (en) | 2019-11-21 |
| US10818729B2 US10818729B2 (en) | 2020-10-27 |
Family
ID=68533426
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/233,524 Active US10818729B2 (en) | 2018-05-17 | 2018-12-27 | Bit cost scalable 3D phase change cross-point memory |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US10818729B2 (en) |
| CN (1) | CN110504271B (en) |
| TW (1) | TWI696269B (en) |
Cited By (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11158787B2 (en) | 2019-12-17 | 2021-10-26 | Macronix International Co., Ltd. | C—As—Se—Ge ovonic materials for selector devices and memory devices using same |
| US11289540B2 (en) | 2019-10-15 | 2022-03-29 | Macronix International Co., Ltd. | Semiconductor device and memory cell |
| US11362276B2 (en) | 2020-03-27 | 2022-06-14 | Macronix International Co., Ltd. | High thermal stability SiOx doped GeSbTe materials suitable for embedded PCM application |
| US12238919B2 (en) | 2020-09-14 | 2025-02-25 | Changxin Memory Technologies, Inc. | Semiconductor structure and semiconductor structure manufacturing method |
| US12268010B2 (en) * | 2022-03-18 | 2025-04-01 | Macronix International Co., Ltd. | Memory device and method for manufacturing the same |
| US12310031B2 (en) | 2022-07-08 | 2025-05-20 | Macronix International Co., Ltd. | Multi-layer ovonic threshold switch (OTS) for switching devices and memory devices using the same |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN114188320A (en) | 2020-09-14 | 2022-03-15 | 长鑫存储技术有限公司 | Semiconductor structure and method of manufacturing the semiconductor structure |
| WO2022168220A1 (en) * | 2021-02-04 | 2022-08-11 | ユニサンティス エレクトロニクス シンガポール プライベート リミテッド | Memory device using semiconductor element |
| KR20220167926A (en) | 2021-06-15 | 2022-12-22 | 삼성전자주식회사 | Vertical semiconductor devices |
Citations (68)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5194752A (en) * | 1989-05-23 | 1993-03-16 | Kabushiki Kaisha Toshiba | Semiconductor memory device |
| US5214601A (en) * | 1986-12-11 | 1993-05-25 | Mitsubishi Denki Kabushiki Kaisha | Bit line structure for semiconductor memory device including cross-points and multiple interconnect layers |
| US5289037A (en) * | 1991-05-15 | 1994-02-22 | Siemens Aktiengesellschaft | Conductor track configuration for very large-scale integrated circuits |
| US5305252A (en) * | 1990-07-06 | 1994-04-19 | Nec Corporation | Semiconductor memory device having memory cell matrix obliquely arranged with respect to bit lines |
| US5315542A (en) * | 1991-12-02 | 1994-05-24 | Siemens Aktiengesellschaft | Bit line arrangement for integrated circuits |
| US5708621A (en) * | 1995-07-03 | 1998-01-13 | Oki Electric Industry Co., Ltd. | Semiconductor memory with improved word line structure |
| US5802000A (en) * | 1994-06-30 | 1998-09-01 | Nec Corporation | Highly integrated semiconductor device having stepwise bit lines |
| US5864496A (en) * | 1997-09-29 | 1999-01-26 | Siemens Aktiengesellschaft | High density semiconductor memory having diagonal bit lines and dual word lines |
| US5959321A (en) * | 1996-07-31 | 1999-09-28 | Lg Semicon, Ltd. | DRAM matrix of basic organizational units each with pair of capacitors with hexagon shaped planar portion |
| US6043562A (en) * | 1996-01-26 | 2000-03-28 | Micron Technology, Inc. | Digit line architecture for dynamic memory |
| US6185120B1 (en) * | 1998-04-09 | 2001-02-06 | Nec Corporation | Semiconductor memory device |
| US6222758B1 (en) * | 1999-12-07 | 2001-04-24 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device having at least two layers of bit lines |
| US6240006B1 (en) * | 1998-06-10 | 2001-05-29 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device having reduced interconnection resistance |
| US6282113B1 (en) * | 1999-09-29 | 2001-08-28 | International Business Machines Corporation | Four F-squared gapless dual layer bitline DRAM array architecture |
| US6898109B2 (en) * | 2001-11-20 | 2005-05-24 | Matsushita Electric Industrial Co., Ltd. | Semiconductor memory device in which bit lines connected to dynamic memory cells extend left and right of sense amplifier column |
| US7064051B2 (en) * | 2003-09-29 | 2006-06-20 | Samsung Electronics Co., Ltd. | Method of forming self-aligned contact pads of non-straight type semiconductor memory device |
| US7119389B2 (en) * | 2002-07-08 | 2006-10-10 | Samsung Electronics Co., Ltd. | Dynamic random access memory cells having laterally offset storage nodes |
| US7120046B1 (en) * | 2005-05-13 | 2006-10-10 | Micron Technology, Inc. | Memory array with surrounding gate access transistors and capacitors with global and staggered local bit lines |
| US20060284259A1 (en) * | 2005-06-16 | 2006-12-21 | Jung-Hyeon Lee | Semiconductor device and method of manufacturing the same |
| US7176512B2 (en) * | 2003-08-16 | 2007-02-13 | Samsung Electronics Co., Ltd. | Semiconductor memory device having high electrical performance and mask and photolithography friendliness |
| US7265041B2 (en) * | 2005-12-19 | 2007-09-04 | Micrel, Inc. | Gate layouts for transistors |
| US7307889B2 (en) * | 2004-04-08 | 2007-12-11 | Renesas Technology Corp. | Semiconductor memory |
| US7326993B2 (en) * | 2003-07-15 | 2008-02-05 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory and method for fabricating the same |
| US7348640B2 (en) * | 2004-03-17 | 2008-03-25 | Sanyo Electric Company, Ltd. | Memory device |
| US20080304308A1 (en) * | 2005-12-12 | 2008-12-11 | Hitachi Global Storage Technologies Netherlands B.V. | Unipolar resistance random access memory (rram) device and vertically stacked architecture |
| US7492033B2 (en) * | 2005-11-25 | 2009-02-17 | Elpida Memory Inc. | Semiconductor memory device |
| US7675770B2 (en) * | 2005-02-09 | 2010-03-09 | Elpida Memory, Inc. | Phase change memory device |
| US7742330B2 (en) * | 2004-05-25 | 2010-06-22 | Renesas Technology Corp. | Semiconductor device |
| US7773412B2 (en) * | 2006-05-22 | 2010-08-10 | Micron Technology, Inc. | Method and apparatus for providing a non-volatile memory with reduced cell capacitive coupling |
| US20110017971A1 (en) * | 2009-07-23 | 2011-01-27 | Samsung Electronics Co., Ltd. | Integrated circuit devices including low-resistivity conductive patterns in recessed regions |
| US20110086483A1 (en) * | 2005-03-22 | 2011-04-14 | Samsung Electronics Co., Ltd. | Non-volatile memory device for 2-bit operation and method of fabricating the same |
| US8026604B2 (en) * | 2006-09-14 | 2011-09-27 | Samsung Electronics Co., Ltd. | Semiconductor devices having contact holes including protrusions exposing contact pads |
| US20110242885A1 (en) * | 2010-04-05 | 2011-10-06 | Mosaid Technologies Incorporated | Three-dimensional phase change memory |
| US8054674B2 (en) * | 2007-05-10 | 2011-11-08 | Sharp Kabushiki Kaisha | Variable resistive element, manufacturing method for same, and non-volatile semiconductor memory device |
| US20110305068A1 (en) * | 2010-06-10 | 2011-12-15 | Sony Corporation | Resistance random access change memory device |
| US8149609B2 (en) * | 2009-03-23 | 2012-04-03 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device |
| US8258496B2 (en) * | 2008-04-17 | 2012-09-04 | Kabushiki Kaisha Toshiba | Semiconductor integrated circuit device having memory cells disposed at cross point of metal lines and method for fabricating the same |
| US8385112B2 (en) * | 2007-04-03 | 2013-02-26 | Micron Technology, Inc. | Variable resistance memory with lattice array using enclosing transistors |
| US8394680B2 (en) * | 2009-07-31 | 2013-03-12 | Hynix Semiconductor Inc | Layout for semiconductor device and method of fabricating the semiconductor device |
| US8467229B2 (en) * | 2010-11-24 | 2013-06-18 | Panasonic Corporation | Variable resistance nonvolatile memory device |
| US8471318B2 (en) * | 2009-04-08 | 2013-06-25 | Hynix Semiconductor Inc. | Semiconductor device and method for forming using the same |
| US8471297B2 (en) * | 2010-08-02 | 2013-06-25 | Kabushiki Kaisha Toshiba | Semiconductor memory device and method of manufacturing the same |
| US8513773B2 (en) * | 2011-02-02 | 2013-08-20 | Semiconductor Energy Laboratory Co., Ltd. | Capacitor and semiconductor device including dielectric and N-type semiconductor |
| US8633544B2 (en) * | 2005-08-30 | 2014-01-21 | Halo Lsi, Inc. | Twin MONOS array for high speed application |
| US8697570B2 (en) * | 2010-02-17 | 2014-04-15 | Samsung Electronics Co., Ltd. | Semiconductor device including contact plug and method of manufacturing the same |
| US8729523B2 (en) * | 2012-08-31 | 2014-05-20 | Micron Technology, Inc. | Three dimensional memory array architecture |
| US8742261B2 (en) * | 2011-08-31 | 2014-06-03 | Shih Hua Technology Ltd. | Transparent conductive film and touch panel using the same |
| US8791506B2 (en) * | 2006-08-28 | 2014-07-29 | Micron Technology, Inc. | Semiconductor devices, assemblies and constructions |
| US8841648B2 (en) * | 2010-10-14 | 2014-09-23 | Sandisk 3D Llc | Multi-level memory arrays with memory cells that employ bipolar storage elements and methods of forming the same |
| US8848424B2 (en) * | 2011-11-22 | 2014-09-30 | Panasonic Corporation | Variable resistance nonvolatile memory device, and accessing method for variable resistance nonvolatile memory device |
| US8865589B2 (en) * | 2012-02-22 | 2014-10-21 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method of semiconductor device |
| US8946077B2 (en) * | 2013-01-22 | 2015-02-03 | Samsung Electronics Co., Ltd. | Method of manufacturing a semiconductor device |
| US8951862B2 (en) * | 2012-01-10 | 2015-02-10 | Macronix International Co., Ltd. | Damascene word line |
| US8977988B2 (en) * | 2013-04-09 | 2015-03-10 | United Microelectronics Corp. | Method of optical proximity correction for modifying line patterns and integrated circuits with line patterns modified by the same |
| US8987098B2 (en) * | 2012-06-19 | 2015-03-24 | Macronix International Co., Ltd. | Damascene word line |
| US9064746B2 (en) * | 2011-11-09 | 2015-06-23 | Skyworks Solutions, Inc. | Devices and methods related to field-effect transistor structures for radio-frequency applications |
| US9218864B1 (en) * | 2014-10-04 | 2015-12-22 | Ge Yi | Magnetoresistive random access memory cell and 3D memory cell array |
| US9245603B2 (en) * | 2013-10-21 | 2016-01-26 | Macronix International Co., Ltd. | Integrated circuit and operating method for the same |
| US9281019B2 (en) * | 2012-12-10 | 2016-03-08 | Samsung Electronics Co., Ltd. | Three-dimensional semiconductor devices |
| US9330960B2 (en) * | 2013-06-10 | 2016-05-03 | Samsung Electronics Co., Ltd. | Semiconductor devices including capacitors |
| US9721961B2 (en) * | 2015-05-29 | 2017-08-01 | Kabushiki Kaisha Toshiba | Semiconductor memory device |
| US9768115B2 (en) * | 2014-05-21 | 2017-09-19 | Samsung Electronics Co., Ltd. | Semiconductor devices having nonlinear bitline structures |
| US9853031B1 (en) * | 2016-08-12 | 2017-12-26 | Samsung Electronics Co., Ltd. | Semiconductor device |
| US10269433B2 (en) * | 2017-09-19 | 2019-04-23 | Toshiba Memory Corporation | Memory device |
| US10319726B2 (en) * | 2016-11-04 | 2019-06-11 | Samsung Electronics Co., Ltd. | Semiconductor device |
| US10388601B2 (en) * | 2015-08-28 | 2019-08-20 | Micron Technology, Inc. | Semiconductor devices including conductive lines and methods of forming the semiconductor devices |
| US10475815B2 (en) * | 2013-09-09 | 2019-11-12 | Tacho Holdings, Llc | Three dimension integrated circuits employing thin film transistors |
| US10706903B2 (en) * | 2016-05-31 | 2020-07-07 | Sony Corporation | Nonvolatile memory cell, memory cell unit, and information writing method, and electronic apparatus |
Family Cites Families (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6579760B1 (en) | 2002-03-28 | 2003-06-17 | Macronix International Co., Ltd. | Self-aligned, programmable phase change memory |
| US6643159B2 (en) | 2002-04-02 | 2003-11-04 | Hewlett-Packard Development Company, L.P. | Cubic memory array |
| US7420242B2 (en) | 2005-08-31 | 2008-09-02 | Macronix International Co., Ltd. | Stacked bit line dual word line nonvolatile memory |
| US8173987B2 (en) | 2009-04-27 | 2012-05-08 | Macronix International Co., Ltd. | Integrated circuit 3D phase change memory array and manufacturing method |
| US20130094273A1 (en) | 2010-04-06 | 2013-04-18 | Wei-Chih Chien | 3d memory and decoding technologies |
| TWI530953B (en) | 2012-11-15 | 2016-04-21 | 旺宏電子股份有限公司 | 3d memory and decoding technologies |
| US8964442B2 (en) | 2013-01-14 | 2015-02-24 | Macronix International Co., Ltd. | Integrated circuit 3D phase change memory array and manufacturing method |
| US9691981B2 (en) | 2013-05-22 | 2017-06-27 | Micron Technology, Inc. | Memory cell structures |
| US9397110B2 (en) | 2014-05-21 | 2016-07-19 | Macronix International Co., Ltd. | 3D independent double gate flash memory |
| US9589979B2 (en) | 2014-11-19 | 2017-03-07 | Macronix International Co., Ltd. | Vertical and 3D memory devices and methods of manufacturing the same |
| US9825052B2 (en) * | 2015-07-09 | 2017-11-21 | Macronix International Co., Ltd. | Memory device and method of forming the same |
| US9735151B1 (en) | 2016-03-24 | 2017-08-15 | Western Digital Technologies, Inc. | 3D cross-point memory device |
-
2018
- 2018-12-27 US US16/233,524 patent/US10818729B2/en active Active
-
2019
- 2019-02-12 TW TW108104675A patent/TWI696269B/en active
- 2019-02-15 CN CN201910115509.3A patent/CN110504271B/en active Active
Patent Citations (69)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5214601A (en) * | 1986-12-11 | 1993-05-25 | Mitsubishi Denki Kabushiki Kaisha | Bit line structure for semiconductor memory device including cross-points and multiple interconnect layers |
| US5194752A (en) * | 1989-05-23 | 1993-03-16 | Kabushiki Kaisha Toshiba | Semiconductor memory device |
| US5305252A (en) * | 1990-07-06 | 1994-04-19 | Nec Corporation | Semiconductor memory device having memory cell matrix obliquely arranged with respect to bit lines |
| US5289037A (en) * | 1991-05-15 | 1994-02-22 | Siemens Aktiengesellschaft | Conductor track configuration for very large-scale integrated circuits |
| US5315542A (en) * | 1991-12-02 | 1994-05-24 | Siemens Aktiengesellschaft | Bit line arrangement for integrated circuits |
| US5802000A (en) * | 1994-06-30 | 1998-09-01 | Nec Corporation | Highly integrated semiconductor device having stepwise bit lines |
| US5708621A (en) * | 1995-07-03 | 1998-01-13 | Oki Electric Industry Co., Ltd. | Semiconductor memory with improved word line structure |
| US6043562A (en) * | 1996-01-26 | 2000-03-28 | Micron Technology, Inc. | Digit line architecture for dynamic memory |
| US5959321A (en) * | 1996-07-31 | 1999-09-28 | Lg Semicon, Ltd. | DRAM matrix of basic organizational units each with pair of capacitors with hexagon shaped planar portion |
| US5864496A (en) * | 1997-09-29 | 1999-01-26 | Siemens Aktiengesellschaft | High density semiconductor memory having diagonal bit lines and dual word lines |
| US6185120B1 (en) * | 1998-04-09 | 2001-02-06 | Nec Corporation | Semiconductor memory device |
| US6240006B1 (en) * | 1998-06-10 | 2001-05-29 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device having reduced interconnection resistance |
| US6282113B1 (en) * | 1999-09-29 | 2001-08-28 | International Business Machines Corporation | Four F-squared gapless dual layer bitline DRAM array architecture |
| US6222758B1 (en) * | 1999-12-07 | 2001-04-24 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device having at least two layers of bit lines |
| US6898109B2 (en) * | 2001-11-20 | 2005-05-24 | Matsushita Electric Industrial Co., Ltd. | Semiconductor memory device in which bit lines connected to dynamic memory cells extend left and right of sense amplifier column |
| US7119389B2 (en) * | 2002-07-08 | 2006-10-10 | Samsung Electronics Co., Ltd. | Dynamic random access memory cells having laterally offset storage nodes |
| US7326993B2 (en) * | 2003-07-15 | 2008-02-05 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory and method for fabricating the same |
| US7176512B2 (en) * | 2003-08-16 | 2007-02-13 | Samsung Electronics Co., Ltd. | Semiconductor memory device having high electrical performance and mask and photolithography friendliness |
| US7064051B2 (en) * | 2003-09-29 | 2006-06-20 | Samsung Electronics Co., Ltd. | Method of forming self-aligned contact pads of non-straight type semiconductor memory device |
| US7348640B2 (en) * | 2004-03-17 | 2008-03-25 | Sanyo Electric Company, Ltd. | Memory device |
| US7307889B2 (en) * | 2004-04-08 | 2007-12-11 | Renesas Technology Corp. | Semiconductor memory |
| US7742330B2 (en) * | 2004-05-25 | 2010-06-22 | Renesas Technology Corp. | Semiconductor device |
| US8363464B2 (en) * | 2004-05-25 | 2013-01-29 | Renesas Electronics Corporation | Semiconductor device |
| US7675770B2 (en) * | 2005-02-09 | 2010-03-09 | Elpida Memory, Inc. | Phase change memory device |
| US20110086483A1 (en) * | 2005-03-22 | 2011-04-14 | Samsung Electronics Co., Ltd. | Non-volatile memory device for 2-bit operation and method of fabricating the same |
| US7120046B1 (en) * | 2005-05-13 | 2006-10-10 | Micron Technology, Inc. | Memory array with surrounding gate access transistors and capacitors with global and staggered local bit lines |
| US20060284259A1 (en) * | 2005-06-16 | 2006-12-21 | Jung-Hyeon Lee | Semiconductor device and method of manufacturing the same |
| US8633544B2 (en) * | 2005-08-30 | 2014-01-21 | Halo Lsi, Inc. | Twin MONOS array for high speed application |
| US7492033B2 (en) * | 2005-11-25 | 2009-02-17 | Elpida Memory Inc. | Semiconductor memory device |
| US20080304308A1 (en) * | 2005-12-12 | 2008-12-11 | Hitachi Global Storage Technologies Netherlands B.V. | Unipolar resistance random access memory (rram) device and vertically stacked architecture |
| US7265041B2 (en) * | 2005-12-19 | 2007-09-04 | Micrel, Inc. | Gate layouts for transistors |
| US7773412B2 (en) * | 2006-05-22 | 2010-08-10 | Micron Technology, Inc. | Method and apparatus for providing a non-volatile memory with reduced cell capacitive coupling |
| US8791506B2 (en) * | 2006-08-28 | 2014-07-29 | Micron Technology, Inc. | Semiconductor devices, assemblies and constructions |
| US8026604B2 (en) * | 2006-09-14 | 2011-09-27 | Samsung Electronics Co., Ltd. | Semiconductor devices having contact holes including protrusions exposing contact pads |
| US8385112B2 (en) * | 2007-04-03 | 2013-02-26 | Micron Technology, Inc. | Variable resistance memory with lattice array using enclosing transistors |
| US8054674B2 (en) * | 2007-05-10 | 2011-11-08 | Sharp Kabushiki Kaisha | Variable resistive element, manufacturing method for same, and non-volatile semiconductor memory device |
| US8258496B2 (en) * | 2008-04-17 | 2012-09-04 | Kabushiki Kaisha Toshiba | Semiconductor integrated circuit device having memory cells disposed at cross point of metal lines and method for fabricating the same |
| US8149609B2 (en) * | 2009-03-23 | 2012-04-03 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device |
| US8471318B2 (en) * | 2009-04-08 | 2013-06-25 | Hynix Semiconductor Inc. | Semiconductor device and method for forming using the same |
| US20110017971A1 (en) * | 2009-07-23 | 2011-01-27 | Samsung Electronics Co., Ltd. | Integrated circuit devices including low-resistivity conductive patterns in recessed regions |
| US8394680B2 (en) * | 2009-07-31 | 2013-03-12 | Hynix Semiconductor Inc | Layout for semiconductor device and method of fabricating the semiconductor device |
| US8697570B2 (en) * | 2010-02-17 | 2014-04-15 | Samsung Electronics Co., Ltd. | Semiconductor device including contact plug and method of manufacturing the same |
| US20110242885A1 (en) * | 2010-04-05 | 2011-10-06 | Mosaid Technologies Incorporated | Three-dimensional phase change memory |
| US20110305068A1 (en) * | 2010-06-10 | 2011-12-15 | Sony Corporation | Resistance random access change memory device |
| US8471297B2 (en) * | 2010-08-02 | 2013-06-25 | Kabushiki Kaisha Toshiba | Semiconductor memory device and method of manufacturing the same |
| US8841648B2 (en) * | 2010-10-14 | 2014-09-23 | Sandisk 3D Llc | Multi-level memory arrays with memory cells that employ bipolar storage elements and methods of forming the same |
| US8467229B2 (en) * | 2010-11-24 | 2013-06-18 | Panasonic Corporation | Variable resistance nonvolatile memory device |
| US8513773B2 (en) * | 2011-02-02 | 2013-08-20 | Semiconductor Energy Laboratory Co., Ltd. | Capacitor and semiconductor device including dielectric and N-type semiconductor |
| US8742261B2 (en) * | 2011-08-31 | 2014-06-03 | Shih Hua Technology Ltd. | Transparent conductive film and touch panel using the same |
| US9064746B2 (en) * | 2011-11-09 | 2015-06-23 | Skyworks Solutions, Inc. | Devices and methods related to field-effect transistor structures for radio-frequency applications |
| US8848424B2 (en) * | 2011-11-22 | 2014-09-30 | Panasonic Corporation | Variable resistance nonvolatile memory device, and accessing method for variable resistance nonvolatile memory device |
| US8951862B2 (en) * | 2012-01-10 | 2015-02-10 | Macronix International Co., Ltd. | Damascene word line |
| US8865589B2 (en) * | 2012-02-22 | 2014-10-21 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method of semiconductor device |
| US8987098B2 (en) * | 2012-06-19 | 2015-03-24 | Macronix International Co., Ltd. | Damascene word line |
| US8729523B2 (en) * | 2012-08-31 | 2014-05-20 | Micron Technology, Inc. | Three dimensional memory array architecture |
| US9281019B2 (en) * | 2012-12-10 | 2016-03-08 | Samsung Electronics Co., Ltd. | Three-dimensional semiconductor devices |
| US8946077B2 (en) * | 2013-01-22 | 2015-02-03 | Samsung Electronics Co., Ltd. | Method of manufacturing a semiconductor device |
| US8977988B2 (en) * | 2013-04-09 | 2015-03-10 | United Microelectronics Corp. | Method of optical proximity correction for modifying line patterns and integrated circuits with line patterns modified by the same |
| US9330960B2 (en) * | 2013-06-10 | 2016-05-03 | Samsung Electronics Co., Ltd. | Semiconductor devices including capacitors |
| US10475815B2 (en) * | 2013-09-09 | 2019-11-12 | Tacho Holdings, Llc | Three dimension integrated circuits employing thin film transistors |
| US9245603B2 (en) * | 2013-10-21 | 2016-01-26 | Macronix International Co., Ltd. | Integrated circuit and operating method for the same |
| US9768115B2 (en) * | 2014-05-21 | 2017-09-19 | Samsung Electronics Co., Ltd. | Semiconductor devices having nonlinear bitline structures |
| US9218864B1 (en) * | 2014-10-04 | 2015-12-22 | Ge Yi | Magnetoresistive random access memory cell and 3D memory cell array |
| US9721961B2 (en) * | 2015-05-29 | 2017-08-01 | Kabushiki Kaisha Toshiba | Semiconductor memory device |
| US10388601B2 (en) * | 2015-08-28 | 2019-08-20 | Micron Technology, Inc. | Semiconductor devices including conductive lines and methods of forming the semiconductor devices |
| US10706903B2 (en) * | 2016-05-31 | 2020-07-07 | Sony Corporation | Nonvolatile memory cell, memory cell unit, and information writing method, and electronic apparatus |
| US9853031B1 (en) * | 2016-08-12 | 2017-12-26 | Samsung Electronics Co., Ltd. | Semiconductor device |
| US10319726B2 (en) * | 2016-11-04 | 2019-06-11 | Samsung Electronics Co., Ltd. | Semiconductor device |
| US10269433B2 (en) * | 2017-09-19 | 2019-04-23 | Toshiba Memory Corporation | Memory device |
Cited By (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11289540B2 (en) | 2019-10-15 | 2022-03-29 | Macronix International Co., Ltd. | Semiconductor device and memory cell |
| US11158787B2 (en) | 2019-12-17 | 2021-10-26 | Macronix International Co., Ltd. | C—As—Se—Ge ovonic materials for selector devices and memory devices using same |
| US11362276B2 (en) | 2020-03-27 | 2022-06-14 | Macronix International Co., Ltd. | High thermal stability SiOx doped GeSbTe materials suitable for embedded PCM application |
| US12238919B2 (en) | 2020-09-14 | 2025-02-25 | Changxin Memory Technologies, Inc. | Semiconductor structure and semiconductor structure manufacturing method |
| US12268010B2 (en) * | 2022-03-18 | 2025-04-01 | Macronix International Co., Ltd. | Memory device and method for manufacturing the same |
| US12310031B2 (en) | 2022-07-08 | 2025-05-20 | Macronix International Co., Ltd. | Multi-layer ovonic threshold switch (OTS) for switching devices and memory devices using the same |
Also Published As
| Publication number | Publication date |
|---|---|
| CN110504271A (en) | 2019-11-26 |
| TW201947740A (en) | 2019-12-16 |
| TWI696269B (en) | 2020-06-11 |
| US10818729B2 (en) | 2020-10-27 |
| CN110504271B (en) | 2021-08-13 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10818729B2 (en) | Bit cost scalable 3D phase change cross-point memory | |
| US10950786B2 (en) | Layer cost scalable 3D phase change cross-point memory | |
| US11751407B2 (en) | 3D memory with confined cell | |
| US9972660B2 (en) | 3D phase change memory with high endurance | |
| US10593875B2 (en) | Self-aligned 3D memory with confined cell | |
| US9659998B1 (en) | Memory having an interlayer insulating structure with different thermal resistance | |
| US7045383B2 (en) | Method for making tapered opening for programmable resistance memory element | |
| CN1967897B (en) | Method for forming tube-type phase change memory | |
| CN108281546B (en) | Replacement material process for forming cross-point memory | |
| US7655941B2 (en) | Phase change memory device and method for fabricating the same | |
| US20060108667A1 (en) | Method for manufacturing a small pin on integrated circuits or other devices | |
| CN101685827A (en) | Storage device and manufacturing method thereof | |
| CN102714142A (en) | Apparatus and methods of forming memory lines and structures using double sidewall patterning for four times half pitch relief patterning | |
| US20250248320A1 (en) | Semiconductor memory devices and methods for fabricating the same | |
| JP7725164B2 (en) | Uniform voltage drop across an array of memory devices | |
| US20190273205A1 (en) | ReRAM DEVICE RESISTIVITY CONTROL BY OXIDIZED ELECTRODE | |
| TW202333156A (en) | Memory device and method of forming the same and integrated circuit |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: MACRONIX INTERNATIONAL CO., LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LUNG, HSIANG-LAN;LAI, ERH-KUN;LEE, MING-HSIU;AND OTHERS;SIGNING DATES FROM 20181204 TO 20181213;REEL/FRAME:047859/0940 |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |