US20170345972A1 - Light emitting diodes and associated methods of manufacturing - Google Patents
Light emitting diodes and associated methods of manufacturing Download PDFInfo
- Publication number
- US20170345972A1 US20170345972A1 US15/679,958 US201715679958A US2017345972A1 US 20170345972 A1 US20170345972 A1 US 20170345972A1 US 201715679958 A US201715679958 A US 201715679958A US 2017345972 A1 US2017345972 A1 US 2017345972A1
- Authority
- US
- United States
- Prior art keywords
- semiconductor material
- indentations
- major surface
- active region
- forming
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H20/00—Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
- H10H20/80—Constructional details
- H10H20/81—Bodies
- H10H20/819—Bodies characterised by their shape, e.g. curved or truncated substrates
- H10H20/821—Bodies characterised by their shape, e.g. curved or truncated substrates of the light-emitting regions, e.g. non-planar junctions
-
- H01L33/24—
-
- H01L33/007—
-
- H01L33/16—
-
- H01L33/22—
-
- H01L33/32—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H20/00—Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
- H10H20/01—Manufacture or treatment
- H10H20/011—Manufacture or treatment of bodies, e.g. forming semiconductor layers
- H10H20/013—Manufacture or treatment of bodies, e.g. forming semiconductor layers having light-emitting regions comprising only Group III-V materials
- H10H20/0133—Manufacture or treatment of bodies, e.g. forming semiconductor layers having light-emitting regions comprising only Group III-V materials with a substrate not being Group III-V materials
- H10H20/01335—Manufacture or treatment of bodies, e.g. forming semiconductor layers having light-emitting regions comprising only Group III-V materials with a substrate not being Group III-V materials the light-emitting regions comprising nitride materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H20/00—Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
- H10H20/80—Constructional details
- H10H20/81—Bodies
- H10H20/817—Bodies characterised by the crystal structures or orientations, e.g. polycrystalline, amorphous or porous
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H20/00—Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
- H10H20/80—Constructional details
- H10H20/81—Bodies
- H10H20/819—Bodies characterised by their shape, e.g. curved or truncated substrates
- H10H20/82—Roughened surfaces, e.g. at the interface between epitaxial layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H20/00—Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
- H10H20/80—Constructional details
- H10H20/81—Bodies
- H10H20/822—Materials of the light-emitting regions
- H10H20/824—Materials of the light-emitting regions comprising only Group III-V materials, e.g. GaP
- H10H20/825—Materials of the light-emitting regions comprising only Group III-V materials, e.g. GaP containing nitrogen, e.g. GaN
Definitions
- the present technology is directed generally to light emitting diodes (LEDs) and associated methods of manufacturing.
- FIG. 1 is a cross-sectional diagram of a portion of a conventional indium-gallium nitride (InGaN) LED 10 .
- the LED 10 includes a silicon substrate 12 , an optional buffer material 13 (e.g., aluminum nitride), an N-type gallium nitride (GaN) material 14 , an InGaN material 16 , and a P-type GaN material 18 on top of one another in series.
- the LED 10 also includes a first contact 20 on the P-type GaN material 18 and a second contact 22 on the N-type GaN material 14 .
- One drawback of the LED 10 in FIG. 1 is that the surface area of the N-type GaN material 14 is limited, and thus only a limited amount of InGaN material 16 may be formed thereon.
- the limited surface area of the N-type GaN material 14 thus may limit the total power output of the LED 10 .
- the planar surface of the LED 10 may limit the light extraction efficiency of the LED 10 because it is believed that the light extraction efficiency may be generally enhanced via surface texturing and/or roughening. Accordingly, several improvements in increasing the light extraction efficiency of LEDs may be desirable.
- FIG. 1 is a cross-sectional view of a portion of an LED in accordance with the prior art.
- FIGS. 2A-2D are cross-sectional views of a portion of a microelectronic substrate undergoing a process of forming an LED in accordance with embodiments of the technology.
- FIGS. 3A and 3B are examples of top views of a portion of a microelectronic substrate undergoing the process of forming an LED shown in FIGS. 2A-2D in accordance with embodiments of the technology.
- microelectronic substrates having LEDs formed thereon and associated methods of manufacturing are described below.
- the term “microelectronic substrate” is used throughout to include substrates upon which and/or in which microelectronic devices, micromechanical devices, data storage elements, read/write components, and other features are fabricated.
- a person skilled in the relevant art will also understand that the technology may have additional embodiments, and that the technology may be practiced without several of the details of the embodiments described below with reference to FIGS. 2A-3B .
- FIGS. 2A and 2B are cross-sectional views of a portion of a microelectronic substrate 100 undergoing a process of forming an LED in accordance with embodiments of the technology.
- the microelectronic substrate 100 includes a single crystalline silicon (Si) material.
- the microelectronic substrate 100 may include sapphire (Al 2 O 3 ), silicon carbide (SiC), and/or other suitable substrate materials in addition to or in lieu of a silicon material.
- an optional initial stage of the process can include depositing a buffer material 102 (shown in phantom lines for clarity) on a surface 101 of the microelectronic substrate 100 .
- the microelectronic substrate 100 includes a silicon substrate for illustration purposes.
- the microelectronic substrate 100 can also include sapphire (Al 2 O 3 ), silicon carbide (SiC), and/or other suitable substrate materials.
- the buffer material 102 includes aluminum nitride (AlN) formed on the surface 101 via chemical vapor deposition (CVD), atomic layer deposition (ALD), and/or other suitable techniques.
- the buffer material 102 can include aluminum gallium nitride (AlGaN) and/or other suitable buffer materials deposited via spin coating, CVD, ALD, and/or other suitable deposition techniques.
- the buffer material 102 may be omitted.
- the process can then include forming a first semiconductor material on the optional buffer material 102 .
- an N-type GaN material is used as an example of the first semiconductor material.
- the first semiconductor material can include a P-type GaN material and/or other suitable cladding materials.
- Techniques for forming an N-type GaN material 114 can include metal organic CVD (MOCVD), molecular beam epitaxy (MBE), liquid phase epitaxy (LPE), and/or other suitable techniques.
- MOCVD metal organic CVD
- MBE molecular beam epitaxy
- LPE liquid phase epitaxy
- the N-type GaN material 114 has a first surface 114 a proximate to the buffer material 102 and a second surface 114 b opposite the first surface 114 a .
- the second surface 114 b is generally planar at this stage of the process.
- the process can include converting the generally planar second surface 114 b of the N-type GaN material 114 into a textured surface 114 c that is at least partially non-planar.
- converting the generally planar second surface 114 b to the textured surface 114 c can include applying an etchant to the second surface 114 b of the N-type GaN material 114 .
- the etchant can include an aqueous solution that contains at least one of phosphorous acid (H 3 PO 4 ), potassium hydroxide (KOH), and/or other suitable etchant or a mixture thereof.
- the etchant may then react with the N-type GaN material 114 such that a plurality of indentations 116 may be formed relative to the original elevation of the second surface 114 b (shown in phantom in FIG. 2B ).
- the textured surface 114 c can have a roughness greater than that of the second surface 114 b .
- the indentations 116 can individually have sloped surfaces 117 a and 117 b that converge toward the microelectronic substrate 100 .
- the plurality of indentations 116 can have a corrugated profile in FIG. 2B with a variable depth d from the original elevation of the second surface 114 b .
- a root-mean-square (RMS) d RMS of the depth d of the indentations 116 can be about 0.05 microns to about 3 microns, as defined below:
- n is a number of the indentations 116 .
- the RMS of the depth d can have other suitable values.
- the textured surface 114 c may also include at least one generally planar portion (not shown) between two adjacent indentations 116 .
- FIG. 2C is an enlarged schematic view of a portion of a lattice boundary for the N-type GaN material 114 in FIG. 2B .
- the N-type GaN material 114 may include a Wurtzite lattice structure 120 in which layers of Ga and N atoms are bound together in hexagonal cells 118 .
- the N-type GaN material 114 also includes a plurality of defects or dislocations 122 associated with the lattice structure 120 .
- the dislocations 122 may include edge dislocations, screw dislocations, and/or a combination thereof.
- the dislocations 122 and the lattice structure 120 together define the textured surface 114 c of the N-type GaN material 114 .
- atoms e.g., Ga or N atoms
- the etchant preferentially removes materials (e.g., Ga, N, or both) from the dislocations 122 instead of the lattice structure 120 .
- the etchant can at least reduce the number of dislocations 122 at the lattice boundary of the N-type GaN material 114 and can form a lattice plane 128 along the lattice structure 120 .
- the factors may include a thickness of the microelectronic substrate 100 , the period of time the etchant contacts the N-type GaN material 114 , an average percentage of defect of the N-type GaN material 114 , the etchant concentration, an operating temperature, and/or other suitable factors.
- an operator may adjust at least one of the foregoing factors such that the textured surface 114 c is completely non-planar or only partially non-planar.
- the defect characteristics of the N-type GaN material 114 may influence the distribution, overlap, dimensions, and/or other characteristics of the indentations 116 on the textured surface 114 c of the N-type GaN material 114 .
- the operator may control the distribution, overlap, dimensions, and/or other characteristics of the indentations 116 by controlling the defect characteristics of the N-type GaN material 114 by, e.g., annealing the formed N-type GaN material 114 or forming the N-type GaN material 114 with MBE, LPE, and/or other deposition techniques.
- the process can include forming an LED structure 130 on the microelectronic substrate 100 by forming an active region and a second semiconductor material in series on the microelectronic substrate 100 .
- the active region includes an InGaN material and/or an InGaN/GaN multiple quantum wells (hereinafter collectively referred to as the InGaN material 132 ), and the second semiconductor material includes a P-type GaN material 134 (e.g., magnesium doped).
- the InGaN material 132 and the P-type GaN material 134 generally conform to the N-type GaN material 114 .
- At least one of the InGaN material 132 and the P-type GaN material 134 can at least partially coalesce on the N-type GaN material 114 (e.g., by joining neighboring portions of the same material).
- at least one of the InGaN material 132 and the P-type GaN material 134 may have a generally planar surface.
- the process can also include forming a mirror layer (e.g., aluminum, not shown) and a support structure (e.g., a silicon and/or silicon oxide material, not shown) on the LED structure 130 .
- the process can include optionally cleaning the microelectronic substrate 100 with the N-type GaN material 114 with deionized water, a dilute solution of ammonium hydroxide, and/or other suitable cleaning agents.
- forming the LED structure 130 can also include depositing at least one of gallium arsenide (GaAs), aluminum gallium arsenide (AlGaAs), gallium arsenide phosphide (GaAsP), aluminum gallium indium phosphide (AlGaInP), gallium(III) phosphide (GaP), zinc selenide (ZnSe), boron nitride (BN), aluminum nitride (AlN), aluminum gallium nitride (AlGaN), aluminum gallium indium nitride (AlGaInN), and/or other suitable semiconductor materials.
- GaAs gallium arsenide
- AlGaAs aluminum gallium arsenide
- GaAsP gallium arsenide phosphide
- AlGaInP aluminum gallium indium phosphide
- GaP gallium(III) phosphide
- ZnSe zinc selenide
- BN
- FIGS. 3A and 3B are examples of top views of a portion of a microelectronic substrate 100 after converting the second surface 114 b of the N-type GaN material 114 into an at least partially non-planar textured surface.
- the indentations 116 individually include an inverted pyramid shape with a hexagonal base and six sloped triangular surfaces 146 along lattice planes of the N-type GaN material 114 that converge at an apex 144 .
- Two adjacent surfaces 146 form a generally linear edge 142 .
- the indentations 116 can have different sizes (e.g., a base perimeter, a depth, etc.) and may also overlap with one another.
- the indentations 116 can also occupy different amounts of area on the textured surface 114 c .
- the textured surface 114 c of the N-type GaN material 114 is completely non-planar because the indentations 116 occupy generally the entire area of the textured surface 114 c .
- the textured surface 114 c of the N-type GaN material 114 is only partially non-planar as the textured surface 114 c includes planar areas 148 that do not include any indentations 116 .
- the generally planar second surface 114 b of the N-type GaN material 114 may also be converted by utilizing reactive ion etch, physical sputtering, and/or other suitable material removal techniques.
- Such techniques may be integrated with the GaN/InGaN material deposition process (e.g., within a MOCVD chamber) to enable in-situ sequential epitaxial growth/etching/epitaxial growth without breaking vacuum.
- these material removal techniques may be implemented independent of the GaN/InGaN material deposition process.
- Many of the elements of one embodiment may be combined with other embodiments in addition to or in lieu of the elements of the other embodiments. Accordingly, the technology is not limited except as by the appended claims.
Landscapes
- Led Devices (AREA)
- Recrystallisation Techniques (AREA)
Abstract
Description
- This application is a continuation of U.S. application Ser. No. 14/510,914 filed Oct. 9, 2014, now U.S. Pat. No. 9,748,442, which is a divisional of U.S. application Ser. No. 12/703,660 filed Feb. 10, 2010, now U.S. Pat. No. 8,859,305, each of which is incorporated herein by reference in its entirety.
- The present technology is directed generally to light emitting diodes (LEDs) and associated methods of manufacturing.
- Mobile phones, personal digital assistants (PDAs), digital cameras, MP3 players, and other portable electronic devices utilize LEDs for background illumination.
FIG. 1 is a cross-sectional diagram of a portion of a conventional indium-gallium nitride (InGaN)LED 10. As shown inFIG. 1 , theLED 10 includes asilicon substrate 12, an optional buffer material 13 (e.g., aluminum nitride), an N-type gallium nitride (GaN)material 14, an InGaNmaterial 16, and a P-type GaN material 18 on top of one another in series. TheLED 10 also includes afirst contact 20 on the P-type GaN material 18 and asecond contact 22 on the N-type GaN material 14. - One drawback of the
LED 10 inFIG. 1 is that the surface area of the N-type GaN material 14 is limited, and thus only a limited amount ofInGaN material 16 may be formed thereon. The limited surface area of the N-type GaN material 14 thus may limit the total power output of theLED 10. Also, the planar surface of theLED 10 may limit the light extraction efficiency of theLED 10 because it is believed that the light extraction efficiency may be generally enhanced via surface texturing and/or roughening. Accordingly, several improvements in increasing the light extraction efficiency of LEDs may be desirable. -
FIG. 1 is a cross-sectional view of a portion of an LED in accordance with the prior art. -
FIGS. 2A-2D are cross-sectional views of a portion of a microelectronic substrate undergoing a process of forming an LED in accordance with embodiments of the technology. -
FIGS. 3A and 3B are examples of top views of a portion of a microelectronic substrate undergoing the process of forming an LED shown inFIGS. 2A-2D in accordance with embodiments of the technology. - Various embodiments of microelectronic substrates having LEDs formed thereon and associated methods of manufacturing are described below. The term “microelectronic substrate” is used throughout to include substrates upon which and/or in which microelectronic devices, micromechanical devices, data storage elements, read/write components, and other features are fabricated. A person skilled in the relevant art will also understand that the technology may have additional embodiments, and that the technology may be practiced without several of the details of the embodiments described below with reference to
FIGS. 2A-3B . -
FIGS. 2A and 2B are cross-sectional views of a portion of amicroelectronic substrate 100 undergoing a process of forming an LED in accordance with embodiments of the technology. In the illustrated embodiment shown inFIGS. 2A and 2B , themicroelectronic substrate 100 includes a single crystalline silicon (Si) material. In other embodiments, themicroelectronic substrate 100 may include sapphire (Al2O3), silicon carbide (SiC), and/or other suitable substrate materials in addition to or in lieu of a silicon material. - As shown in
FIG. 2A , an optional initial stage of the process can include depositing a buffer material 102 (shown in phantom lines for clarity) on asurface 101 of themicroelectronic substrate 100. In the following description, themicroelectronic substrate 100 includes a silicon substrate for illustration purposes. In other embodiments, themicroelectronic substrate 100 can also include sapphire (Al2O3), silicon carbide (SiC), and/or other suitable substrate materials. - In one embodiment, the
buffer material 102 includes aluminum nitride (AlN) formed on thesurface 101 via chemical vapor deposition (CVD), atomic layer deposition (ALD), and/or other suitable techniques. In other embodiments, thebuffer material 102 can include aluminum gallium nitride (AlGaN) and/or other suitable buffer materials deposited via spin coating, CVD, ALD, and/or other suitable deposition techniques. In further embodiments, thebuffer material 102 may be omitted. - The process can then include forming a first semiconductor material on the
optional buffer material 102. In the following description, an N-type GaN material is used as an example of the first semiconductor material. In other embodiments, the first semiconductor material can include a P-type GaN material and/or other suitable cladding materials. Techniques for forming an N-type GaN material 114 can include metal organic CVD (MOCVD), molecular beam epitaxy (MBE), liquid phase epitaxy (LPE), and/or other suitable techniques. As shown inFIG. 2A , the N-type GaN material 114 has afirst surface 114 a proximate to thebuffer material 102 and asecond surface 114 b opposite thefirst surface 114 a. Thesecond surface 114 b is generally planar at this stage of the process. - As shown in
FIG. 2B , the process can include converting the generally planarsecond surface 114 b of the N-type GaN material 114 into atextured surface 114 c that is at least partially non-planar. In one embodiment, converting the generally planarsecond surface 114 b to thetextured surface 114 c can include applying an etchant to thesecond surface 114 b of the N-type GaN material 114. The etchant can include an aqueous solution that contains at least one of phosphorous acid (H3PO4), potassium hydroxide (KOH), and/or other suitable etchant or a mixture thereof. - The etchant may then react with the N-
type GaN material 114 such that a plurality ofindentations 116 may be formed relative to the original elevation of thesecond surface 114 b (shown in phantom inFIG. 2B ). As a result, thetextured surface 114 c can have a roughness greater than that of thesecond surface 114 b. Theindentations 116 can individually have sloped 117 a and 117 b that converge toward thesurfaces microelectronic substrate 100. - In the illustrated embodiment, the plurality of
indentations 116 can have a corrugated profile inFIG. 2B with a variable depth d from the original elevation of thesecond surface 114 b. In one embodiment, a root-mean-square (RMS) dRMS of the depth d of theindentations 116 can be about 0.05 microns to about 3 microns, as defined below: -
- where n is a number of the
indentations 116. In other embodiments, the RMS of the depth d can have other suitable values. In further embodiments, thetextured surface 114 c may also include at least one generally planar portion (not shown) between twoadjacent indentations 116. - Without being bound by theory, it is believed that the etchant may remove material from the N-
type GaN material 114 along lattice planes because of bonding energy differences in the GaN lattice structure.FIG. 2C is an enlarged schematic view of a portion of a lattice boundary for the N-type GaN material 114 inFIG. 2B . As shown inFIG. 2C , at the lattice boundary, the N-type GaN material 114 may include aWurtzite lattice structure 120 in which layers of Ga and N atoms are bound together inhexagonal cells 118. The N-type GaN material 114 also includes a plurality of defects ordislocations 122 associated with thelattice structure 120. Thedislocations 122 may include edge dislocations, screw dislocations, and/or a combination thereof. Thedislocations 122 and thelattice structure 120 together define thetextured surface 114 c of the N-type GaN material 114. - It is believed that atoms (e.g., Ga or N atoms) associated with the
dislocations 122 have lower bonding energy because these atoms are not bound on all sides to neighboring atoms like those in thelattice structure 120. As a result, when the etchant (generally designated by the arrows 124) contacts the boundary of the N-type GaN material 114, the etchant preferentially removes materials (e.g., Ga, N, or both) from thedislocations 122 instead of thelattice structure 120. Accordingly, the etchant can at least reduce the number ofdislocations 122 at the lattice boundary of the N-type GaN material 114 and can form alattice plane 128 along thelattice structure 120. - It is also believed that several factors may be adjusted to influence the non-planar area on the
textured surface 114 c of the N-type GaN material 114 as well as the shape, dimension, and/or other characteristics of theindentations 116. For example, the factors may include a thickness of themicroelectronic substrate 100, the period of time the etchant contacts the N-type GaN material 114, an average percentage of defect of the N-type GaN material 114, the etchant concentration, an operating temperature, and/or other suitable factors. Thus, an operator may adjust at least one of the foregoing factors such that thetextured surface 114 c is completely non-planar or only partially non-planar. - It is further believed that the defect characteristics of the N-
type GaN material 114 may influence the distribution, overlap, dimensions, and/or other characteristics of theindentations 116 on thetextured surface 114 c of the N-type GaN material 114. As a result, the operator may control the distribution, overlap, dimensions, and/or other characteristics of theindentations 116 by controlling the defect characteristics of the N-type GaN material 114 by, e.g., annealing the formed N-type GaN material 114 or forming the N-type GaN material 114 with MBE, LPE, and/or other deposition techniques. - As shown in
FIG. 2D , the process can include forming anLED structure 130 on themicroelectronic substrate 100 by forming an active region and a second semiconductor material in series on themicroelectronic substrate 100. In the illustrated embodiment, the active region includes an InGaN material and/or an InGaN/GaN multiple quantum wells (hereinafter collectively referred to as the InGaN material 132), and the second semiconductor material includes a P-type GaN material 134 (e.g., magnesium doped). TheInGaN material 132 and the P-type GaN material 134 generally conform to the N-type GaN material 114. In other embodiments, at least one of theInGaN material 132 and the P-type GaN material 134 can at least partially coalesce on the N-type GaN material 114 (e.g., by joining neighboring portions of the same material). As a result, at least one of theInGaN material 132 and the P-type GaN material 134 may have a generally planar surface. In further embodiments, the process can also include forming a mirror layer (e.g., aluminum, not shown) and a support structure (e.g., a silicon and/or silicon oxide material, not shown) on theLED structure 130. In yet further embodiments, the process can include optionally cleaning themicroelectronic substrate 100 with the N-type GaN material 114 with deionized water, a dilute solution of ammonium hydroxide, and/or other suitable cleaning agents. - Several embodiments of the process discussed above with reference to
FIGS. 2A-2D can increase the amount of light generated from theLED structure 130 because theindentations 116 can increase the area upon which theInGaN material 132 may be formed. As a result, the surface area of the quantum wells per area of the N-type GaN material 114 may be increased compared to the prior art structure shown inFIG. 1 . - Even though the
LED structure 130 is discussed above as having the N-type GaN material 114, theInGaN material 132, and the P-type GaN material 134, in other embodiments, forming theLED structure 130 can also include depositing at least one of gallium arsenide (GaAs), aluminum gallium arsenide (AlGaAs), gallium arsenide phosphide (GaAsP), aluminum gallium indium phosphide (AlGaInP), gallium(III) phosphide (GaP), zinc selenide (ZnSe), boron nitride (BN), aluminum nitride (AlN), aluminum gallium nitride (AlGaN), aluminum gallium indium nitride (AlGaInN), and/or other suitable semiconductor materials. - Experiments were conducted based on several embodiments of the process discussed above with reference to
FIGS. 2A-2D .FIGS. 3A and 3B are examples of top views of a portion of amicroelectronic substrate 100 after converting thesecond surface 114 b of the N-type GaN material 114 into an at least partially non-planar textured surface. As shown in bothFIGS. 3A and 3B , theindentations 116 individually include an inverted pyramid shape with a hexagonal base and six slopedtriangular surfaces 146 along lattice planes of the N-type GaN material 114 that converge at an apex 144. Twoadjacent surfaces 146 form a generallylinear edge 142. Theindentations 116 can have different sizes (e.g., a base perimeter, a depth, etc.) and may also overlap with one another. - The
indentations 116 can also occupy different amounts of area on thetextured surface 114 c. As shown inFIG. 3A , thetextured surface 114 c of the N-type GaN material 114 is completely non-planar because theindentations 116 occupy generally the entire area of thetextured surface 114 c. In contrast, as shown inFIG. 3B , thetextured surface 114 c of the N-type GaN material 114 is only partially non-planar as thetextured surface 114 c includesplanar areas 148 that do not include anyindentations 116. - From the foregoing, it will be appreciated that specific embodiments of the technology have been described herein for purposes of illustration, but that various modifications may be made without deviating from the technology. For example, even though converting the generally planar
second surface 114 b of the N-type GaN material 114 is discussed above as utilizing a wet chemistry, in other embodiments, the generally planarsecond surface 114 b of the N-type GaN material 114 may also be converted by utilizing reactive ion etch, physical sputtering, and/or other suitable material removal techniques. Such techniques may be integrated with the GaN/InGaN material deposition process (e.g., within a MOCVD chamber) to enable in-situ sequential epitaxial growth/etching/epitaxial growth without breaking vacuum. In other embodiments, these material removal techniques may be implemented independent of the GaN/InGaN material deposition process. Many of the elements of one embodiment may be combined with other embodiments in addition to or in lieu of the elements of the other embodiments. Accordingly, the technology is not limited except as by the appended claims.
Claims (21)
Priority Applications (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/679,958 US10923627B2 (en) | 2010-02-10 | 2017-08-17 | Light emitting diodes and associated methods of manufacturing |
| US17/175,224 US20210184079A1 (en) | 2010-02-10 | 2021-02-12 | Light emitting diodes and associated methods of manufacturing |
| US18/664,203 US20240297269A1 (en) | 2010-02-10 | 2024-05-14 | Light emitting diodes and associated methods of manufacturing |
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/703,660 US8859305B2 (en) | 2010-02-10 | 2010-02-10 | Light emitting diodes and associated methods of manufacturing |
| US14/510,914 US9748442B2 (en) | 2010-02-10 | 2014-10-09 | Light emitting diodes and associated methods of manufacturing |
| US15/679,958 US10923627B2 (en) | 2010-02-10 | 2017-08-17 | Light emitting diodes and associated methods of manufacturing |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/510,914 Continuation US9748442B2 (en) | 2010-02-10 | 2014-10-09 | Light emitting diodes and associated methods of manufacturing |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/175,224 Continuation US20210184079A1 (en) | 2010-02-10 | 2021-02-12 | Light emitting diodes and associated methods of manufacturing |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20170345972A1 true US20170345972A1 (en) | 2017-11-30 |
| US10923627B2 US10923627B2 (en) | 2021-02-16 |
Family
ID=44352984
Family Applications (5)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/703,660 Active 2031-12-02 US8859305B2 (en) | 2010-02-10 | 2010-02-10 | Light emitting diodes and associated methods of manufacturing |
| US14/510,914 Active US9748442B2 (en) | 2010-02-10 | 2014-10-09 | Light emitting diodes and associated methods of manufacturing |
| US15/679,958 Active 2030-02-23 US10923627B2 (en) | 2010-02-10 | 2017-08-17 | Light emitting diodes and associated methods of manufacturing |
| US17/175,224 Abandoned US20210184079A1 (en) | 2010-02-10 | 2021-02-12 | Light emitting diodes and associated methods of manufacturing |
| US18/664,203 Pending US20240297269A1 (en) | 2010-02-10 | 2024-05-14 | Light emitting diodes and associated methods of manufacturing |
Family Applications Before (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/703,660 Active 2031-12-02 US8859305B2 (en) | 2010-02-10 | 2010-02-10 | Light emitting diodes and associated methods of manufacturing |
| US14/510,914 Active US9748442B2 (en) | 2010-02-10 | 2014-10-09 | Light emitting diodes and associated methods of manufacturing |
Family Applications After (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/175,224 Abandoned US20210184079A1 (en) | 2010-02-10 | 2021-02-12 | Light emitting diodes and associated methods of manufacturing |
| US18/664,203 Pending US20240297269A1 (en) | 2010-02-10 | 2024-05-14 | Light emitting diodes and associated methods of manufacturing |
Country Status (1)
| Country | Link |
|---|---|
| US (5) | US8859305B2 (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE102018119622A1 (en) * | 2018-08-13 | 2020-02-13 | Osram Opto Semiconductors Gmbh | Optoelectronic semiconductor chip and method for producing an optoelectronic semiconductor chip |
Families Citing this family (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8581283B2 (en) * | 2008-04-28 | 2013-11-12 | Advanced Optoelectronic Technology, Inc. | Photoelectric device having group III nitride semiconductor |
| US8859305B2 (en) | 2010-02-10 | 2014-10-14 | Macron Technology, Inc. | Light emitting diodes and associated methods of manufacturing |
| US8390010B2 (en) * | 2010-03-25 | 2013-03-05 | Micron Technology, Inc. | Solid state lighting devices with cellular arrays and associated methods of manufacturing |
| US10522714B2 (en) | 2011-06-15 | 2019-12-31 | Sensor Electronic Technology, Inc. | Device with inverted large scale light extraction structures |
| US10319881B2 (en) * | 2011-06-15 | 2019-06-11 | Sensor Electronic Technology, Inc. | Device including transparent layer with profiled surface for improved extraction |
| CN105428475B (en) * | 2015-12-17 | 2018-05-01 | 映瑞光电科技(上海)有限公司 | vertical LED chip structure and preparation method thereof |
Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5814839A (en) * | 1995-02-16 | 1998-09-29 | Sharp Kabushiki Kaisha | Semiconductor light-emitting device having a current adjusting layer and a uneven shape light emitting region, and method for producing same |
| US7030421B2 (en) * | 2000-12-15 | 2006-04-18 | Sony Corporation | Semiconductor light emitting device and fabrication method thereof |
| US20080073655A1 (en) * | 2006-09-15 | 2008-03-27 | Osram Opto Semiconductors Gmbh | Optoelectronic semiconductor chip |
| US8134163B2 (en) * | 2008-08-11 | 2012-03-13 | Taiwan Semiconductor Manfacturing Co., Ltd. | Light-emitting diodes on concave texture substrate |
Family Cites Families (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6576932B2 (en) | 2001-03-01 | 2003-06-10 | Lumileds Lighting, U.S., Llc | Increasing the brightness of III-nitride light emitting devices |
| US7012281B2 (en) | 2003-10-30 | 2006-03-14 | Epistar Corporation | Light emitting diode device and manufacturing method |
| US8368183B2 (en) * | 2004-11-02 | 2013-02-05 | Sharp Kabushiki Kaisha | Nitride semiconductor device |
| JP2006179511A (en) | 2004-12-20 | 2006-07-06 | Sumitomo Electric Ind Ltd | Light emitting device |
| US7906788B2 (en) | 2004-12-22 | 2011-03-15 | Panasonic Corporation | Semiconductor light emitting device, illumination module, illumination apparatus, method for manufacturing semiconductor light emitting device, and method for manufacturing semiconductor light emitting element |
| TWI304278B (en) | 2006-06-16 | 2008-12-11 | Ind Tech Res Inst | Semiconductor emitting device substrate and method of fabricating the same |
| US8076667B2 (en) | 2006-12-24 | 2011-12-13 | Lehigh University | Efficient light extraction method and device |
| TW200905928A (en) | 2007-03-29 | 2009-02-01 | Univ California | Dual surface-roughened N-face high-brightness LED |
| US7598105B2 (en) | 2007-12-21 | 2009-10-06 | Tekcore Co., Ltd. | Light emitting diode structure and method for fabricating the same |
| US7901963B2 (en) | 2008-01-22 | 2011-03-08 | Tekcore Co., Ltd. | Surface roughening method for light emitting diode substrate |
| TW200933924A (en) | 2008-01-24 | 2009-08-01 | Formosa Epitaxy Inc | Light-emitting diode capable of improving luminous efficiency |
| US8003425B2 (en) | 2008-05-14 | 2011-08-23 | International Business Machines Corporation | Methods for forming anti-reflection structures for CMOS image sensors |
| US20100117070A1 (en) * | 2008-09-18 | 2010-05-13 | Lumenz Llc | Textured semiconductor light-emitting devices |
| US8859305B2 (en) | 2010-02-10 | 2014-10-14 | Macron Technology, Inc. | Light emitting diodes and associated methods of manufacturing |
| US8390010B2 (en) | 2010-03-25 | 2013-03-05 | Micron Technology, Inc. | Solid state lighting devices with cellular arrays and associated methods of manufacturing |
-
2010
- 2010-02-10 US US12/703,660 patent/US8859305B2/en active Active
-
2014
- 2014-10-09 US US14/510,914 patent/US9748442B2/en active Active
-
2017
- 2017-08-17 US US15/679,958 patent/US10923627B2/en active Active
-
2021
- 2021-02-12 US US17/175,224 patent/US20210184079A1/en not_active Abandoned
-
2024
- 2024-05-14 US US18/664,203 patent/US20240297269A1/en active Pending
Patent Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5814839A (en) * | 1995-02-16 | 1998-09-29 | Sharp Kabushiki Kaisha | Semiconductor light-emitting device having a current adjusting layer and a uneven shape light emitting region, and method for producing same |
| US7030421B2 (en) * | 2000-12-15 | 2006-04-18 | Sony Corporation | Semiconductor light emitting device and fabrication method thereof |
| US20080073655A1 (en) * | 2006-09-15 | 2008-03-27 | Osram Opto Semiconductors Gmbh | Optoelectronic semiconductor chip |
| US8134163B2 (en) * | 2008-08-11 | 2012-03-13 | Taiwan Semiconductor Manfacturing Co., Ltd. | Light-emitting diodes on concave texture substrate |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE102018119622A1 (en) * | 2018-08-13 | 2020-02-13 | Osram Opto Semiconductors Gmbh | Optoelectronic semiconductor chip and method for producing an optoelectronic semiconductor chip |
| US12159956B2 (en) | 2018-08-13 | 2024-12-03 | Osram Oled Gmbh | Optoelectronic semiconductor chip and method for producing an optoelectronic semiconductor chip |
Also Published As
| Publication number | Publication date |
|---|---|
| US20150028347A1 (en) | 2015-01-29 |
| US20240297269A1 (en) | 2024-09-05 |
| US10923627B2 (en) | 2021-02-16 |
| US20210184079A1 (en) | 2021-06-17 |
| US9748442B2 (en) | 2017-08-29 |
| US8859305B2 (en) | 2014-10-14 |
| US20110193115A1 (en) | 2011-08-11 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US20240297269A1 (en) | Light emitting diodes and associated methods of manufacturing | |
| TWI240434B (en) | Method to produce semiconductor-chips | |
| US8709846B2 (en) | Solid state lighting devices and associated methods of manufacturing | |
| KR100706952B1 (en) | Vertical structure gallium nitride-based light emitting diode device and method of manufacturing the same | |
| US6635901B2 (en) | Semiconductor device including an InGaAIN layer | |
| JP5117596B2 (en) | Semiconductor light emitting device, wafer, and method of manufacturing nitride semiconductor crystal layer | |
| US8884306B2 (en) | Semiconductor device and method for manufacturing the same | |
| EP2615628B1 (en) | Method of growing nitride semiconductor layer | |
| US9337381B2 (en) | Semiconductor buffer structure, semiconductor device including the semiconductor buffer structure, and method of manufacturing the semiconductor device using the semiconductor buffer structure | |
| Kim et al. | Highly efficient InGaN/GaN blue LED on 8-inch Si (111) substrate | |
| EP2555256A2 (en) | Semiconductor template substrate, light-emitting element using a semiconductor template substrate, and a production method therefor | |
| CN104576847B (en) | The growing method and LED epitaxial slice of a kind of LED epitaxial slice | |
| US20190157068A1 (en) | Stacking-fault-free semipolar or nonpolar group iii-nitride substrates | |
| JP2023519983A (en) | LED precursor | |
| CN102280533A (en) | Method for preparing gallium nitride substrate material | |
| US8541771B2 (en) | Semiconductor device and method of manufacturing the same | |
| US20150079769A1 (en) | Semiconductor device and method of manufacturing the same | |
| CN102222738A (en) | Method for manufacturing GaN (gallium nitride) substrate material | |
| US20040192016A1 (en) | Method for fabricating a plurality of semiconductor bodies, and electronic semiconductor body | |
| US12106959B2 (en) | Nonpolar or semipolar group III-nitride substrates | |
| JP5449414B2 (en) | Semiconductor light emitting device | |
| JP5449415B2 (en) | Semiconductor light emitting device | |
| WO2024039869A1 (en) | Shearing device and method for removing sapphire substrate | |
| KR102185686B1 (en) | Method for growing epitaxial layer and semiconductor structure | |
| KR101132117B1 (en) | Manufacturing Method of Vertical Structure LED Device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SCHELLHAMMER, SCOTT;SILLS, SCOTT;XU, LIFANG;AND OTHERS;SIGNING DATES FROM 20100204 TO 20100209;REEL/FRAME:043324/0195 |
|
| AS | Assignment |
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, MINNESOTA Free format text: SUPPLEMENT NO. 6 TO PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:044348/0253 Effective date: 20171023 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND Free format text: SUPPLEMENT NO. 6 TO PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:044653/0333 Effective date: 20171023 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN Free format text: SUPPLEMENT NO. 6 TO PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:044348/0253 Effective date: 20171023 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL Free format text: SUPPLEMENT NO. 6 TO PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:044653/0333 Effective date: 20171023 |
|
| AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 |
|
| AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS AGENT;REEL/FRAME:046597/0333 Effective date: 20180629 |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050709/0838 Effective date: 20190731 |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| AS | Assignment |
Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |