[go: up one dir, main page]

US20170288467A1 - In-Band Signaling Within Wireless Power Transfer Systems - Google Patents

In-Band Signaling Within Wireless Power Transfer Systems Download PDF

Info

Publication number
US20170288467A1
US20170288467A1 US15/626,989 US201715626989A US2017288467A1 US 20170288467 A1 US20170288467 A1 US 20170288467A1 US 201715626989 A US201715626989 A US 201715626989A US 2017288467 A1 US2017288467 A1 US 2017288467A1
Authority
US
United States
Prior art keywords
source device
load device
current
inverter
wireless power
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US15/626,989
Inventor
Stephen Hrinya
Parin Patel
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Apple Inc
Original Assignee
Apple Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Apple Inc filed Critical Apple Inc
Priority to US15/626,989 priority Critical patent/US20170288467A1/en
Publication of US20170288467A1 publication Critical patent/US20170288467A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02JCIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
    • H02J50/00Circuit arrangements or systems for wireless supply or distribution of electric power
    • H02J50/10Circuit arrangements or systems for wireless supply or distribution of electric power using inductive coupling
    • H02J50/12Circuit arrangements or systems for wireless supply or distribution of electric power using inductive coupling of the resonant type
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02JCIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
    • H02J50/00Circuit arrangements or systems for wireless supply or distribution of electric power
    • H02J50/80Circuit arrangements or systems for wireless supply or distribution of electric power involving the exchange of data, concerning supply or distribution of electric power, between transmitting devices and receiving devices
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02JCIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
    • H02J7/00Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries
    • H02J7/00032Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries characterised by data exchange
    • H02J7/00034Charger exchanging data with an electronic device, i.e. telephone, whose internal battery is under charge
    • H02J7/025
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B5/00Near-field transmission systems, e.g. inductive or capacitive transmission systems
    • H04B5/20Near-field transmission systems, e.g. inductive or capacitive transmission systems characterised by the transmission technique; characterised by the transmission medium
    • H04B5/24Inductive coupling
    • H04B5/26Inductive coupling using coils
    • H04B5/266One coil at each side, e.g. with primary and secondary coils
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B5/00Near-field transmission systems, e.g. inductive or capacitive transmission systems
    • H04B5/70Near-field transmission systems, e.g. inductive or capacitive transmission systems specially adapted for specific purposes
    • H04B5/79Near-field transmission systems, e.g. inductive or capacitive transmission systems specially adapted for specific purposes for data transfer in combination with power transfer
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B5/00Near-field transmission systems, e.g. inductive or capacitive transmission systems
    • H04B5/20Near-field transmission systems, e.g. inductive or capacitive transmission systems characterised by the transmission technique; characterised by the transmission medium
    • H04B5/24Inductive coupling

Definitions

  • Embodiments described herein relate to wireless power transfer systems, and more particularly, to in-band signaling across wireless power transfer systems.
  • An electronic device can receive power from a wireless power transmitter.
  • a power transmitter circulates a varying current through an electromagnetic coil to induce a voltage across the terminals of a magnetically coupled corresponding coil within an electronic device, thereby inducing a current useful to the electronic device inversely proportional to the impedance of the device at that time.
  • the electronic device directs the induced current to a circuit configured to recharge a battery or power a load.
  • Some conventional electronic devices send data back to the power transmitter by selectively changing their effective impedance; changes in the operating point are monitored by the wireless power transmitter to recover the data.
  • the rate at which data can be sent in this manner is low.
  • the wireless power transfer system can be modeled as an air gap transformer; the source device includes a primary coil and the load device includes a secondary coil.
  • the primary coil and the secondary coil are magnetically coupled such that when an alternating current is applied to the primary coil, an alternating voltage is induced across the terminals of the secondary coil.
  • the induced voltage may be rectified by a synchronous rectifier within the load device.
  • the load device selectively modifies the timing of one or more switches of the synchronous rectifier during transitions between half-cycles of the alternating voltage, thereby causing a reduction in the received power in the load device (e.g., power is reflected from the load device to the source device).
  • the source device detects the reflected power from the load and records, caches, and/or buffers the presence of the detected reflected signal as digital information. Alternatively, should the source device detect the absence of any reflected power, the source device records the absence of a reduction in power transfer as a complementary digital bit. The source device records, caches, and/or buffers recorded bits until a symbol, instruction, header, or other data is received.
  • FIG. 1 depicts a load device and a source device of a wireless power transfer system.
  • FIG. 2 depicts a simplified schematic diagram of a wireless power transfer system configured for in-band signaling.
  • FIG. 3A is a waveform representation of current and voltage of a primary coil of the wireless power transfer system depicted in FIG. 2 .
  • FIG. 3B is a waveform representation of current and voltage of a secondary coil of the wireless power transfer system depicted in FIG. 2 .
  • FIG. 4A is a waveform representation of current and voltage of a rectifying switch coupled to the secondary coil of the wireless power transfer system depicted in FIG. 2 , particularly illustrating suppression of a trailing-edge voltage spike.
  • FIG. 4B is a timing diagram depicting gate voltage control of a transistor associated with FIG. 4A .
  • FIG. 5A is a waveform representation of current and voltage associated with a primary coil of the wireless power transfer system of FIG. 2 , particularly illustrating a current reversal corresponding to the suppression of the trailing-edge voltage spike depicted in FIG. 4A .
  • FIG. 5B is a timing diagram illustrating detection of the current reversal depicted in FIG. 5A .
  • FIG. 6A is a waveform representation of voltage output from the synchronous rectifier of FIG. 2 , illustrating in-band signaling via trailing-edge voltage spike suppression.
  • FIG. 6B is a timing diagram illustrating detection of current reversals corresponding to the trailing-edge voltage spike suppression depicted in FIG. 6A .
  • FIG. 7A is a simplified system diagram of a load device of a wireless power transfer system facilitating in-band signaling.
  • FIG. 7B is a simplified system diagram of a source device of a wireless power transfer system facilitating in-band signaling.
  • FIG. 8 depicts operations of a method of in-band signaling from a load device to a source device of a wireless power transfer system.
  • FIG. 9 depicts operations of a method of demodulating an in-band signal from a load device to a source device of a wireless power transfer system.
  • FIG. 10 depicts operations of another method of demodulating an in-band signal from a load device to a source device of a wireless power transfer system.
  • FIG. 11 depicts operations of another method of demodulating an in-band signal from a load device to a source device of a wireless power transfer system.
  • FIG. 12 depicts operations of a method of adjusting the data transfer rate of in-band signaling from a load device to a source device of a wireless power transfer system.
  • cross-hatching or shading in the accompanying figures is generally provided to clarify the boundaries between adjacent elements and also to facilitate legibility of the figures. Accordingly, neither the presence nor the absence of cross-hatching or shading conveys or indicates any preference or requirement for particular materials, material properties, element proportions, element dimensions, commonalities of similarly illustrated elements, or any other characteristic, attribute, or property for any element illustrated in the accompanying figures.
  • Embodiments described herein generally reference systems and methods for in-band signaling from a load device to a source device of a wireless power transfer system.
  • a wireless power transfer system such as described herein can be an electromagnetic inductive power transfer system, operating at a selected frequency (herein, the “operational frequency” of the wireless power transfer system) in a non-resonant mode or a resonant mode.
  • digital information is transferrable from the load device to the source device via in-band signaling at a baud rate equivalent to, or a multiple or factor of, the operational frequency of the wireless power transfer system.
  • the load device selectively modifies the timing of (e.g., delays) the turn-off of one or more switches of a synchronous rectifier during a transition from a positive current half-cycle to a negative current half-cycle, thereby causing current to reverse, leading to a momentary reduction in the power transferred from the source device to the load device.
  • the source device detects said current reversal (and corresponding reflected power) and records the presence of the current reversal as a digital bit. Alternatively, should the source device detect the absence of any negative current, the source device records the absence of a current reversal as a complementary digital bit.
  • the source device can use, collect, store, forward, or ignore received bits in any number of suitable ways. In one embodiment, the source device buffers recorded bits until a symbol, instruction, header, checksum, an end-of-message indication, or other data is received.
  • the load device communicates digital information to the source device.
  • In-band signaling such as described herein is substantially independent of the load conditions (e.g., impedance) of the load device because the presence or absence of a current reversal occurs during transitions between half-cycles of the fluctuating magnetic field used by the source device to convey power to the load device.
  • load conditions e.g., impedance
  • the presence or absence of the current reversal is recorded as a binary bit (e.g., present or not present), however such a configuration is not required of all embodiments.
  • the delayed turn-off of the synchronous rectifier switch(es) can affect a phase shift in the current through the source device; the source device can monitor for such a phase shift and record the phase shift as a binary bit.
  • the source device can monitor the magnitude of the reduction in the power transferred between the source device and the load device (e.g., current monitoring, voltage monitoring, phase shift monitoring, and so on) and can quantize the same into one or more non-binary values.
  • FIG. 1 there is shown a wireless power transfer system including a load device and a source device in an unmated configuration.
  • the illustrated embodiment depicts a source device 102 that is configured to wirelessly transfer energy to a load device 104 .
  • the load device 104 may include a processor coupled with, or in communication with a memory, one or more communication interfaces, output devices such as displays and speakers, one or more sensors, such as biometric and imaging sensors, and input devices such as one or more buttons, one or more dials, a microphone, and/or force or touch sensing device.
  • the communication interface(s) can provide electronic communications between the communications device and any external communication network, device or platform, such as but not limited to wireless interfaces, Bluetooth interfaces, Near Field Communication interfaces, infrared interfaces, USB interfaces, Wi-Fi interfaces, TCP/IP interfaces, network communications interfaces, or any conventional communication interfaces.
  • any electronic device may be suitable to receive energy from the source device 102 .
  • a suitable electronic device may be any portable or semi-portable electronic device that may receive energy inductively (herein, generally, a “load device”)
  • a suitable transmitting device may be any portable or semi-portable docking station or charging device that may transmit energy inductively (herein, generally, a “source device”).
  • Example electronic devices include, but are not limited to, a telephone, a gaming device, a wearable device, a digital music player, a tablet computing device, a laptop computing device, and other types of portable and consumer electronic devices that are configured to transmit and/or receive energy inductively.
  • the source device 102 and the load device 104 may each respectively include a housing to enclose, support, and carry electronic, mechanical and structural components therein.
  • the load device 104 may have a larger lateral cross section than that of the source device 102 , although such a configuration is not required.
  • the source device 102 may have a larger lateral cross section than that of the load device 104 .
  • the cross sections may be substantially the same.
  • the source device can be adapted to be inserted into a charging port in the load device.
  • the source device 102 may be connected to a power source by cord or connector.
  • the source device 102 can receive power from a wall outlet, or from another electronic device through a connector, such as a USB connector. Additionally or alternatively, the source device 102 may be battery operated.
  • the illustrated embodiment is shown with the connector coupled to the housing of the source device 102 , the connector may be connected by any suitable means.
  • the connector may be removable and may include a connector that is sized to fit within an aperture or receptacle opened within the housing 106 of the source device 102 .
  • the load device 104 may include a bottom surface that may interface with, align or otherwise contact a top surface of the source device 102 . In this manner, the load device 104 and the source device 102 may be positionable with respect to each other.
  • the top surface of the source device 102 may be configured in a particular shape that mates with a complementary shape of the load device 104 .
  • the illustrative top surface may include a concave shape that follows a selected curve.
  • the bottom surface of the load device 104 may include a convex shape following the same or substantially similar curve as the top surface.
  • the surfaces can have any given shape and dimension.
  • the surfaces may be substantially flat.
  • the source and load devices 102 , 104 can be positioned with respect to each other using one or more alignment mechanisms.
  • one or more magnetic devices may be included in the source and/or load devices and used to align the source and load devices.
  • one or more actuators in the source and/or load devices can be used to align the source and load devices.
  • alignment features such as protrusions and corresponding indentations in the housings of the source and load devices, may be used to align the source and load devices.
  • the design or configuration of the surfaces, one or more alignment mechanisms, and one or more alignment features can be used individually or in various combinations thereof.
  • FIG. 2 depicts a simplified schematic diagram of a wireless power transfer system configured for in-band signaling.
  • the schematic illustrated may represent a wireless power transfer system such as shown in FIG. 1 .
  • the wireless power transfer system 200 includes a source device 202 for transmitting power and a load device 204 for receiving power, illustrated as coupled by two electrically-isolated halves of an air-gap transformer.
  • circuit topology of the illustrated example embodiment is merely an example; other circuit topologies including a greater number or a fewer number of elements and/or connections between elements is possible.
  • the source device 202 includes a processor 206 and a power supply 208 .
  • the processor 206 may be implemented as any electronic device or combination of electronic devices capable of processing, receiving, or transmitting data or instructions.
  • the processor 206 may include one or more of a microprocessor, a central processing unit, an application-specific integrated circuit, a digital signal processor, a voltage or current comparator circuit, a phase comparator circuit, an analog circuit, or any other combinations of such devices.
  • the term “processor” is meant to encompass a single processor or processing unit, multiple processors, multiple processing units, or other suitably configured computing element(s).
  • the power supply 208 can be an internal or external power source.
  • the processor 206 is configured to control an inverter 210 that is coupled to the output of the power supply 208 .
  • the inverter 210 converts the direct current output from the power supply 208 into an alternating current.
  • the processor 206 controls the frequency at which the inverter 210 alternates the current and the timing of the operation of switches associated with the inverter 210 , such as the inverter switches 212 a, 212 b, 212 c, and 212 d.
  • the inverter 210 can be formed as any suitable type of a direct current to alternating current converter.
  • the inverter 210 can output alternating current in any suitable manner, such as a square wave, a sine wave, or any other alternating current waveform.
  • One example waveform output from the inverter 210 is shown in FIG. 3A , depicting current and voltage measured across the output of the inverter 210 of the wireless power transfer system of FIG. 2 . Depicted are two periods of alternating current: a positive half-cycle 300 , a negative half-cycle 302 , a second positive half-cycle 304 , and a second negative half-cycle 306 .
  • the voltage output from the inverter 210 in the depicted waveform is substantially similar to a square wave; deformations in the substantially square waveform depicted represent losses introduced by the inverter 210 .
  • the inverter 210 can be constructed as an H-bridge.
  • the inverter 210 is formed from four transistors (or, more generally, switches) arranged in pairs of two, identified in the illustrated embodiment as the inverter switches 212 a, 212 b, 212 c, and 212 d.
  • the first pair includes inverter switches 212 a and 212 d and the second pair includes inverter switches 212 b and 212 c.
  • the pairs of switches define two separate and inverse electrical paths between the power supply 208 and an electromagnetic coil, identified as the primary coil 216 .
  • the processor 206 alternates which electrical path couples the power supply 208 to the primary coil 216 . In many examples, the processor 206 alternates the power to the primary coil 216 at a frequency selected so that the primary coil 216 and the associated capacitors 218 resonate.
  • the inverter switches 212 a, 212 b, 212 c, and 212 d can each be associated with an inverter diode, respectively labeled as the inverter diodes 214 a, 214 b, 214 c, and 214 d.
  • the inverter diodes 214 a, 214 b, 214 c, and 214 d are placed across the respective source and drain of the inverter switches 212 a, 212 b, 212 c, and 212 d such that one inverter diode is associated with each inverter switch.
  • the inverter diodes 214 a, 214 b, 214 c, and 214 d can be discrete and separate elements from the inverter switches, although this is not required.
  • the inverter diodes 214 a, 214 b, 214 c, and 214 d are implemented as body diodes within the inverter switches.
  • the inverter diodes can be implemented as external diodes, such as Schottky diodes.
  • the inverter diodes 214 a, 214 b, 214 c, and 214 d of the inverter switches 212 a, 212 b, 212 c, and 212 d can be used as supplemental current paths during the operation of the inverter 210 . More specifically, in certain embodiments, the inverter 210 may briefly pause between switching between the two separate and inverse electrical paths. This “dead time” between inverter cycles may be included in order to prevent “shoot-through” current which may occur if the inverter switches 212 a, 212 c (or, respectively, the inverter switches 212 b, 212 d ) are in the on-state at the same time.
  • the shoot-through condition may occur if the turn-off of the active switch pair is slower than the turn-on of the active switch pair of the next inverter cycle, thereby effectively shorting the power supply 208 for a brief period of time.
  • current within the primary coil 216 may be conducted through one or more of the inverter diodes 214 a, 214 b, 214 c, and 214 d, thereby preventing said current from causing damage to one or more of the inverter switches 212 a, 212 b, 212 c, and 212 d during the dead time period.
  • the voltage across an inverter diode may increase rapidly when said diode begins conducting current during a dead time period.
  • the forward voltage of the conducting diodes may be observed as a voltage spike when measured across the primary coil 216 , for example as shown in FIG. 3A .
  • the load device 204 includes a processor 220 and a variable load 222 .
  • the processor 220 may be implemented as any electronic device or combination of electronic devices capable of processing, receiving, or transmitting data or instructions.
  • the processor 220 may include one or more of a microprocessor, a central processing unit, an application-specific integrated circuit, a digital signal processor, an analog circuit, or any other combinations of such devices.
  • the variable load 222 can be any circuit or network of circuits within the load device 204 that require direct current to operate.
  • the variable load 222 may include one or more communication interfaces, output devices such as displays and speakers, one or more sensors, such as biometric and imaging sensors, one or more batteries, and input devices such as one or more buttons, one or more dials, a microphone, and/or force or touch sensing device.
  • the processor 220 is configured to control a synchronous rectifier 224 that is coupled to the terminals of an electromagnetic coil, identified as the secondary coil 226 .
  • the synchronous rectifier 224 converts alternating induced in the secondary coil 226 into a direct current useful to the load device 204 .
  • the processor 220 controls the switches of the synchronous rectifier 224 .
  • the synchronous rectifier 224 operates at the resonance frequency of the primary coil 216 and the associated capacitors 218 .
  • the output of the synchronous rectifier can be coupled to an output capacitor 232 which serves as a low-pass filter.
  • the output capacitor 232 filters out high frequency components of the output of the synchronous rectifier into a direct-current voltage useful to the variable load 222 .
  • the synchronous rectifier 224 is formed from four transistors (or, more generally, switches) arranged in pairs of two, identified as the rectifier switches 228 a, 228 b, 228 c, and 228 d.
  • the first pair includes rectifier switches 228 a and 228 c and the second pair includes rectifier switches 228 b and 228 d.
  • the pairs of switches define two separate and inverse electrical paths between the secondary coil 226 and the variable load 222 .
  • the processor 220 alternates which electrical path couples the secondary coil 226 to the variable load 222 .
  • the synchronous rectifier 224 includes four rectifying diodes 230 a, 230 b, 230 c, and 230 d.
  • the rectifying diodes 230 a, 230 b, 230 c, and 230 d are placed across the respective source and drain of the rectifier switches 228 a, 228 b, 228 c, and 228 d such that the rectifying diode 230 a is coupled the source and drain of the rectifier switch 228 a, the rectifying diode 230 b is coupled the source and drain of the rectifier switch 228 b, and so on.
  • the rectifying diodes can be discrete and separate elements from the rectifier switches, although this is not required.
  • the rectifying diodes are implemented as body diodes within the rectifier switches.
  • the rectifying diodes may be implemented with separate diodes, such as Schottky diodes.
  • the rectifying diodes are used in lieu of the synchronous rectifier switches until the load device 204 is capable to provide a voltage sufficient to switch the rectifying switches (e.g., when the load device 204 is in a low-power mode).
  • the rectifying diodes can be used as an asynchronous rectifier.
  • the source device 202 circulates a time-varying current through the primary coil 216 that generates a time-varying magnetic flux in response.
  • the secondary coil 226 within the load device 204 , is placed nearby the source device 202 so that the primary coil 216 and the secondary coil 226 are magnetically coupled. In this manner, the time-varying magnetic flux generated by the primary coil 216 induces an alternating voltage across the terminals of the secondary coil 226 resulting in an alternating current through operational components of the load device 204 related to the impedance of the variable load 222 .
  • the synchronous rectifier 224 includes four transistors (or, more generally, switches) arranged as pairs of two.
  • One pair of switches, including the rectifier switches 228 a and 228 c, define an electrical path between the positive terminal of the secondary coil 226 and a positive voltage input terminal of the variable load 222 when the alternating voltage across the secondary coil 226 is positive, which occurs for one half of each period of the alternating voltage (herein, the “positive half-cycle”).
  • the positive half-cycle current circulates from the positive terminal of the secondary coil 226 , through the variable load 222 and the output capacitor 232 , to the negative terminal of the secondary coil 226 .
  • the synchronous rectifier 224 also includes a second pair of switches, the rectifier switches 228 b and 228 d, that define an electrical path between the negative terminal of the secondary coil 226 and the positive voltage input terminal of the variable load 222 when the alternating voltage across the secondary coil 226 is negative, which, like the positive half-cycle, occurs for one half of each period of the alternating voltage (herein, the “negative half-cycle”).
  • the negative half-cycle current circulates from the negative terminal of the secondary coil 226 , through operational components of the load device 204 , to the positive terminal of the secondary coil 226 .
  • the processor 220 of the load device 204 activates the rectifier switches 228 a and 228 c for each positive half-cycle (herein, the “positive half-cycle pair” of switches) and the rectifier switches 228 b and 228 d for each negative half-cycle (herein, the “negative half-cycle pair” of switches).
  • alternating voltage is rectified to a positive voltage V out and alternating current is rectified and (optionally) filtered by the output capacitor 232 to provide direct current useful to operate the variable load 222 .
  • the voltage across the rectifying diodes 230 a, 230 b, 230 c, and 230 d can be used by the processor 220 as a trigger to activate the switches of a particular half-cycle pair.
  • the synchronous rectifier 224 remains closely synchronized to the frequency and phase of the alternating voltage induced across the terminals of the secondary coil 226 .
  • the rectifying diodes 230 a and 230 c conduct to carry the current at the start of the positive half-cycle.
  • the forward voltage across the rectifying diodes 230 a and/or 230 c can be sensed and used as a trigger to activate the rectifier switches 228 a and 228 c.
  • the associated rectifying diodes no longer carry current (e.g., substantially all current flows through the switch instead). In this manner, controlling the time at which the rectifier switches turn on controls whether voltage across the secondary coil 226 spikes (e.g., rapidly increases) at the initial part of the positive half cycle.
  • the amplitude of this voltage spike is the forward voltage of the rectifier diode and the width is the delay from detection of the diode forward voltage to the activation of the corresponding rectifier switch (see, e.g., FIG. 3B ).
  • a similar voltage spike can be observed on the other side of the secondary coil 226 across the source and drain of the rectifier switch 228 c.
  • the forward voltage across the rectifying diodes 230 b or 230 d can be sensed and used as a trigger to activate the rectifier switches 228 b and 228 d.
  • a voltage spike may be seen at the initial part of the negative half cycle during the time that the rectifying diodes 230 b and 230 d are conducting current.
  • a similar voltage spike can be measured across the source and drain of the rectifying switch 228 d.
  • leading edge spikes of the voltage measured across either (or both) of the two switches of a half-cycle pair.
  • the processor 220 monitors for the leading edge spike and upon detecting the same, activates the respective half-cycle transistor pair to direct the current associated with that half-cycle to the variable load 222 .
  • the processor 220 disables the switches associated with the then-active half-cycle pair. Provided that the switch is disabled prior to the time at which the current through the secondary coil reaches zero, current within the circuit flows only through the diodes of the recently-active half-cycle pair, resulting once again in a spike in voltage.
  • Such a voltage spike is referred to herein as a “trailing-edge spike.”
  • the amplitude of this voltage spike is the forward voltage of the rectifier diode and the width is the delay from the turn-off of the rectifier switch until the current through the secondary coil 226 reaches zero.
  • the processor 220 disables the rectifier switches 228 a and 228 c. Thereafter, remaining current in the circuit flows through the rectifying diodes 230 a and 230 c, resulting in an increase in voltage because of the forward voltage exhibited by the diodes.
  • voltage measured from node a to node b in the illustrated schematic e.g., across the source and drain of the rectifying switch 228 a
  • a similar voltage spike can be measured across the source and drain of the rectifying switch 228 c.
  • the processor 220 disables the rectifier switches 228 b and 228 d. Thereafter, current in the circuit flows through the rectifying diodes 230 b and 230 d, resulting in a rapid increase in voltage across the rectifier switches 228 b and 228 d because of the forward voltage exhibited by the diodes.
  • the voltage across the source and drain of the rectifier switches 228 a, 228 b, 228 c, and 228 d when measured over a half-period, exhibits a leading edge voltage spike, a substantially flat conducting period, and a trailing-edge voltage spike, such as depicted in FIG. 3B , which is a waveform representation of current and voltage measured across the output of the secondary coil 226 of the wireless power transfer system 200 of FIG. 2 . Depicted in FIG.
  • 3B are two periods of induced alternating current and alternating voltage prior to rectification by the synchronous rectifier 224 : a positive half-cycle 308 , a negative half-cycle 310 , a second positive half-cycle 312 , and a second negative half-cycle 314 .
  • the voltage of each half-cycle exhibits a leading edge voltage spike 316 , a substantially flat conducting period 318 , and a trailing-edge voltage spike 320 that generally begins at time t 1 .
  • the substantially flat conducting period 318 is illustrated as slightly deformed to represent a slight increase in voltage resulting from internal resistance of the rectifier switches 228 a, 228 b, 228 c, and 228 d.
  • digital information is transferrable from the load device 204 to the source device 202 via in-band signaling at a baud rate equivalent to, or a multiple (or factor) of, the operational frequency of the wireless power transfer system 200 .
  • the processor 220 of the load device 204 selectively modifies the timing of (e.g., delays) one or more switches of the synchronous rectifier 224 during a transition between half-cycles, thereby suppressing the trailing-edge voltage spike that results from the conduction of current by the rectifying diode(s) associated with the switches. This delay allows the induced current through the secondary coil 226 to invert (e.g., change sign), reversing direction, while the conducting rectifier switch is active. This, in turn, causes power to be reflected to the source device 202 .
  • the baud rate (e.g., the number of bits sent per second) may be related to the operational frequency of the wireless power transfer system 200 specifically because data is communicated from the load device 204 to the source device 202 within the same band (e.g., not requiring a separate communication channel and not requiring high-frequency modulation and subsequent demodulation) as the power transfer.
  • a single bit can be transmitted for every half-cycle of induced voltage; the baud rate may be twice the operational frequency.
  • two bits can be transmitted for every half-cycle (e.g., by modification of the timing by different amounts) of induced voltage; the baud rate may be four times the operational frequency.
  • a single bit may be transmitted for every five periods of induced voltage; the baud rate may be 20 percent of the operational frequency. In yet another example, a single bit may be transmitted only for the falling edge of induced voltage; the baud rate may be equal to the operational frequency. It may be appreciated that the examples provided above are presented merely to facilitate an understanding of various embodiments described herein; different encoding schemes, different operational frequencies, different encryption techniques, different error checking methods, and so on can be used in different embodiments to achieve different baud rates that may be suitable for specific implementations.
  • FIG. 4A is a waveform representation of a single half-cycle 400 of current and voltage associated with the rectifier switch 228 a during a de-synchronization operation performed by the synchronous rectifier 224 .
  • Depicted in FIG. 4B is a control signal 406 that may be applied to the rectifier switch 228 a (e.g., gate voltage signal) to affect the de-synchronization.
  • the voltage waveform of FIG. 4A includes a leading edge voltage spike 402 and a substantially flat conducting period 404 , but does not include a trailing-edge voltage spike, as shown for each half-cycle depicted in FIG. 3B .
  • the rectifier switch 228 a is disabled at a time t 1 ′ that is later than the time t 1 at which the rectifier switches of FIG. 3B are otherwise disabled, thereby suppressing the trailing-edge voltage spike (labeled as a smooth trailing-edge 408 ) that would otherwise occur.
  • the trailing-edge voltage spike is suppressed because the rectifier diode does not conduct current since the current has crossed zero (e.g., reversed) at the time the rectifier switch is turned off.
  • This delay shown in FIG. 4B as the delay 410 , allows the induced current to briefly continue into the opposite half-cycle, reversing direction, and causing power to be reflected to the source device 202 .
  • the processor 220 may perform an operation to determine an optimal delay to implement in order to sufficiently suppress the trailing-edge voltage spike in a manner that can be detected by the load device 204 . For example, the processor 220 may progressively increase the implemented delay until the source device 202 confirms that it is able to detect power reflected by the load device 204 and to obtain digital information therefrom.
  • the load device 204 can communicate digital information to the source device 202 .
  • the source device 202 detects the presence or absence of a reduction in power transfer due to the momentary current reversal and corresponding power reflection and records the presence as a digital bit.
  • the presence or absence of reflected power is buffered by the source device 202 as a binary bit (e.g., present or not present).
  • the source device 202 can use, collect, store, forward, or ignore received bits in any other number of suitable ways.
  • the source device 202 can buffer, cache, store, recorded bits until a symbol, instruction, header, checksum, an end-of-message indication, or other data is received.
  • FIGS. 5A-5B is a waveform representation of the current and voltage measured across the output of the inverter 210 of FIG. 200 . Depicted are periods of alternating current: a first positive half-cycle 500 , a first negative half-cycle 503 , a second positive half-cycle 504 , and a second negative half-cycle 506 .
  • the depicted waveform also includes a current zero-crossing 508 immediately before the transition between the first positive half-cycle 500 and the first negative half-cycle 502 .
  • This current reversal is detectable by the processor 206 of the source device 202 , and can be interpreted as a digital bit 510 such as shown in FIG. 5B .
  • the current zero-crossing 508 can be any suitable current reversal (or, in some embodiments, current transitioning through a threshold) that is detectable by the processor 206 .
  • the associated inverter diodes may carry the current within the primary coil during the dead-time interval.
  • the inverter diodes associated with the inactive switch pair will conduct until the current reaches zero.
  • the inverter diodes associated with the recently active switch will conduct to carry the winding current until the opposite switch phase is turned on.
  • a trailing-edge voltage spike 522 associated with the inverter diode conduction would appear at the inverter switches, such as depicted in FIG. 5A .
  • inverter switches 212 a and 212 d of FIG. 2 are turned off after the current changes sign then inverter diodes 214 a and 214 d will conduct until the inverter switches 212 b and 212 c are turned on.
  • Some embodiments may utilize separate high-speed Schottky inverter diodes to minimize the peak current and losses associated with the reverse recovery time, thereby preventing said current from causing damage to one or more of the inverter switches 212 a, 212 b, 212 c, and 212 d.
  • the digital bit 510 may be set at the moment the trailing-edge voltage spike 522 is detected by the processor 206 at the completion of half-cycle 500 . Conversely, another digital bit 512 , having a different value than the digital bit 510 , is set at the half-cycle 502 completes without experiencing a trailing-edge voltage pulse. Similarly, another digital bit 514 , having a different value than the digital bit 510 , may be set at the moment the second positive half-cycle 504 completes without experiencing a trailing-edge voltage pulse. Similarly, another digital bit 516 , having a different value than the digital bit 510 , is set at the moment the second negative half-cycle 506 completes without experiencing a trailing-edge voltage pulse.
  • the load device 204 communicates four bits of information to the source device 202 .
  • the binary information communicated from the load device 204 to the source device 202 can be a binary representation of the number eight, (1000) 2 .
  • the processor 206 of the source device 202 monitors for changes in current through one or more of the inverter switches 212 a, 212 b, 212 c, and 212 d of the inverter 210 . Particularly, when a reduction in power transferred occurs, current through one or more of the inverter switches 212 a, 212 b, 212 c, and 212 d is reduced. The processor 206 can monitor for this reduction by determining whether the current through an inverter switch is lower than a selected threshold. In other cases, the processor 206 can monitor a voltage across an element of known resistance.
  • the processor 206 of the source device 202 can monitor the current over time through one or more of the inverter switches 212 a, 212 b, 212 c, and 212 d for a phase shift and record the phase shift as a binary bit.
  • the source device 202 can monitor the magnitude of the reduction in power transferred (e.g., current monitoring, voltage monitoring, phase shift monitoring, and so on) and can quantize the same into one or more non-binary values.
  • FIG. 6A depicts a waveform representation of voltage output from the synchronous rectifier 224 of FIG. 2 , illustrating in-band signaling via trailing-edge voltage spike suppression. Illustrated are eight half-cycles, showing three suppressed trailing edge spikes, 600 , 602 , and 604 .
  • the processor 206 of the source device 202 can monitor for the reductions in power transferred associated with the three suppressed trailing edge spikes, 600 , 602 , and 604 and can interpret said reductions in power transferred as a digital bits such as shown in FIG. 6B .
  • the binary information communicated from the load device 204 to the source device 202 can be a binary representation of the number 162 , (1010 0010) 2 .
  • the processor 206 interprets the presence of a reduction in power transferred as an asserted binary bit (e.g., 1) and the absence of a reduction in power transferred as a null binary bit (e.g., 0).
  • the processor 206 interprets the absence of a reduction in power transferred as an asserted binary bit and the presence of the reduction in power transferred as a null binary bit.
  • the coding scheme of the in-band signaling between the load device 204 and the source device 202 can change depending upon the power requirements of the load device 204 .
  • a load device selectively modifies the timing of (e.g., delays, phase shifts, and so on) a rectifier within the load device during a transition from a one half-cycle to the other half-cycle, thereby causing a reduction in the power transferred from the source device to the load device.
  • FIG. 7A is a simplified system diagram of a load device 702 of a wireless power transfer system facilitating in-band signaling.
  • the load device 702 includes a processor 704 to perform, monitor, and/or coordinate the operations of the load device 702 .
  • the processor 704 is coupled to a variable load 706 which itself is coupled to a rectifier 708 that receives alternating current from a receive coil 710 .
  • the receive coil 710 receives power from a source device.
  • the rectifier 708 is controlled, at least partially, by a timing adjuster 714 .
  • the timing adjuster 714 responds to a data signal from the processor 704 to selectively modify the timing (e.g., turn-off, turn-on) of one or more switches 712 of the rectifier 708 .
  • the timing adjuster 714 is a portion of the processor 704 , in other cases, the timing adjuster 714 is implemented as a separate circuit and/or processor.
  • the delay (or phase shift) provided by the timing adjuster 714 is configurable by the processor 704 .
  • FIG. 7B is a simplified system diagram of a source device 716 of a wireless power transfer system facilitating in-band signaling.
  • the source device 716 includes a processor 718 coupled to a power source 720 .
  • the power source 720 supplies power to a bridge inverter 722 that outputs alternating current to a transmit coil 724 .
  • the bridge inverter 722 also includes a monitor 728 that is configured to monitor the magnitude and/or phase of current or voltage of one or more switches 726 of the bridge inverter 722 .
  • FIG. 8 depicts operations of a method of in-band signaling from a load device to a source device of a wireless power transfer system.
  • the method begins at operation 800 in which a load device determines information (e.g., a data signal) that the load device desires to communicate to a source device over a wireless power transfer interface.
  • the information communicated from the load device to the source device can be any suitable information.
  • the load device can communicate that a battery within the load device is fully charged.
  • the load device can communicate that the load device is in need or more power.
  • the load device can communicate a temperature of the load device.
  • the load device can communicate authentication information to the source device. It is appreciated that the above are merely examples; a load device can communicate any suitable or implementation-specific information to a source device in different embodiments.
  • the load device causes a delay (and/or phase shift) in the gate voltage turn-off of one switch of a rectifier during a particular rectification cycle.
  • the delay causes a reduction in power transferred across the wireless power transfer interface.
  • FIG. 9 depicts operations of a method of demodulating an in-band signal from a load device to a source device of a wireless power transfer system.
  • the method begins at operation 900 in which a source device monitors current through one or more switches of an inverter bridge.
  • the source device monitors for a current reversal (or, more generally, a current threshold crossing) that is associated with a reduction in power transferred from a load device. If a current reversal is detected at operation 902 , then a first bit value is buffered within the source device at operation 904 . Alternatively, if a current reversal is not detected at operation 902 , then a second bit value is buffered within the source device at operation 906 . Bits may be buffered until a pattern of bits is received. Thereafter, the pattern can be interpreted by a processor as data received from the load device.
  • FIG. 10 depicts operations of a method of demodulating an in-band signal from a load device to a source device of a wireless power transfer system.
  • the method begins at operation 1000 in which a source device monitors the phase of current through a transmit coil within the source device.
  • the source device monitors for a phase shift that is associated with a reduction in power transferred to a load device. If a phase shift is detected at operation 1002 , then a first bit value is buffered within the source device at operation 1004 . Alternatively, if a phase shift is not detected at operation 1002 , then a second bit value is buffered within the source device at operation 1006 .
  • FIG. 11 depicts operations of a method of demodulating an in-band signal from a load device to a source device of a wireless power transfer system.
  • the method begins at operation 1100 in which a source device monitors for a trailing edge voltage spike at a transmit coil within the source device.
  • the source device monitors for a for a trailing edge voltage spike that is associated with diode conduction due to current reversal due to timing modifications in the load device. If a for a trailing edge voltage spike is detected at operation 1102 , then a first bit value is buffered within the source device at operation 1104 . Alternatively, if a for a trailing edge voltage spike is not detected at operation 1102 , then a second bit value is buffered within the source device at operation 1106 .
  • FIG. 12 depicts operations of a method of adjusting the data transfer rate of in-band signaling from a load device to a source device of a wireless power transfer system.
  • the method begins at operation 1200 at which a high error rate in an in-band signaling channel is detected by a source device.
  • the high error rate can be detected by any suitable error detection means.
  • a current threshold for current reversal and/or phase shift defining a reduction in power transferred are either increased or decreased. If the error rate continues to increase, the threshold can be changed in the opposite direction. Once a minimum error rate is established, the source device can save the threshold value in a memory for future use.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Power Engineering (AREA)
  • Signal Processing (AREA)
  • Rectifiers (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)

Abstract

Systems and methods for in-band communication across a wireless power interface from a load device to a source device. The load device selectively modifies the timing of switches within a voltage rectifier coupled to an output of a receive coil within the load device that receives power from a transmit coil within the source device. The source device detects changes in the power transfer (or in the relative timing of a voltage or a current) as digital information received from the load device.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application is a continuation of U.S. patent application Ser. No. 15/152,444, filed May 11, 2016, which claims the benefit under 35 U.S.C. §119(e) of U.S. Provisional Patent Application No. 62/233,798, filed Sep. 28, 2015, and to U.S. Provisional Patent Application No. 62/255,072, filed Nov. 13, 2015, the disclosures of which are hereby incorporated herein in their entirety.
  • FIELD
  • Embodiments described herein relate to wireless power transfer systems, and more particularly, to in-band signaling across wireless power transfer systems.
  • BACKGROUND
  • An electronic device can receive power from a wireless power transmitter. In one example, a power transmitter circulates a varying current through an electromagnetic coil to induce a voltage across the terminals of a magnetically coupled corresponding coil within an electronic device, thereby inducing a current useful to the electronic device inversely proportional to the impedance of the device at that time. In a typical example, the electronic device directs the induced current to a circuit configured to recharge a battery or power a load.
  • Some conventional electronic devices send data back to the power transmitter by selectively changing their effective impedance; changes in the operating point are monitored by the wireless power transmitter to recover the data. However, the rate at which data can be sent in this manner is low.
  • SUMMARY
  • Many embodiments described herein generally reference systems and methods for in-band signaling from a load device to a source device of a wireless power transfer system. The wireless power transfer system can be modeled as an air gap transformer; the source device includes a primary coil and the load device includes a secondary coil. The primary coil and the secondary coil are magnetically coupled such that when an alternating current is applied to the primary coil, an alternating voltage is induced across the terminals of the secondary coil.
  • The induced voltage may be rectified by a synchronous rectifier within the load device. To communicate with the source device, the load device selectively modifies the timing of one or more switches of the synchronous rectifier during transitions between half-cycles of the alternating voltage, thereby causing a reduction in the received power in the load device (e.g., power is reflected from the load device to the source device).
  • The source device detects the reflected power from the load and records, caches, and/or buffers the presence of the detected reflected signal as digital information. Alternatively, should the source device detect the absence of any reflected power, the source device records the absence of a reduction in power transfer as a complementary digital bit. The source device records, caches, and/or buffers recorded bits until a symbol, instruction, header, or other data is received.
  • BRIEF DESCRIPTION OF THE FIGURES
  • Reference will now be made to representative embodiments illustrated in the accompanying figures. It should be understood that the following descriptions are not intended to limit the disclosure to a limited set of preferred embodiments. To the contrary, it is intended that the following description covers alternatives, modifications, and equivalents as may be included within the spirit and scope of the described or depicted embodiments and as defined by the appended claims.
  • FIG. 1 depicts a load device and a source device of a wireless power transfer system.
  • FIG. 2 depicts a simplified schematic diagram of a wireless power transfer system configured for in-band signaling.
  • FIG. 3A is a waveform representation of current and voltage of a primary coil of the wireless power transfer system depicted in FIG. 2.
  • FIG. 3B is a waveform representation of current and voltage of a secondary coil of the wireless power transfer system depicted in FIG. 2.
  • FIG. 4A is a waveform representation of current and voltage of a rectifying switch coupled to the secondary coil of the wireless power transfer system depicted in FIG. 2, particularly illustrating suppression of a trailing-edge voltage spike.
  • FIG. 4B is a timing diagram depicting gate voltage control of a transistor associated with FIG. 4A.
  • FIG. 5A is a waveform representation of current and voltage associated with a primary coil of the wireless power transfer system of FIG. 2, particularly illustrating a current reversal corresponding to the suppression of the trailing-edge voltage spike depicted in FIG. 4A.
  • FIG. 5B is a timing diagram illustrating detection of the current reversal depicted in FIG. 5A.
  • FIG. 6A is a waveform representation of voltage output from the synchronous rectifier of FIG. 2, illustrating in-band signaling via trailing-edge voltage spike suppression.
  • FIG. 6B is a timing diagram illustrating detection of current reversals corresponding to the trailing-edge voltage spike suppression depicted in FIG. 6A.
  • FIG. 7A is a simplified system diagram of a load device of a wireless power transfer system facilitating in-band signaling.
  • FIG. 7B is a simplified system diagram of a source device of a wireless power transfer system facilitating in-band signaling.
  • FIG. 8 depicts operations of a method of in-band signaling from a load device to a source device of a wireless power transfer system.
  • FIG. 9 depicts operations of a method of demodulating an in-band signal from a load device to a source device of a wireless power transfer system.
  • FIG. 10 depicts operations of another method of demodulating an in-band signal from a load device to a source device of a wireless power transfer system.
  • FIG. 11 depicts operations of another method of demodulating an in-band signal from a load device to a source device of a wireless power transfer system.
  • FIG. 12 depicts operations of a method of adjusting the data transfer rate of in-band signaling from a load device to a source device of a wireless power transfer system.
  • The use of the same or similar reference numerals in different figures indicates similar, related, or identical items.
  • The use of cross-hatching or shading in the accompanying figures is generally provided to clarify the boundaries between adjacent elements and also to facilitate legibility of the figures. Accordingly, neither the presence nor the absence of cross-hatching or shading conveys or indicates any preference or requirement for particular materials, material properties, element proportions, element dimensions, commonalities of similarly illustrated elements, or any other characteristic, attribute, or property for any element illustrated in the accompanying figures.
  • Additionally, it should be understood that the proportions and dimensions (either relative or absolute) of the various features and elements (and collections and groupings thereof) and the boundaries, separations, and positional relationships presented therebetween, are provided in the accompanying figures merely to facilitate an understanding of the various embodiments described herein and, accordingly, may not necessarily be presented or illustrated to scale, and are not intended to indicate any preference or requirement for an illustrated embodiment to the exclusion of embodiments described with reference thereto.
  • DETAILED DESCRIPTION
  • Embodiments described herein generally reference systems and methods for in-band signaling from a load device to a source device of a wireless power transfer system. In one example, a wireless power transfer system such as described herein can be an electromagnetic inductive power transfer system, operating at a selected frequency (herein, the “operational frequency” of the wireless power transfer system) in a non-resonant mode or a resonant mode.
  • In many embodiments, digital information is transferrable from the load device to the source device via in-band signaling at a baud rate equivalent to, or a multiple or factor of, the operational frequency of the wireless power transfer system. In these embodiments, the load device selectively modifies the timing of (e.g., delays) the turn-off of one or more switches of a synchronous rectifier during a transition from a positive current half-cycle to a negative current half-cycle, thereby causing current to reverse, leading to a momentary reduction in the power transferred from the source device to the load device.
  • The source device detects said current reversal (and corresponding reflected power) and records the presence of the current reversal as a digital bit. Alternatively, should the source device detect the absence of any negative current, the source device records the absence of a current reversal as a complementary digital bit. The source device can use, collect, store, forward, or ignore received bits in any number of suitable ways. In one embodiment, the source device buffers recorded bits until a symbol, instruction, header, checksum, an end-of-message indication, or other data is received. Thus, by selectively desynchronizing the rectification circuit (by means of delaying the turn-off) on a per half-cycle basis, the load device communicates digital information to the source device.
  • In-band signaling such as described herein is substantially independent of the load conditions (e.g., impedance) of the load device because the presence or absence of a current reversal occurs during transitions between half-cycles of the fluctuating magnetic field used by the source device to convey power to the load device.
  • For many embodiments described herein, the presence or absence of the current reversal is recorded as a binary bit (e.g., present or not present), however such a configuration is not required of all embodiments. For example, the delayed turn-off of the synchronous rectifier switch(es) can affect a phase shift in the current through the source device; the source device can monitor for such a phase shift and record the phase shift as a binary bit. In other cases, the source device can monitor the magnitude of the reduction in the power transferred between the source device and the load device (e.g., current monitoring, voltage monitoring, phase shift monitoring, and so on) and can quantize the same into one or more non-binary values.
  • These and other embodiments are discussed below with reference to FIGS. 1-12. However, those skilled in the art will readily appreciate that the detailed description given herein with respect to these Figures is for explanatory purposes only and should not be construed as limiting.
  • Referring now to FIG. 1, there is shown a wireless power transfer system including a load device and a source device in an unmated configuration. The illustrated embodiment depicts a source device 102 that is configured to wirelessly transfer energy to a load device 104.
  • In many examples, the load device 104 may include a processor coupled with, or in communication with a memory, one or more communication interfaces, output devices such as displays and speakers, one or more sensors, such as biometric and imaging sensors, and input devices such as one or more buttons, one or more dials, a microphone, and/or force or touch sensing device. The communication interface(s) can provide electronic communications between the communications device and any external communication network, device or platform, such as but not limited to wireless interfaces, Bluetooth interfaces, Near Field Communication interfaces, infrared interfaces, USB interfaces, Wi-Fi interfaces, TCP/IP interfaces, network communications interfaces, or any conventional communication interfaces.
  • Although the load device 104 illustrated in FIG. 1 depicts a wristwatch or smart watch, any electronic device may be suitable to receive energy from the source device 102. For example, a suitable electronic device may be any portable or semi-portable electronic device that may receive energy inductively (herein, generally, a “load device”), and a suitable transmitting device may be any portable or semi-portable docking station or charging device that may transmit energy inductively (herein, generally, a “source device”). Example electronic devices include, but are not limited to, a telephone, a gaming device, a wearable device, a digital music player, a tablet computing device, a laptop computing device, and other types of portable and consumer electronic devices that are configured to transmit and/or receive energy inductively.
  • The source device 102 and the load device 104 may each respectively include a housing to enclose, support, and carry electronic, mechanical and structural components therein. In many examples, and as depicted, the load device 104 may have a larger lateral cross section than that of the source device 102, although such a configuration is not required. In other examples, the source device 102 may have a larger lateral cross section than that of the load device 104. In still further examples, the cross sections may be substantially the same. And in other embodiments, the source device can be adapted to be inserted into a charging port in the load device.
  • The source device 102 may be connected to a power source by cord or connector. For example, the source device 102 can receive power from a wall outlet, or from another electronic device through a connector, such as a USB connector. Additionally or alternatively, the source device 102 may be battery operated. Similarly, although the illustrated embodiment is shown with the connector coupled to the housing of the source device 102, the connector may be connected by any suitable means. For example, the connector may be removable and may include a connector that is sized to fit within an aperture or receptacle opened within the housing 106 of the source device 102.
  • The load device 104 may include a bottom surface that may interface with, align or otherwise contact a top surface of the source device 102. In this manner, the load device 104 and the source device 102 may be positionable with respect to each other. In certain embodiments, the top surface of the source device 102 may be configured in a particular shape that mates with a complementary shape of the load device 104. The illustrative top surface may include a concave shape that follows a selected curve. The bottom surface of the load device 104 may include a convex shape following the same or substantially similar curve as the top surface.
  • In other embodiments, the surfaces can have any given shape and dimension. For example, the surfaces may be substantially flat. Additionally or alternatively, the source and load devices 102, 104 can be positioned with respect to each other using one or more alignment mechanisms. As one example, one or more magnetic devices may be included in the source and/or load devices and used to align the source and load devices. In another example, one or more actuators in the source and/or load devices can be used to align the source and load devices. And in yet another example, alignment features, such as protrusions and corresponding indentations in the housings of the source and load devices, may be used to align the source and load devices. The design or configuration of the surfaces, one or more alignment mechanisms, and one or more alignment features can be used individually or in various combinations thereof.
  • FIG. 2 depicts a simplified schematic diagram of a wireless power transfer system configured for in-band signaling. The schematic illustrated may represent a wireless power transfer system such as shown in FIG. 1. The wireless power transfer system 200 includes a source device 202 for transmitting power and a load device 204 for receiving power, illustrated as coupled by two electrically-isolated halves of an air-gap transformer.
  • Initially, reference is made to the circuit topology of the illustrated example embodiment. It is appreciated that the particular illustrated embodiment and schematic diagram is merely an example; other circuit topologies including a greater number or a fewer number of elements and/or connections between elements is possible.
  • The source device 202 includes a processor 206 and a power supply 208. The processor 206 may be implemented as any electronic device or combination of electronic devices capable of processing, receiving, or transmitting data or instructions. For example, the processor 206 may include one or more of a microprocessor, a central processing unit, an application-specific integrated circuit, a digital signal processor, a voltage or current comparator circuit, a phase comparator circuit, an analog circuit, or any other combinations of such devices. As described herein, the term “processor” is meant to encompass a single processor or processing unit, multiple processors, multiple processing units, or other suitably configured computing element(s).The power supply 208 can be an internal or external power source.
  • The processor 206 is configured to control an inverter 210 that is coupled to the output of the power supply 208. The inverter 210 converts the direct current output from the power supply 208 into an alternating current. The processor 206 controls the frequency at which the inverter 210 alternates the current and the timing of the operation of switches associated with the inverter 210, such as the inverter switches 212 a, 212 b, 212 c, and 212 d.
  • The inverter 210 can be formed as any suitable type of a direct current to alternating current converter. The inverter 210 can output alternating current in any suitable manner, such as a square wave, a sine wave, or any other alternating current waveform. One example waveform output from the inverter 210 is shown in FIG. 3A, depicting current and voltage measured across the output of the inverter 210 of the wireless power transfer system of FIG. 2. Depicted are two periods of alternating current: a positive half-cycle 300, a negative half-cycle 302, a second positive half-cycle 304, and a second negative half-cycle 306. The voltage output from the inverter 210 in the depicted waveform is substantially similar to a square wave; deformations in the substantially square waveform depicted represent losses introduced by the inverter 210.
  • The inverter 210 can be constructed as an H-bridge. In this example, the inverter 210 is formed from four transistors (or, more generally, switches) arranged in pairs of two, identified in the illustrated embodiment as the inverter switches 212 a, 212 b, 212 c, and 212 d. The first pair includes inverter switches 212 a and 212 d and the second pair includes inverter switches 212 b and 212 c. The pairs of switches define two separate and inverse electrical paths between the power supply 208 and an electromagnetic coil, identified as the primary coil 216. The processor 206 alternates which electrical path couples the power supply 208 to the primary coil 216. In many examples, the processor 206 alternates the power to the primary coil 216 at a frequency selected so that the primary coil 216 and the associated capacitors 218 resonate.
  • In some embodiments, the inverter switches 212 a, 212 b, 212 c, and 212 d can each be associated with an inverter diode, respectively labeled as the inverter diodes 214 a, 214 b, 214 c, and 214 d. The inverter diodes 214 a, 214 b, 214 c, and 214 d are placed across the respective source and drain of the inverter switches 212 a, 212 b, 212 c, and 212 d such that one inverter diode is associated with each inverter switch. In some embodiments, the inverter diodes 214 a, 214 b, 214 c, and 214 d can be discrete and separate elements from the inverter switches, although this is not required. For example, in one embodiment the inverter diodes 214 a, 214 b, 214 c, and 214 d are implemented as body diodes within the inverter switches. In other examples, the inverter diodes can be implemented as external diodes, such as Schottky diodes. The inverter diodes 214 a, 214 b, 214 c, and 214 d of the inverter switches 212 a, 212 b, 212 c, and 212 d can be used as supplemental current paths during the operation of the inverter 210. More specifically, in certain embodiments, the inverter 210 may briefly pause between switching between the two separate and inverse electrical paths. This “dead time” between inverter cycles may be included in order to prevent “shoot-through” current which may occur if the inverter switches 212 a, 212 c (or, respectively, the inverter switches 212 b, 212 d) are in the on-state at the same time. In other words, the shoot-through condition may occur if the turn-off of the active switch pair is slower than the turn-on of the active switch pair of the next inverter cycle, thereby effectively shorting the power supply 208 for a brief period of time. During the dead time between inverter cycles, current within the primary coil 216 may be conducted through one or more of the inverter diodes 214 a, 214 b, 214 c, and 214 d, thereby preventing said current from causing damage to one or more of the inverter switches 212 a, 212 b, 212 c, and 212 d during the dead time period. As may be appreciated, the voltage across an inverter diode may increase rapidly when said diode begins conducting current during a dead time period. The forward voltage of the conducting diodes may be observed as a voltage spike when measured across the primary coil 216, for example as shown in FIG. 3A.
  • The load device 204 includes a processor 220 and a variable load 222. As with the processor of the source device 202, the processor 220 may be implemented as any electronic device or combination of electronic devices capable of processing, receiving, or transmitting data or instructions. For example, the processor 220 may include one or more of a microprocessor, a central processing unit, an application-specific integrated circuit, a digital signal processor, an analog circuit, or any other combinations of such devices.
  • The variable load 222 can be any circuit or network of circuits within the load device 204 that require direct current to operate. For example, the variable load 222 may include one or more communication interfaces, output devices such as displays and speakers, one or more sensors, such as biometric and imaging sensors, one or more batteries, and input devices such as one or more buttons, one or more dials, a microphone, and/or force or touch sensing device.
  • The processor 220 is configured to control a synchronous rectifier 224 that is coupled to the terminals of an electromagnetic coil, identified as the secondary coil 226. The synchronous rectifier 224 converts alternating induced in the secondary coil 226 into a direct current useful to the load device 204. The processor 220 controls the switches of the synchronous rectifier 224. Typically, the synchronous rectifier 224 operates at the resonance frequency of the primary coil 216 and the associated capacitors 218. The output of the synchronous rectifier can be coupled to an output capacitor 232 which serves as a low-pass filter. The output capacitor 232 filters out high frequency components of the output of the synchronous rectifier into a direct-current voltage useful to the variable load 222.
  • The synchronous rectifier 224 is formed from four transistors (or, more generally, switches) arranged in pairs of two, identified as the rectifier switches 228 a, 228 b, 228 c, and 228 d. The first pair includes rectifier switches 228 a and 228 c and the second pair includes rectifier switches 228 b and 228 d. The pairs of switches define two separate and inverse electrical paths between the secondary coil 226 and the variable load 222. The processor 220 alternates which electrical path couples the secondary coil 226 to the variable load 222.
  • In some embodiments, the synchronous rectifier 224 includes four rectifying diodes 230 a, 230 b, 230 c, and 230 d. The rectifying diodes 230 a, 230 b, 230 c, and 230 d are placed across the respective source and drain of the rectifier switches 228 a, 228 b, 228 c, and 228 d such that the rectifying diode 230 a is coupled the source and drain of the rectifier switch 228 a, the rectifying diode 230 b is coupled the source and drain of the rectifier switch 228 b, and so on. In some embodiments, the rectifying diodes can be discrete and separate elements from the rectifier switches, although this is not required. For example, in many embodiments the rectifying diodes are implemented as body diodes within the rectifier switches. In other embodiments, the rectifying diodes may be implemented with separate diodes, such as Schottky diodes. In some embodiments, the rectifying diodes are used in lieu of the synchronous rectifier switches until the load device 204 is capable to provide a voltage sufficient to switch the rectifying switches (e.g., when the load device 204 is in a low-power mode). In another non-limiting phrasing, the rectifying diodes can be used as an asynchronous rectifier.
  • Next, reference is made to the operation of transferring power from the source device to the load device of the example embodiment illustrated in FIG. 2. As noted above, it is appreciated that the operation of the particular illustrated embodiment and schematic diagram is a generalized and simplified to facilitate an understanding of the various embodiments described herein; other circuit topologies can operate in a different manner than that described below.
  • In operation, the source device 202 circulates a time-varying current through the primary coil 216 that generates a time-varying magnetic flux in response. The secondary coil 226, within the load device 204, is placed nearby the source device 202 so that the primary coil 216 and the secondary coil 226 are magnetically coupled. In this manner, the time-varying magnetic flux generated by the primary coil 216 induces an alternating voltage across the terminals of the secondary coil 226 resulting in an alternating current through operational components of the load device 204 related to the impedance of the variable load 222.
  • As noted above, the synchronous rectifier 224 includes four transistors (or, more generally, switches) arranged as pairs of two. One pair of switches, including the rectifier switches 228 a and 228 c, define an electrical path between the positive terminal of the secondary coil 226 and a positive voltage input terminal of the variable load 222 when the alternating voltage across the secondary coil 226 is positive, which occurs for one half of each period of the alternating voltage (herein, the “positive half-cycle”). During the positive half-cycle, current circulates from the positive terminal of the secondary coil 226, through the variable load 222 and the output capacitor 232, to the negative terminal of the secondary coil 226.
  • The synchronous rectifier 224 also includes a second pair of switches, the rectifier switches 228 b and 228 d, that define an electrical path between the negative terminal of the secondary coil 226 and the positive voltage input terminal of the variable load 222 when the alternating voltage across the secondary coil 226 is negative, which, like the positive half-cycle, occurs for one half of each period of the alternating voltage (herein, the “negative half-cycle”). During the negative half-cycle, current circulates from the negative terminal of the secondary coil 226, through operational components of the load device 204, to the positive terminal of the secondary coil 226.
  • In operation, the processor 220 of the load device 204 activates the rectifier switches 228 a and 228 c for each positive half-cycle (herein, the “positive half-cycle pair” of switches) and the rectifier switches 228 b and 228 d for each negative half-cycle (herein, the “negative half-cycle pair” of switches). In this manner, alternating voltage is rectified to a positive voltage Vout and alternating current is rectified and (optionally) filtered by the output capacitor 232 to provide direct current useful to operate the variable load 222.
  • In operation, the voltage across the rectifying diodes 230 a, 230 b, 230 c, and 230 d can be used by the processor 220 as a trigger to activate the switches of a particular half-cycle pair. In this manner, the synchronous rectifier 224 remains closely synchronized to the frequency and phase of the alternating voltage induced across the terminals of the secondary coil 226.
  • More specifically, when the induced current in the secondary coil 226 changes from negative to positive, the rectifying diodes 230 a and 230 c conduct to carry the current at the start of the positive half-cycle. The forward voltage across the rectifying diodes 230 a and/or 230 c can be sensed and used as a trigger to activate the rectifier switches 228 a and 228 c. After the synchronous rectifier switches are turned on, the associated rectifying diodes no longer carry current (e.g., substantially all current flows through the switch instead). In this manner, controlling the time at which the rectifier switches turn on controls whether voltage across the secondary coil 226 spikes (e.g., rapidly increases) at the initial part of the positive half cycle. The amplitude of this voltage spike is the forward voltage of the rectifier diode and the width is the delay from detection of the diode forward voltage to the activation of the corresponding rectifier switch (see, e.g., FIG. 3B). A similar voltage spike can be observed on the other side of the secondary coil 226 across the source and drain of the rectifier switch 228 c.
  • Similarly, as the voltage of a negative half-cycle exceeds the threshold voltage of the rectifying diodes 230 b and 230 d, said diodes begin conducting current, resulting in a rapid increase in voltage across the rectifier switches 228 b and 228 d. In other words, voltage measured across the source and drain of the rectifying switch 228 b spikes during the initial part of a negative half-cycle as a result of current flowing through the rectifying diode 230 b. As the induced current in the secondary coil 226 changes from positive to negative the rectifying diodes 230 b and 230 d conduct to carry the current at the start of the negative half-cycle. The forward voltage across the rectifying diodes 230 b or 230 d can be sensed and used as a trigger to activate the rectifier switches 228 b and 228 d. A voltage spike may be seen at the initial part of the negative half cycle during the time that the rectifying diodes 230 b and 230 d are conducting current. A similar voltage spike can be measured across the source and drain of the rectifying switch 228 d.
  • These voltage spikes are generally referred to herein as “leading edge spikes” of the voltage measured across either (or both) of the two switches of a half-cycle pair. The processor 220 monitors for the leading edge spike and upon detecting the same, activates the respective half-cycle transistor pair to direct the current associated with that half-cycle to the variable load 222.
  • Once a half-cycle pair is activated by the processor 220, voltage across the diodes settles back to the root mean-squared voltage output from the synchronous rectifier 224, identified in the schematic diagram as Vout.
  • Near the end of a half-cycle (e.g., approaching a transition between a positive half-cycle and a negative half-cycle, detected by current monitoring, voltage monitoring, phase synchronization, or any other suitable process), the processor 220 disables the switches associated with the then-active half-cycle pair. Provided that the switch is disabled prior to the time at which the current through the secondary coil reaches zero, current within the circuit flows only through the diodes of the recently-active half-cycle pair, resulting once again in a spike in voltage. Such a voltage spike is referred to herein as a “trailing-edge spike.” The amplitude of this voltage spike is the forward voltage of the rectifier diode and the width is the delay from the turn-off of the rectifier switch until the current through the secondary coil 226 reaches zero.
  • More specifically, as the current of a positive half-cycle decreases toward zero, the processor 220 disables the rectifier switches 228 a and 228 c. Thereafter, remaining current in the circuit flows through the rectifying diodes 230 a and 230 c, resulting in an increase in voltage because of the forward voltage exhibited by the diodes. In other words, voltage measured from node a to node b in the illustrated schematic (e.g., across the source and drain of the rectifying switch 228 a) spikes as a result of current flowing through the rectifying diode 230 a. A similar voltage spike can be measured across the source and drain of the rectifying switch 228 c.
  • Similarly, as the current of a negative half-cycle increases toward zero, the processor 220 disables the rectifier switches 228 b and 228 d. Thereafter, current in the circuit flows through the rectifying diodes 230 b and 230 d, resulting in a rapid increase in voltage across the rectifier switches 228 b and 228 d because of the forward voltage exhibited by the diodes.
  • More simply, in operation, the voltage across the source and drain of the rectifier switches 228 a, 228 b, 228 c, and 228 d, when measured over a half-period, exhibits a leading edge voltage spike, a substantially flat conducting period, and a trailing-edge voltage spike, such as depicted in FIG. 3B, which is a waveform representation of current and voltage measured across the output of the secondary coil 226 of the wireless power transfer system 200 of FIG. 2. Depicted in FIG. 3B are two periods of induced alternating current and alternating voltage prior to rectification by the synchronous rectifier 224: a positive half-cycle 308, a negative half-cycle 310, a second positive half-cycle 312, and a second negative half-cycle 314. The voltage of each half-cycle exhibits a leading edge voltage spike 316, a substantially flat conducting period 318, and a trailing-edge voltage spike 320 that generally begins at time t1. The substantially flat conducting period 318 is illustrated as slightly deformed to represent a slight increase in voltage resulting from internal resistance of the rectifier switches 228 a, 228 b, 228 c, and 228 d.
  • Next, reference is made to the operation of the circuit of the example embodiment illustrated in FIG. 2 as it relates to in-band signaling from the load device. As noted above with respect to other example embodiments, it is appreciated that the operation of the particular illustrated embodiment and schematic diagram is a generalized to facilitate an understanding of the various embodiments described herein; other circuit topologies can operate in a different manner to affect in-band signaling from the load device to the source device than that described below.
  • For many embodiments described herein, digital information is transferrable from the load device 204 to the source device 202 via in-band signaling at a baud rate equivalent to, or a multiple (or factor) of, the operational frequency of the wireless power transfer system 200. In general, in these embodiments, the processor 220 of the load device 204 selectively modifies the timing of (e.g., delays) one or more switches of the synchronous rectifier 224 during a transition between half-cycles, thereby suppressing the trailing-edge voltage spike that results from the conduction of current by the rectifying diode(s) associated with the switches. This delay allows the induced current through the secondary coil 226 to invert (e.g., change sign), reversing direction, while the conducting rectifier switch is active. This, in turn, causes power to be reflected to the source device 202.
  • In another non-limiting phrasing, the baud rate (e.g., the number of bits sent per second) may be related to the operational frequency of the wireless power transfer system 200 specifically because data is communicated from the load device 204 to the source device 202 within the same band (e.g., not requiring a separate communication channel and not requiring high-frequency modulation and subsequent demodulation) as the power transfer. In one example, a single bit can be transmitted for every half-cycle of induced voltage; the baud rate may be twice the operational frequency. In another example, two bits can be transmitted for every half-cycle (e.g., by modification of the timing by different amounts) of induced voltage; the baud rate may be four times the operational frequency. In yet another example, a single bit may be transmitted for every five periods of induced voltage; the baud rate may be 20 percent of the operational frequency. In yet another example, a single bit may be transmitted only for the falling edge of induced voltage; the baud rate may be equal to the operational frequency. It may be appreciated that the examples provided above are presented merely to facilitate an understanding of various embodiments described herein; different encoding schemes, different operational frequencies, different encryption techniques, different error checking methods, and so on can be used in different embodiments to achieve different baud rates that may be suitable for specific implementations.
  • Particularly, FIG. 4A is a waveform representation of a single half-cycle 400 of current and voltage associated with the rectifier switch 228 a during a de-synchronization operation performed by the synchronous rectifier 224. Depicted in FIG. 4B is a control signal 406 that may be applied to the rectifier switch 228 a (e.g., gate voltage signal) to affect the de-synchronization. The voltage waveform of FIG. 4A includes a leading edge voltage spike 402 and a substantially flat conducting period 404, but does not include a trailing-edge voltage spike, as shown for each half-cycle depicted in FIG. 3B. In other words, the rectifier switch 228 a is disabled at a time t1′ that is later than the time t1 at which the rectifier switches of FIG. 3B are otherwise disabled, thereby suppressing the trailing-edge voltage spike (labeled as a smooth trailing-edge 408) that would otherwise occur. The trailing-edge voltage spike is suppressed because the rectifier diode does not conduct current since the current has crossed zero (e.g., reversed) at the time the rectifier switch is turned off. This delay, shown in FIG. 4B as the delay 410, allows the induced current to briefly continue into the opposite half-cycle, reversing direction, and causing power to be reflected to the source device 202.
  • In some embodiments, the processor 220 may perform an operation to determine an optimal delay to implement in order to sufficiently suppress the trailing-edge voltage spike in a manner that can be detected by the load device 204. For example, the processor 220 may progressively increase the implemented delay until the source device 202 confirms that it is able to detect power reflected by the load device 204 and to obtain digital information therefrom.
  • In this manner, by selectively desynchronizing the synchronous rectifier 224 on a per half-cycle basis (or a slower rate for some embodiments), the load device 204 can communicate digital information to the source device 202.
  • Next, reference is made to the operation of the circuit of the example embodiment illustrated in FIG. 2 as it relates to in-band signal receiving from the source device. As noted above with respect to other example embodiments, it is appreciated that the operation of the particular illustrated embodiment and schematic diagram is a generalized to facilitate an understanding of the various embodiments described herein; other circuit topologies can operate in a different manner to affect in-band signaling from the load device to the source device than that described below.
  • Particularly, the source device 202 detects the presence or absence of a reduction in power transfer due to the momentary current reversal and corresponding power reflection and records the presence as a digital bit. In one embodiment, the presence or absence of reflected power is buffered by the source device 202 as a binary bit (e.g., present or not present). In other cases, the source device 202 can use, collect, store, forward, or ignore received bits in any other number of suitable ways. For example, the source device 202 can buffer, cache, store, recorded bits until a symbol, instruction, header, checksum, an end-of-message indication, or other data is received.
  • For example, FIGS. 5A-5B is a waveform representation of the current and voltage measured across the output of the inverter 210 of FIG. 200. Depicted are periods of alternating current: a first positive half-cycle 500, a first negative half-cycle 503, a second positive half-cycle 504, and a second negative half-cycle 506. The depicted waveform also includes a current zero-crossing 508 immediately before the transition between the first positive half-cycle 500 and the first negative half-cycle 502. This current reversal is detectable by the processor 206 of the source device 202, and can be interpreted as a digital bit 510 such as shown in FIG. 5B. The current zero-crossing 508 can be any suitable current reversal (or, in some embodiments, current transitioning through a threshold) that is detectable by the processor 206.
  • In some embodiments that utilize dead-time control for inverter switches of an inverter of a source device, the associated inverter diodes (such as the inverter diodes 214 a and 214 d or 214 b and 214 c as shown in FIG. 2) may carry the current within the primary coil during the dead-time interval. In embodiments where active switches are turned off prior to the current within the primary coil reaching zero, the inverter diodes associated with the inactive switch pair will conduct until the current reaches zero.
  • As an example, reference is made to the embodiment depicted in FIG. 2. In this case, if the inverter switches 212 a and 212 d are turned off prior to zero current carried therethrough, then the inverter diodes 214 b and 214 c will conduct until the current reaches zero or until the inverter switches 212 b and 212 c are turned on. In this case, a leading-edge voltage spike 520 associated with the inverter diode conduction appears at the switches as depicted in FIG. 5A.
  • In the case where the current changes sign prior to the time when the active inverter switches are turned off, the inverter diodes associated with the recently active switch will conduct to carry the winding current until the opposite switch phase is turned on. In this case a trailing-edge voltage spike 522 associated with the inverter diode conduction would appear at the inverter switches, such as depicted in FIG. 5A. As an example, if the inverter switches 212 a and 212 d of FIG. 2 are turned off after the current changes sign then inverter diodes 214 a and 214 d will conduct until the inverter switches 212 b and 212 c are turned on.
  • At the time the inverter switches 212 b and 212 c are turned on (while the inverter diodes 214 a and 214 d are conducting) there may be a brief interval of reverse recovery shoot-through current carried until the associated inverter diodes turn off. The peak current and associated power loss associated with this shoot-though is, in many examples, dependent on the reverse recovery time of the inverter diodes. This reverse recovery shoot-through can also occur on the opposite inverter cycle when the inverter switches 212 a and 212 d are turned on (while the inverter diodes 214 b and 214 c are conducting) until the associated inverter diodes turn off. Some embodiments may utilize separate high-speed Schottky inverter diodes to minimize the peak current and losses associated with the reverse recovery time, thereby preventing said current from causing damage to one or more of the inverter switches 212 a, 212 b, 212 c, and 212 d.
  • In some embodiments, the digital bit 510 may be set at the moment the trailing-edge voltage spike 522 is detected by the processor 206 at the completion of half-cycle 500. Conversely, another digital bit 512, having a different value than the digital bit 510, is set at the half-cycle 502 completes without experiencing a trailing-edge voltage pulse. Similarly, another digital bit 514, having a different value than the digital bit 510, may be set at the moment the second positive half-cycle 504 completes without experiencing a trailing-edge voltage pulse. Similarly, another digital bit 516, having a different value than the digital bit 510, is set at the moment the second negative half-cycle 506 completes without experiencing a trailing-edge voltage pulse. In this manner, through two periods of alternating current (e.g., inverter cycles), the load device 204 communicates four bits of information to the source device 202. For example, in the illustrated embodiment, the binary information communicated from the load device 204 to the source device 202 can be a binary representation of the number eight, (1000)2.
  • In one example, the processor 206 of the source device 202 monitors for changes in current through one or more of the inverter switches 212 a, 212 b, 212 c, and 212 d of the inverter 210. Particularly, when a reduction in power transferred occurs, current through one or more of the inverter switches 212 a, 212 b, 212 c, and 212 d is reduced. The processor 206 can monitor for this reduction by determining whether the current through an inverter switch is lower than a selected threshold. In other cases, the processor 206 can monitor a voltage across an element of known resistance.
  • In other cases, the processor 206 of the source device 202 can monitor the current over time through one or more of the inverter switches 212 a, 212 b, 212 c, and 212 d for a phase shift and record the phase shift as a binary bit. In other cases, the source device 202 can monitor the magnitude of the reduction in power transferred (e.g., current monitoring, voltage monitoring, phase shift monitoring, and so on) and can quantize the same into one or more non-binary values.
  • Alternatively, should the source device 202 detect the absence of any reduction in power transferred, the source device 202 buffers the absence of reduction in power transferred as a complementary digital bit. The source device buffers recorded bits until a symbol, instruction, header, or other data is received. For example, FIG. 6A depicts a waveform representation of voltage output from the synchronous rectifier 224 of FIG. 2, illustrating in-band signaling via trailing-edge voltage spike suppression. Illustrated are eight half-cycles, showing three suppressed trailing edge spikes, 600, 602, and 604. As with other embodiments described herein, the processor 206 of the source device 202 can monitor for the reductions in power transferred associated with the three suppressed trailing edge spikes, 600, 602, and 604 and can interpret said reductions in power transferred as a digital bits such as shown in FIG. 6B. In the embodiment depicted in FIG. 6B, the binary information communicated from the load device 204 to the source device 202 can be a binary representation of the number 162, (1010 0010)2. In some cases, the processor 206 interprets the presence of a reduction in power transferred as an asserted binary bit (e.g., 1) and the absence of a reduction in power transferred as a null binary bit (e.g., 0). In other cases, the processor 206 interprets the absence of a reduction in power transferred as an asserted binary bit and the presence of the reduction in power transferred as a null binary bit. In further embodiments, the coding scheme of the in-band signaling between the load device 204 and the source device 202 can change depending upon the power requirements of the load device 204.
  • In this manner, digital information is transferrable from a load device to a source device via in-band signaling at a baud rate equivalent to, or a multiple or factor of, the operational frequency of the wireless power transfer system. As noted above, a load device selectively modifies the timing of (e.g., delays, phase shifts, and so on) a rectifier within the load device during a transition from a one half-cycle to the other half-cycle, thereby causing a reduction in the power transferred from the source device to the load device.
  • A more general representation of wireless power transfer system embodiments configured for in-band communication from the load device to a source device are depicted in FIGS. 7A-7B. FIG. 7A is a simplified system diagram of a load device 702 of a wireless power transfer system facilitating in-band signaling. The load device 702 includes a processor 704 to perform, monitor, and/or coordinate the operations of the load device 702. The processor 704 is coupled to a variable load 706 which itself is coupled to a rectifier 708 that receives alternating current from a receive coil 710. The receive coil 710 receives power from a source device. The rectifier 708 is controlled, at least partially, by a timing adjuster 714. The timing adjuster 714 responds to a data signal from the processor 704 to selectively modify the timing (e.g., turn-off, turn-on) of one or more switches 712 of the rectifier 708. In some cases, the timing adjuster 714 is a portion of the processor 704, in other cases, the timing adjuster 714 is implemented as a separate circuit and/or processor. In some cases, the delay (or phase shift) provided by the timing adjuster 714 is configurable by the processor 704.
  • FIG. 7B is a simplified system diagram of a source device 716 of a wireless power transfer system facilitating in-band signaling. The source device 716 includes a processor 718 coupled to a power source 720. The power source 720 supplies power to a bridge inverter 722 that outputs alternating current to a transmit coil 724. The bridge inverter 722 also includes a monitor 728 that is configured to monitor the magnitude and/or phase of current or voltage of one or more switches 726 of the bridge inverter 722.
  • FIG. 8 depicts operations of a method of in-band signaling from a load device to a source device of a wireless power transfer system. The method begins at operation 800 in which a load device determines information (e.g., a data signal) that the load device desires to communicate to a source device over a wireless power transfer interface. The information communicated from the load device to the source device can be any suitable information. For example, the load device can communicate that a battery within the load device is fully charged. The load device can communicate that the load device is in need or more power. The load device can communicate a temperature of the load device. The load device can communicate authentication information to the source device. It is appreciated that the above are merely examples; a load device can communicate any suitable or implementation-specific information to a source device in different embodiments.
  • Next at operation 802, the load device causes a delay (and/or phase shift) in the gate voltage turn-off of one switch of a rectifier during a particular rectification cycle. The delay causes a reduction in power transferred across the wireless power transfer interface.
  • FIG. 9 depicts operations of a method of demodulating an in-band signal from a load device to a source device of a wireless power transfer system. The method begins at operation 900 in which a source device monitors current through one or more switches of an inverter bridge. The source device monitors for a current reversal (or, more generally, a current threshold crossing) that is associated with a reduction in power transferred from a load device. If a current reversal is detected at operation 902, then a first bit value is buffered within the source device at operation 904. Alternatively, if a current reversal is not detected at operation 902, then a second bit value is buffered within the source device at operation 906. Bits may be buffered until a pattern of bits is received. Thereafter, the pattern can be interpreted by a processor as data received from the load device.
  • FIG. 10 depicts operations of a method of demodulating an in-band signal from a load device to a source device of a wireless power transfer system. The method begins at operation 1000 in which a source device monitors the phase of current through a transmit coil within the source device. The source device monitors for a phase shift that is associated with a reduction in power transferred to a load device. If a phase shift is detected at operation 1002, then a first bit value is buffered within the source device at operation 1004. Alternatively, if a phase shift is not detected at operation 1002, then a second bit value is buffered within the source device at operation 1006.
  • FIG. 11 depicts operations of a method of demodulating an in-band signal from a load device to a source device of a wireless power transfer system. The method begins at operation 1100 in which a source device monitors for a trailing edge voltage spike at a transmit coil within the source device. The source device monitors for a for a trailing edge voltage spike that is associated with diode conduction due to current reversal due to timing modifications in the load device. If a for a trailing edge voltage spike is detected at operation 1102, then a first bit value is buffered within the source device at operation 1104. Alternatively, if a for a trailing edge voltage spike is not detected at operation 1102, then a second bit value is buffered within the source device at operation 1106.
  • FIG. 12 depicts operations of a method of adjusting the data transfer rate of in-band signaling from a load device to a source device of a wireless power transfer system. The method begins at operation 1200 at which a high error rate in an in-band signaling channel is detected by a source device. The high error rate can be detected by any suitable error detection means.
  • If a high error rate is detected, the method continues to operation 1202 in which a current threshold for current reversal and/or phase shift defining a reduction in power transferred are either increased or decreased. If the error rate continues to increase, the threshold can be changed in the opposite direction. Once a minimum error rate is established, the source device can save the threshold value in a memory for future use.
  • One may appreciate that although many embodiments are disclosed above, that the operations and steps presented with respect to methods and techniques described herein are meant as exemplary and accordingly are not exhaustive. One may further appreciate that alternate step order or, fewer or additional steps may be required or desired for particular embodiments.
  • Although the disclosure above is described in terms of various exemplary embodiments and implementations, it should be understood that the various features, aspects and functionality described in one or more of the individual embodiments are not limited in their applicability to the particular embodiment with which they are described, but instead can be applied, alone or in various combinations, to one or more of the some embodiments of the invention, whether or not such embodiments are described and whether or not such features are presented as being a part of a described embodiment. Thus, the breadth and scope of the present invention should not be limited by any of the above-described exemplary embodiments but is instead defined by the claims herein presented.

Claims (21)

1. (canceled)
2. A method of transmitting data from a load device to a source device in a wireless power transfer system, the method comprising:
determining, by the load device, an update to be communicated from the load device to the source device as a data signal;
wirelessly transferring power from the source device to the load device; and
desynchronizing, by the load device, a timing of a rectifier in the load device according to a pattern corresponding to the data signal.
3. The method of claim 2, wherein:
the rectifier comprises a switch; and
modifying the timing of the rectifier comprises delaying a turn off the switch.
4. The method of claim 3, wherein delaying the turn off of the switch comprises delaying a turn off until current through the switch reverses.
5. The method of claim 3, wherein delaying the turn off of the switch suppress a voltage spike associated with current conduction through a diode within the load device.
6. The method of claim 5, wherein the diode is one of:
a body diode of the switch; or
a Schottky diode coupled across a source and a drain of the switch.
7. The method of claim 2, wherein the update comprises an indication that a battery within the load device is charged.
8. The method of claim 2, wherein the update comprises authentication information.
9. The method of claim 2, wherein the update comprises executable instructions received by a processor of the source device.
10. The method of claim 2, wherein the update comprises temperature information corresponding to a temperature of the load device.
11. A method for updating a source device from a load device in a wireless power transfer system, the method comprising:
receiving, by the load device, an update to be communicated from the load device to the source device as a data signal;
wirelessly transmitting power from the source device to the load device;
desynchronizing, by the load device, a rectifier of the load device based on the digital signal;
determining, by the source device, that a current threshold crossing has occurred within an electronic element of the source device;
recording, by the source device, a digital bit based on the current threshold crossing; and
buffering, by the source device, the digital bit as a portion of the data signal.
12. The method of claim 11, wherein;
the source device comprises an inverter; and
the operation of determining that the current threshold crossing has occurred comprises monitoring a switch of the inverter for a threshold crossing in current.
13. The method of claim 11, wherein the update comprises a temperature of the load device.
14. The method of claim 11, wherein the update comprises executable instructions for a processor of the source device.
15. A wireless power transfer system, comprising:
a source device comprising:
an inverter;
a transmit coil coupled to the inverter; and
a first processor configured to monitor current in the inverter; and
a load device comprising:
a receive coil magnetically coupled to the transmit coil;
a rectifier coupled to the receive coil and comprising a switch; and
a second processor coupled to the switch and configured to:
determine an executable instruction to be communicated from the load device to the source device as a data signal; and
delay of a turn off of the switch based on the data signal.
16. The wireless power transfer system of claim 15, wherein the first processor is configured to:
record a first digital bit to a buffer in response to the monitored current crossing a threshold; and
record a second digital bit to the buffer in response to the monitored current not crossing the threshold.
17. The wireless power transfer system of claim 16, wherein the threshold is associated with a trailing edge voltage spike within the inverter.
18. The wireless power transfer system of claim 16, wherein the threshold is associated with a leading edge voltage spike within the inverter.
19. The wireless power transfer system of claim 15, wherein the first processor is configured to:
record a first digital bit to a buffer in response to the monitored current shifting phase; and
record a second digital bit to the buffer in response to the monitored current not shifting phase.
20. The wireless power transfer system of claim 15, wherein the first processor is configured to receive and execute the executable instruction.
21. The wireless power transfer system of claim 15, wherein the load device is a portable electronic device.
US15/626,989 2015-09-28 2017-06-19 In-Band Signaling Within Wireless Power Transfer Systems Abandoned US20170288467A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US15/626,989 US20170288467A1 (en) 2015-09-28 2017-06-19 In-Band Signaling Within Wireless Power Transfer Systems

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US201562233798P 2015-09-28 2015-09-28
US201562255072P 2015-11-13 2015-11-13
US15/152,444 US10122217B2 (en) 2015-09-28 2016-05-11 In-band signaling within wireless power transfer systems
US15/626,989 US20170288467A1 (en) 2015-09-28 2017-06-19 In-Band Signaling Within Wireless Power Transfer Systems

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US15/152,444 Continuation US10122217B2 (en) 2015-09-28 2016-05-11 In-band signaling within wireless power transfer systems

Publications (1)

Publication Number Publication Date
US20170288467A1 true US20170288467A1 (en) 2017-10-05

Family

ID=58407468

Family Applications (2)

Application Number Title Priority Date Filing Date
US15/152,444 Expired - Fee Related US10122217B2 (en) 2015-09-28 2016-05-11 In-band signaling within wireless power transfer systems
US15/626,989 Abandoned US20170288467A1 (en) 2015-09-28 2017-06-19 In-Band Signaling Within Wireless Power Transfer Systems

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US15/152,444 Expired - Fee Related US10122217B2 (en) 2015-09-28 2016-05-11 In-band signaling within wireless power transfer systems

Country Status (1)

Country Link
US (2) US10122217B2 (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9837866B2 (en) 2013-10-09 2017-12-05 Apple Inc. Reducing power dissipation in inductive energy transfer systems
CN107994657A (en) * 2018-01-04 2018-05-04 无锡市瀚为科技有限公司 A kind of switching signal production method suitable for wireless charging system
US10122217B2 (en) 2015-09-28 2018-11-06 Apple Inc. In-band signaling within wireless power transfer systems
US10404235B2 (en) 2013-11-21 2019-09-03 Apple Inc. Using pulsed biases to represent DC bias for charging
US10601250B1 (en) 2016-09-22 2020-03-24 Apple Inc. Asymmetric duty control of a half bridge power converter
US10978899B2 (en) 2017-02-02 2021-04-13 Apple Inc. Wireless charging system with duty cycle control

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9847666B2 (en) 2013-09-03 2017-12-19 Apple Inc. Power management for inductive charging systems
US20190089183A9 (en) * 2013-10-23 2019-03-21 Apple Inc. Transmitter and receiver communication for inductive power transfer systems
US10873221B1 (en) * 2017-01-31 2020-12-22 Apple Inc. Wireless power control system
CN108318738B (en) * 2018-01-26 2020-06-12 上海交通大学 Phase detection circuit and parameter information detection method of wireless power transmission system
DE102018206724A1 (en) 2018-05-02 2019-11-07 Kardion Gmbh Energy transmission system and method for wireless energy transmission
DE102020109640A1 (en) * 2019-04-11 2020-10-15 Apple Inc. WIRELESS POWER SYSTEM WITH IN-BAND COMMUNICATIONS
US10998776B2 (en) 2019-04-11 2021-05-04 Apple Inc. Wireless power system with in-band communications
US10897201B2 (en) * 2019-05-09 2021-01-19 Nxp B.V. Switched mode power supply signal reconstruction
US20220360117A1 (en) * 2021-05-05 2022-11-10 Spark Connected LLC Wireless Power Transfer System and Method
US20240128998A1 (en) * 2022-03-16 2024-04-18 Daanaa Resolution Inc. Power transfer system and methods
US12074533B2 (en) 2022-07-29 2024-08-27 Avago Technologies International Sales Pte. Limited Rectifier fast load ballast

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110217927A1 (en) * 2008-09-23 2011-09-08 Powermat Ltd. Combined antenna and inductive power receiver
US20130063085A1 (en) * 2010-05-14 2013-03-14 Kabushiki Kaisha Toyota Jidoshokki Resonance-type non-contact power supply system
US20140152114A1 (en) * 2012-12-03 2014-06-05 Ls Cable & System Ltd. Wireless power transmission system, wireless power receiving apparatus, and wireless power receiving method
US8860365B2 (en) * 2011-08-12 2014-10-14 Fu Da Tong Technology Co., Ltd. Inductive charging method for vehicles
US20150049832A1 (en) * 2013-08-13 2015-02-19 Rohm Co., Ltd. Non-contact power supply transmitter system and receiving device
US20150138846A1 (en) * 2013-11-19 2015-05-21 Advanced Analog Technology, Inc. Constant current control circuit for power converter and constant current control method thereof
US9178369B2 (en) * 2011-01-18 2015-11-03 Mojo Mobility, Inc. Systems and methods for providing positioning freedom, and support of different voltages, protocols, and power levels in a wireless power system
US20150349541A1 (en) * 2014-05-27 2015-12-03 Panasonic Intellectual Property Management Co., Ltd. Wireless power transmission system and power transmission device
US20150348692A1 (en) * 2013-02-19 2015-12-03 Yazaki Corporation Electromagnetic induction coil
US20170259677A1 (en) * 2014-09-10 2017-09-14 Robert Bosch Gmbh Transmission coil for the inductive transfer of energy
US20170338695A1 (en) * 2014-11-05 2017-11-23 Powerbyproxi Limited Received wireless power regulation

Family Cites Families (76)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5157319A (en) 1991-09-27 1992-10-20 Electric Power Research Institute Contactless battery charging system
US5742148A (en) 1992-11-24 1998-04-21 Seiko Instruments Inc. Charge/discharge control circuit and chargeable electric power source apparatus
JP3222999B2 (en) 1993-08-20 2001-10-29 三洋電機株式会社 Overdischarge prevention circuit for secondary battery
GB9423036D0 (en) 1994-11-15 1995-01-04 Sgs Thomson Microelectronics An integrated circuit memory device
EP0788212B1 (en) 1996-01-30 2002-04-17 Sumitomo Wiring Systems, Ltd. Connection system and connection method for an electric automotive vehicle
US5710503A (en) 1996-02-01 1998-01-20 Aims Systems, Inc. On-line battery monitoring system with defective cell detection capability
US6567522B1 (en) 1999-04-20 2003-05-20 Godigital Telecommunications, Inc. Voltage alternating switch circuit
US7522878B2 (en) 1999-06-21 2009-04-21 Access Business Group International Llc Adaptive inductive power supply with communication
US6825620B2 (en) 1999-06-21 2004-11-30 Access Business Group International Llc Inductively coupled ballast circuit
TW495951B (en) 2001-05-29 2002-07-21 Taiwan Semiconductor Mfg Electro-static discharge protection design for charged-device mode using deep well structure
US6844702B2 (en) 2002-05-16 2005-01-18 Koninklijke Philips Electronics N.V. System, method and apparatus for contact-less battery charging with dynamic control
GB2414121B (en) 2004-05-11 2008-04-02 Splashpower Ltd Controlling inductive power transfer systems
US7560902B2 (en) 2004-12-10 2009-07-14 Xantrex International Duty cycle controller for high power factor battery charger
CA2489701C (en) 2004-12-10 2014-08-19 Xantrex Technology Inc. Duty cycle controller for high power factor battery charger
US8169185B2 (en) 2006-01-31 2012-05-01 Mojo Mobility, Inc. System and method for inductive charging of portable devices
US7952322B2 (en) 2006-01-31 2011-05-31 Mojo Mobility, Inc. Inductive power source and charging system
US7948208B2 (en) 2006-06-01 2011-05-24 Mojo Mobility, Inc. Power source, charging system, and inductive receiver for mobile devices
US8004235B2 (en) 2006-09-29 2011-08-23 Access Business Group International Llc System and method for inductively charging a battery
KR101253669B1 (en) 2006-10-10 2013-04-11 엘에스전선 주식회사 A contact-less charger
WO2008056415A1 (en) 2006-11-08 2008-05-15 Panasonic Corporation Non-contact charger, electronic device, battery pack, and non-contact charge system
EP2232669B1 (en) 2008-01-07 2019-12-04 Philips IP Ventures B.V. Inductive power supply with duty cycle control
JP4533445B2 (en) 2008-04-15 2010-09-01 ノリタケ伊勢電子株式会社 Power supply circuit for filament of fluorescent display tube
US20110050164A1 (en) 2008-05-07 2011-03-03 Afshin Partovi System and methods for inductive charging, and improvements and uses thereof
US20090284369A1 (en) 2008-05-13 2009-11-19 Qualcomm Incorporated Transmit power control for a wireless charging system
US7760101B2 (en) 2008-06-20 2010-07-20 Kimberly-Clark Worldwide, Inc. Method of reducing sensor corrosion in absorbent articles
JP2010016985A (en) 2008-07-03 2010-01-21 Sanyo Electric Co Ltd Method of data transmission in electric power transmission, and charging stand and battery built-in device using the method
MY159639A (en) 2008-07-09 2017-01-13 Access Business Group Int Llc Wireless charging system
US8441244B2 (en) 2008-09-15 2013-05-14 Stmicroelectronics S.R.L. Control system for switching DC-DC converters
US8933594B2 (en) 2008-09-27 2015-01-13 Witricity Corporation Wireless energy transfer for vehicles
US8928276B2 (en) 2008-09-27 2015-01-06 Witricity Corporation Integrated repeaters for cell phone applications
KR101699986B1 (en) 2008-10-03 2017-02-13 액세스 비지니스 그룹 인터내셔날 엘엘씨 Power system
US8947042B2 (en) 2008-11-13 2015-02-03 Qualcomm Incorporated Wireless power and data transfer for electronic devices
JP5417907B2 (en) 2009-03-09 2014-02-19 セイコーエプソン株式会社 Power transmission control device, power transmission device, power reception control device, power reception device, electronic device, and contactless power transmission system
US20110199045A1 (en) 2010-02-15 2011-08-18 Convenientpower Hk Ltd Power transfer device and method
US8729814B2 (en) * 2009-11-25 2014-05-20 Lutron Electronics Co., Inc. Two-wire analog FET-based dimmer switch
US9787364B2 (en) * 2011-01-20 2017-10-10 Triune Ip, Llc Multi-use wireless power and data system
JP2011114985A (en) 2009-11-27 2011-06-09 Sanyo Electric Co Ltd Apparatus with built-in battery and charging pad
US9757398B2 (en) 2010-02-20 2017-09-12 Euroespes Biotecnnologia, S.L. Prevention and treatment of alzheimer's disease by amyloid beta peptide and sphin-gosine-1-phosphate
US8478452B2 (en) 2010-04-06 2013-07-02 Battelle Memorial Institute Grid regulation services for energy storage devices based on grid frequency
WO2011156768A2 (en) 2010-06-11 2011-12-15 Mojo Mobility, Inc. System for wireless power transfer that supports interoperability, and multi-pole magnets for use therewith
JP2012005238A (en) 2010-06-17 2012-01-05 Nissan Motor Co Ltd Non-contact power feeding device
CN101902062A (en) 2010-08-06 2010-12-01 武汉中原电子集团有限公司 Vehicle-mounted wireless charging device
US20120068548A1 (en) 2010-09-16 2012-03-22 Advantest Corporation Wireless power supply apparatus
JP5928865B2 (en) * 2010-11-18 2016-06-01 富士電機株式会社 Control method of non-contact power feeding device
US10115520B2 (en) 2011-01-18 2018-10-30 Mojo Mobility, Inc. Systems and method for wireless power transfer
US20130285605A1 (en) 2011-01-18 2013-10-31 Mojo Mobility, Inc. Systems and methods for wireless power transfer
US9496732B2 (en) 2011-01-18 2016-11-15 Mojo Mobility, Inc. Systems and methods for wireless power transfer
US9356659B2 (en) 2011-01-18 2016-05-31 Mojo Mobility, Inc. Chargers and methods for wireless power transfer
US9000620B2 (en) 2011-05-31 2015-04-07 Samsung Electronics Co., Ltd. Apparatus and method of dividing wireless power in wireless resonant power transmission system
CN102364856B (en) 2011-06-30 2013-10-16 成都芯源系统有限公司 Switching power supply and its no-load control circuit and control method
KR20140053282A (en) 2011-08-04 2014-05-07 위트리시티 코포레이션 Tunable Wireless Power Architecture
CN102315698B (en) * 2011-08-30 2013-06-12 矽力杰半导体技术(杭州)有限公司 Magnetic field coupling-type non-contact electric energy transmission device
WO2013067550A2 (en) 2011-11-01 2013-05-10 Bruwer, Frederick, Johannes Capacitive sensing enabled switch mode power supply and data transfer
US9087638B2 (en) 2011-12-13 2015-07-21 Texas Instruments Incorporated Wireless power system and method
JP5242767B2 (en) 2011-12-27 2013-07-24 株式会社東芝 Power transmission device, power reception device, and power transmission system
US9018898B2 (en) 2012-02-10 2015-04-28 Sandisk Technologies Inc. Regulation of wirelessly charging multiple devices from the same source
JP2013169081A (en) 2012-02-15 2013-08-29 Sumitomo Electric Ind Ltd Charger
US9722447B2 (en) 2012-03-21 2017-08-01 Mojo Mobility, Inc. System and method for charging or powering devices, such as robots, electric vehicles, or other mobile devices or equipment
WO2013142720A1 (en) 2012-03-21 2013-09-26 Mojo Mobility, Inc. Systems and methods for wireless power transfer
US8942624B2 (en) * 2012-03-30 2015-01-27 Integrated Device Technology, Inc. Apparatus, system, and method for back-channel communication in an inductive wireless power transfer system
KR102013688B1 (en) 2012-05-20 2019-08-23 필립스 아이피 벤쳐스 비.브이. System and method for communication in wireless power supply systems
US20140191568A1 (en) 2013-01-04 2014-07-10 Mojo Mobility, Inc. System and method for powering or charging multiple receivers wirelessly with a power transmitter
GB2511842B (en) * 2013-03-15 2015-05-13 Eisergy Ltd A primary side method of control for synchronous rectifiers
US9837846B2 (en) 2013-04-12 2017-12-05 Mojo Mobility, Inc. System and method for powering or charging receivers or devices having small surface areas or volumes
US9847666B2 (en) 2013-09-03 2017-12-19 Apple Inc. Power management for inductive charging systems
US9496733B2 (en) 2013-09-13 2016-11-15 Boston Scientific Neuromodulation Corporation Optical communications between an implantable medical device and external charger
US9837866B2 (en) 2013-10-09 2017-12-05 Apple Inc. Reducing power dissipation in inductive energy transfer systems
US20190089183A9 (en) 2013-10-23 2019-03-21 Apple Inc. Transmitter and receiver communication for inductive power transfer systems
US9673784B2 (en) 2013-11-21 2017-06-06 Apple Inc. Using pulsed biases to represent DC bias for charging
JP6499185B2 (en) 2014-02-23 2019-04-10 アップル インコーポレイテッドApple Inc. Impedance matching of inductive power transfer systems
EP2928038A1 (en) * 2014-03-31 2015-10-07 ABB Technology AG Inductive power transfer system and method for operating an inductive power transfer system
WO2015156468A1 (en) 2014-04-08 2015-10-15 에스케이플래닛 주식회사 Wireless charging apparatus and terminal, wireless charging system comprising same, method for controlling wireless charging system and recording medium having computer program recorded thereon
US10447079B2 (en) 2014-04-18 2019-10-15 Apple Inc. Multi-coil induction
KR101994737B1 (en) 2014-08-19 2019-07-01 삼성전기주식회사 Wireless charging apparatus and method for the same
US9583970B2 (en) 2015-05-15 2017-02-28 National Yunlin University Of Science And Technology Wireless power transfer and rapid charging system and method with maximum power tracking
US10122217B2 (en) 2015-09-28 2018-11-06 Apple Inc. In-band signaling within wireless power transfer systems

Patent Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110217927A1 (en) * 2008-09-23 2011-09-08 Powermat Ltd. Combined antenna and inductive power receiver
US20130063085A1 (en) * 2010-05-14 2013-03-14 Kabushiki Kaisha Toyota Jidoshokki Resonance-type non-contact power supply system
US9178369B2 (en) * 2011-01-18 2015-11-03 Mojo Mobility, Inc. Systems and methods for providing positioning freedom, and support of different voltages, protocols, and power levels in a wireless power system
US8860365B2 (en) * 2011-08-12 2014-10-14 Fu Da Tong Technology Co., Ltd. Inductive charging method for vehicles
US20140152114A1 (en) * 2012-12-03 2014-06-05 Ls Cable & System Ltd. Wireless power transmission system, wireless power receiving apparatus, and wireless power receiving method
US20150348692A1 (en) * 2013-02-19 2015-12-03 Yazaki Corporation Electromagnetic induction coil
US20150049832A1 (en) * 2013-08-13 2015-02-19 Rohm Co., Ltd. Non-contact power supply transmitter system and receiving device
US20150138846A1 (en) * 2013-11-19 2015-05-21 Advanced Analog Technology, Inc. Constant current control circuit for power converter and constant current control method thereof
US20150349541A1 (en) * 2014-05-27 2015-12-03 Panasonic Intellectual Property Management Co., Ltd. Wireless power transmission system and power transmission device
US20170259677A1 (en) * 2014-09-10 2017-09-14 Robert Bosch Gmbh Transmission coil for the inductive transfer of energy
US20170338695A1 (en) * 2014-11-05 2017-11-23 Powerbyproxi Limited Received wireless power regulation

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9837866B2 (en) 2013-10-09 2017-12-05 Apple Inc. Reducing power dissipation in inductive energy transfer systems
US10404235B2 (en) 2013-11-21 2019-09-03 Apple Inc. Using pulsed biases to represent DC bias for charging
US10122217B2 (en) 2015-09-28 2018-11-06 Apple Inc. In-band signaling within wireless power transfer systems
US10601250B1 (en) 2016-09-22 2020-03-24 Apple Inc. Asymmetric duty control of a half bridge power converter
US10978899B2 (en) 2017-02-02 2021-04-13 Apple Inc. Wireless charging system with duty cycle control
CN107994657A (en) * 2018-01-04 2018-05-04 无锡市瀚为科技有限公司 A kind of switching signal production method suitable for wireless charging system

Also Published As

Publication number Publication date
US20170093218A1 (en) 2017-03-30
US10122217B2 (en) 2018-11-06

Similar Documents

Publication Publication Date Title
US10122217B2 (en) In-band signaling within wireless power transfer systems
JP6067704B2 (en) Dynamic resonant matching circuit for wireless power receiver
US7271677B2 (en) Inductive data and power link suitable for integration
JP6222792B2 (en) Wireless inductive power transmission
CN103765767B (en) Class E Amplifier Overload Detection and Prevention
EP2769478B1 (en) Systems and methods for limiting voltage in wireless power receivers
JP5995022B1 (en) Wireless power transmission system and power transmission device
JP6005170B2 (en) Load impedance detection for static or dynamic adjustment of passive loads
JP6526916B2 (en) Wireless inductive power transfer
EP3479457B1 (en) Apparatus and method for wireless power charging of subsequent receiver
JP6207045B2 (en) Wireless inductive power transmission
WO2013025720A1 (en) Systems, methods, and devices for multi-level signaling via a wireless power transfer field
JP5868304B2 (en) Wireless power receiving apparatus, impedance control circuit usable in the same, and impedance control method
US20140177305A1 (en) Gate drive circuit for synchronous rectification
WO2017091328A1 (en) Wireless power transfer receiver having synchronous rectifier synchronized to wireless power transfer signal
JP6902846B2 (en) How to demodulate wireless power receivers, electronic devices, and FSK-applied power signals
CN114172543A (en) Modem Design for Wireless Power Transmission
JP6782820B2 (en) How to operate a wireless power receiver and a wireless power receiver using it
US12237692B2 (en) Wireless power transfer and communication
CN113422440A (en) Dynamic resonance of wireless power supply system
JP6604554B2 (en) Wireless power transmission system and power transmission device
US12401227B1 (en) Inductive power transfer system with common mode channel communication
KR20250124369A (en) Communication method for wireless power transfer system

Legal Events

Date Code Title Description
STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION