US20170221727A9 - Non-uniform substrate stackup - Google Patents
Non-uniform substrate stackup Download PDFInfo
- Publication number
- US20170221727A9 US20170221727A9 US14/974,726 US201514974726A US2017221727A9 US 20170221727 A9 US20170221727 A9 US 20170221727A9 US 201514974726 A US201514974726 A US 201514974726A US 2017221727 A9 US2017221727 A9 US 2017221727A9
- Authority
- US
- United States
- Prior art keywords
- traces
- substrate
- layer
- thickness
- trace
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49822—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4853—Connection or disconnection of other leads to or from a metallisation, e.g. pins, wires, bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4857—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0213—Electrical arrangements not otherwise provided for
- H05K1/0237—High frequency adaptations
- H05K1/0243—Printed circuits associated with mounted high frequency components
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2223/00—Details relating to semiconductor or other solid state devices covered by the group H01L23/00
- H01L2223/58—Structural electrical arrangements for semiconductor devices not otherwise provided for
- H01L2223/64—Impedance arrangements
- H01L2223/66—High-frequency adaptations
- H01L2223/6605—High-frequency electrical connections
- H01L2223/6627—Waveguides, e.g. microstrip line, strip line, coplanar line
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16227—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49838—Geometry or layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/1432—Central processing unit [CPU]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/14335—Digital signal processor [DSP]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1517—Multilayer substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01P—WAVEGUIDES; RESONATORS, LINES, OR OTHER DEVICES OF THE WAVEGUIDE TYPE
- H01P3/00—Waveguides; Transmission lines of the waveguide type
- H01P3/02—Waveguides; Transmission lines of the waveguide type with two longitudinal conductors
- H01P3/08—Microstrips; Strip lines
- H01P3/081—Microstriplines
- H01P3/082—Multilayer dielectric
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/01—Dielectrics
- H05K2201/0183—Dielectric layers
- H05K2201/0191—Dielectric layers wherein the thickness of the dielectric plays an important role
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/09654—Shape and layout details of conductors covering at least two types of conductors provided for in H05K2201/09218 - H05K2201/095
- H05K2201/09736—Varying thickness of a single conductor; Conductors in the same plane having different thicknesses
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4644—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
Definitions
- Embodiments described herein pertain to semiconductor device packaging. Some embodiments relate to electrical paths in integrated circuit (IC) package substrates.
- IC integrated circuit
- the IC package may include a semiconductor die having circuitry formed thereon that may be part of a device, such as a memory device to store information or a processor to process information.
- the IC package often has conductive paths coupled to the die.
- the conductive paths may include traces to carry signals communicated between the device in the IC package and other components in the electronic item. In some situations, if such traces are improperly arranged, the integrity of signals carried by those traces may suffer.
- FIG. 1A shows a cross section of an apparatus in the form of an electronic equipment including a package coupled to a base, according to some embodiments described herein.
- FIG. 1B shows a top view of the package of FIG. 1A including traces in a layer of a substrate of the package, according to some embodiments described herein.
- FIG. 1C shows a y-z cross section of a portion of the substrate of FIG. 1B including traces in the same layer having the same thickness and traces in different layers having different thicknesses, according to some embodiments described herein.
- FIG. 1D shows an x-z cross section of the portion of the substrate of FIG. 1C , according to some embodiments described herein.
- FIG. 2A and FIG. 2B show cross sections of a portion of a substrate including traces in the same layer having different thicknesses, according to some embodiments described herein.
- FIG. 3 shows a cross section of a portion of a substrate (which may be an alternative for the substrate of FIG. 1C ) including traces in a top layer having different thicknesses, according to some embodiments described herein.
- FIG. 4 shows a cross section of a portion of a substrate (which may be an alternative for the substrate of FIG. 2A ) including traces in a top layer having different thicknesses, according to some embodiments described herein.
- FIG. 5 shows a cross section of a portion of a substrate (which may be an alternative for the substrate of FIG. 1C ) including separate traces arranged to carry at least one of power and ground, according to some embodiments described herein.
- FIG. 6 shows a cross section of a portion of a substrate (which may be an alternative for the substrate of FIG. 2A ) including separate traces arranged to carry at least one of power and ground, according to some embodiments described herein.
- FIG. 7 shows a cross section of a portion of a substrate (which may be an alternative for the substrate of FIG. 3 ) including separate traces arranged to carry at least one of power and ground, according to some embodiments described herein.
- FIG. 8 shows a cross section of a portion of a substrate (which may be an alternative for the substrate of FIG. 4 ) including separate traces arranged to carry at least one of power and ground, according to some embodiments described herein.
- FIG. 9A through FIG. 9D show some processes of forming a portion of a substrate including traces in different layers having different thicknesses, according to some embodiments described herein.
- FIG. 10A through FIG. 10E show some processes of forming a portion of a substrate including traces in the same layer having different thicknesses, according to some embodiments described herein.
- FIG. 1A shows a cross section of an apparatus in the form of an electronic equipment 100 including a package 101 coupled to a base 190 , according to some embodiments described herein.
- Electronic equipment 100 may include or be included in electronic items such as laptop computers, desktop computers, tablets, e-book readers, personal digital assistants (PDAs), cellular telephones, smart phones, servers, web appliances, set-top boxes (STBs), network routers, network switches, network bridges, or other types of devices or equipments.
- PDAs personal digital assistants
- STBs set-top boxes
- network routers network switches
- network bridges or other types of devices or equipments.
- Package 101 in FIG. 1A may include a ball grid array (BGA) packaging type, land grid array (LGA) packaging type, pin grid array (PGA) packaging type, or other types of packaging.
- Base 190 may include a circuit board, such as a printed circuit board (PCB).
- Base 190 may include components (e.g., components 198 and 199 ) such as capacitors, resistors, transistors, integrated circuit chips, or other electrical components coupled to it or formed thereon.
- Package 101 may include a die 102 and a substrate 150 .
- Die 102 may include a semiconductor (e.g., silicon) die.
- Die 102 may include circuitry (not shown in FIG. 1A ) that may form part of a device (or devices) to perform one or more functions, such as processing information, storing information, or other functions.
- die 102 may include a processor (e.g., including transistors, arithmetic logic units, and other components) that may include a central processing unit (CPU), a graphics processing unit (GPU), or both.
- the processor may also include application specific integrated circuits (ASIC).
- ASIC application specific integrated circuits
- Die 102 in FIG. 1A may include electrical connections 103 coupled to respective pads 175 of substrate 150 .
- Pads 175 include electrically conductive materials (e.g., materials including metals).
- Substrate 150 may include an IC package substrate, which may include an organic substrate, ceramic substrate, or other types of substrates. Substrate 150 may include no active components (e.g., no transistors). Substrate 150 may be coupled to base 190 through electrical connections 104 and 105 and a structure 180 . Structure 180 may include a socket (e.g., a socket attached to a motherboard) or other types of structural connections. In some cases, structure 180 may be omitted, such that electrical connections 104 from substrate 150 may be directly coupled to electrical connections 105 on base 190 . Electrical connections 103 , 104 , and 105 may include electrically conductive materials, such as solder balls, pads, lands, pins, or other types of electrical connections.
- Substrate 150 may include different layers, such as layers 151 , 152 , 153 , 154 , and 156 , and a core 155 .
- substrate 150 may include a coreless substrate, such that core 155 may be omitted from substrate 150 .
- layers 151 , 152 , 153 , and 154 may be arranged (e.g., stacked on top of each other) in a z-direction (e.g., a vertical direction).
- the z-direction may extend in a direction along the thickness of substrate 150 and perpendicularly to base 190 .
- FIG. 1A also shows an x-direction (e.g., a horizontal direction), which is perpendicular to the z-direction.
- FIG. 1A shows an example of four layers (e.g., 151 , 152 , 153 , and 154 ) above core 155 and four layers (e.g., 156 ) below core 155 as an example. The number of layers above and below core 155 may vary.
- Substrate 150 may include internal conductive paths, such as conductive paths 161 , 162 , and 163 to provide electrical communication between die 102 and other components of electronic equipment 100 (e.g., components coupled to base 190 ).
- conductive paths 161 and 162 may be arranged to provide electrical communication between die 102 and component 198 .
- Conductive path 163 may be arranged to provide electrical communication between die 102 and component 199 .
- Each of conductive paths 161 , 162 , and 163 may include one or more portions extending in the x-direction (in one of layers 151 , 152 , 153 , 154 , and 156 ) and one or more portions extending in the z-direction (e.g., extending from one layer to another layer and through core 155 ).
- FIG. 1A shows only three conductive paths 161 , 162 , and 163 in substrate 150 as an example. The number of conductive paths may vary. For example, substrate 150 may have hundreds or more of conductive paths similar to conductive paths 161 , 162 , and 163 .
- Each of conductive paths (e.g., 161 , 162 , and 163 ) in substrate 150 may include a combination of conductive elements located in one or more layers of substrate 150 .
- the conductive elements may include traces (e.g., trace 111 ), pads (e.g., one or more of pads 171 , 175 , 176 , 177 , and 178 ), vias (e.g., microvias filled with conductive materials, not shown in FIG. 1A ), conductive holes (e.g., plated through holes, not shown in FIG. 1A ), and other conductive elements.
- trace 111 may be part of conductive path 161 located in level 151 .
- FIG. 1B shows a top view of package 101 of FIG. 1A including traces 111 , 112 , 113 , and 114 in layer 151 (e.g., top layer) of substrate 150 , according to some embodiments described herein.
- Die 102 ( FIG. 1A ) is not shown in FIG. 1B . However, die 102 may occupy a footprint 102 ′ on an x-y plane (with respect to the x-direction and a y-direction perpendicular to the x-direction).
- the dimension (e.g., perimeter) of footprint 102 ′ may correspond to (or substantially correspond to) the perimeter defined by the edges of die 102 .
- substrate 150 may include pads (e.g., pads 171 , 172 , 173 , 174 , and 176 ) located outside footprint 102 ′ in layer 151 and other pads (e.g., pads 175 ) located inside footprint 102 ′ in layer 151 .
- pads e.g., pads 171 , 172 , 173 , 174 , and 175
- Pads 175 inside footprint 102 ′ may be coupled (e.g., directly coupled) to die 102 ( FIG. 1A ) through electrical connections 103 ( FIG. 1A ) by, for example, solder bonding or by other techniques.
- traces 111 , 112 , 113 , and 114 may include portions that are parallel among each other in the x-y plane (e.g., portions that are located side-by-side in the same x-y plane). Traces 111 , 112 , 113 , and 114 may be coupled to some pads (e.g., some of pads 175 ) inside footprint 102 ′ and to some pads (e.g., pads 171 , 172 , 173 , and 174 ) outside footprint 102 ′.
- Layer 151 may also include many other traces (e.g., traces 169 ) and pads (e.g., pads 179 ) associated with other conductive paths in substrate 150 ( FIG. 1A ). For simplicity, only some of the other traces (e.g., traces 169 ) and some of the other pads (e.g., pads 179 ) in layer 151 are shown in FIG. 1B .
- layers under layer 151 e.g., 152 , 153 , and 154 in FIG. 1A
- substrate 150 may include traces (e.g., similar to traces 111 , 112 , 113 , 114 , and 169 in layer 151 ) coupled to corresponding pads (e.g., 177 and 178 in FIG. 1A , not shown in FIG. 1B ) in those layers.
- FIG. 1C shows a cross section of a portion of substrate 150 along section line 1 C- 1 C of FIG. 1B , according to some embodiments described herein.
- FIG. 1D shows a cross section of a portion of the substrate 150 along section line 1 D- 1 D of FIG. 1C , according to some embodiments described herein.
- substrate 150 may include other traces, such as traces 131 , 132 , 133 , and 134 in layer 153 .
- Traces 111 , 112 , 113 , and 114 may be the top-most electrically conductive traces in substrate 150 (e.g., traces located in the top layer of substrate 150 above all other traces, such as traces 131 , 132 , 133 , and 134 ). Traces 131 , 132 , 133 , and 134 may be coupled to pads similar pads of substrate 150 (e.g., pads similar to pads 175 , 177 , and 178 of FIG. 1A )
- each of traces 111 , 112 , 113 , 114 , 131 , 132 , 133 , and 134 has a thickness in the z-direction, a width in the y-direction, and a length in the x-direction.
- trace 111 has a thickness T 2 in the z-direction, a width W 1 in the y-direction, and a length L 1 in the x-direction.
- FIG. 1C shows an example of a routing arrangement where traces in the same layer (e.g., traces located side-by-side on the same level in the z-direction) may have the same thickness (same thickness value).
- traces 111 , 112 , 113 , and 114 in layer 151 may have the same thickness T 2 .
- Traces 131 , 132 , 133 , and 134 may have the same thickness T 6 .
- Traces between different layers may have different thicknesses (thicknesses having different thickness values).
- thickness T 2 and T 6 may be different from each other.
- thickness T 6 may be greater than thickness T 2 .
- thickness T 6 may be less than thickness T 2 .
- Traces in the same layer may have the same width (widths having an equal value).
- traces 111 , 112 , 113 , and 114 may have a same width W 1 .
- Traces 131 , 132 , 133 , and 134 may have a same width W 2 .
- traces in the same layer e.g., layer 151 or layer 153
- two or more of traces 111 , 112 , 113 , and 114 may have different widths.
- Two or more of traces 131 , 132 , 133 , and 134 may have different widths.
- Traces in different layers may have the same width or different widths.
- width W 1 may be the same as width W 2 .
- width W 1 may be different from width W 2 (e.g., width W 2 may be greater than width W 1 ).
- Traces 111 , 112 , 113 , 114 , 131 , 132 , 133 , and 134 may be part of conductive paths (e.g., similar to conductive paths 161 , 162 , and 163 ) to carry information (e.g., in the form of signals, such as input/output (I/O) signals) between die 102 ( FIG. 1A ) and other components (e.g., similar to components 198 and 199 in FIG. 1A ).
- the information may include data information, address information, control information, or other information.
- substrate 150 may include planes 120 and 140 located in layers 152 and 154 , respectively.
- Planes 120 and 140 may include power delivery planes to carry supply power (e.g., power and ground signals).
- each of planes 120 and 140 may include a power plane to carry power (e.g., Vcc) or a ground plane to carry ground (e.g., Vss).
- the power (e.g., power signal) and ground (e.g., ground signal) may be delivered to die 102 ( FIG. 1A ) through conductive paths in substrate 150 (e.g., conducive paths 161 , 162 , and 163 in FIG. 1A ).
- planes 120 and 140 have thicknesses T 4 and T 8 , respectively.
- Thicknesses T 4 and T 8 may be the same thickness or different thicknesses. Both thicknesses T 4 and T 8 may be different from thickness T 2 or thickness T 6 .
- Traces 111 , 112 , 113 , 114 , 131 , 132 , 133 , and 134 , and planes 120 and 140 may include electrically conductive materials, such as metals (e.g., copper).
- Traces 111 , 112 , 113 , 114 , 131 , 132 , 133 , and 134 may include strip-lines and micro-strips.
- traces 111 , 112 , 113 , and 114 may include micro-strips.
- Traces 131 , 132 , 133 , and 134 may include strip-lines.
- substrate 150 may include dielectrics 119 , 129 , 139 , and 149 .
- Dielectric 119 may be formed over traces 111 , 112 , 113 , and 114 and may directly contact traces 111 , 112 , 113 , and 114 (e.g., directly contact the top and two sides of each of traces 111 , 112 , 113 , and 114 ).
- Dielectric 129 may be formed over plane 120 and may be located between plane 120 and traces 111 , 112 , 113 , and 114 . Dielectric 129 may directly contact plane 120 (e.g., directly contact the top of plane 120 ) and directly contact traces 111 , 112 , 113 , and 114 (e.g., directly contact the bottom of each of traces 111 , 112 , 113 , and 114 ).
- Dielectric 139 may be formed over traces 131 , 132 , 133 , and 134 and may directly contact traces 131 , 132 , 133 , and 134 (e.g., directly contact the top and two sides of each of traces 131 , 132 , 133 , and 134 ).
- Dielectric 149 may be formed over plane 140 and may be located between plane 140 and traces 131 , 132 , 133 , and 134 .
- Dielectric 129 may directly contact plane 140 (e.g., directly contact the top of plane 140 ) and directly contact traces 131 , 132 , 133 , and 134 (e.g., directly contact the bottom of each of traces 131 , 132 , 133 , and 134 ).
- Dielectrics 119 , 129 , 139 , and 149 have thicknesses T 1 , T 3 , T 5 , and T 7 , respectively. Thicknesses T 1 , T 3 , T 5 , and T 7 may be the same thickness. Alternatively, thicknesses T 1 , T 3 , T 5 , and T 7 may be different from each other. For example, thickness T 7 may be greater than thickness T 5 , and thickness T 5 may be greater than thickness T 3 .
- FIG. 1C shows four traces 111 , 112 , 113 , and 114 in layer 151 and four traces 131 , 132 , 133 , and 134 in layer 153 as an example.
- the number of traces in each of layers 151 and 153 may vary.
- traces in the same layer may be arranged to form a group (e.g., a bus) or may be part a group to carry signals.
- traces 111 , 112 , 113 , and 114 in layer 151 may be arranged to form a group or may be part a group (e.g., a group including other traces besides traces 111 , 112 , 113 , and 114 ).
- Traces 131 , 132 , 133 , and 134 in layer 153 may be arranged to form another group or may be part another group (e.g., a group including other traces besides traces 131 , 132 , 133 , and 134 ).
- traces 111 , 112 , 113 , and 114 in layer 151 may be part of a memory bus arranged to carry single-ended signals.
- Traces 131 , 132 , 133 , and 134 in layer 151 may be part of a serial bus arranged to carry differential signals.
- the signals carried by traces 111 , 112 , 113 , 114 , 131 , 132 , 133 , and 134 may represent information (e.g., data) being transferred at a transfer rate in the range from 2 giga-transfers per second (GT/s) to 40 GT/s.
- GT/s giga-transfers per second
- each of traces 111 , 112 , 113 , and 114 in layer 151 may be arranged to carry a single-ended signal corresponding to a transfer rate of 2.4 GT/s, 3.3 GT/s, or other transfer rates (e.g., less than 10 GT/s).
- each of traces 131 , 132 , 133 , and 134 in layer 153 may be arranged to carry a component of differential signal corresponding to a transfer rate of 10 GT/s or higher.
- Different types of signals may be more susceptible to different undesirable conditions under the constraints of some design rules and manufacturing conditions.
- single-ended signals may be susceptible to crosstalk.
- Differential signals may be susceptible to signal loss (e.g., differential loss).
- Crosstalk and signal loss may reduce the integrity of the signals.
- conditions such as crosstalk and signal loss may occur if the traces are improperly arranged. Further, control of such conditions in some conventional routing arrangements may be difficult if all traces in the substrate have a uniform thickness and all dielectrics in the substrate have a uniform thickness.
- traces in different layers with non-uniform thicknesses e.g., thicknesses T 2 and T 6 shown in FIG. 1C
- dielectrics with non-uniform thicknesses e.g., thicknesses T 1 and T 5 shown in FIG. 1D
- the thickness of traces 111 , 112 , 113 , and 114 may be appropriately selected (e.g., thicknesses T 2 shown in FIG.
- the thicknesses of dielectric 119 and 129 may be selected to be relatively small (e.g., thicknesses T 1 and T 3 shown in FIG. 1D ) to control (e.g., reduce) crosstalk that may occur in the single-ended signals.
- the thicknesses of traces 131 , 132 , 133 , and 134 may be selected to be relatively large (e.g., thickness T 6 as shown in FIG.
- the thicknesses of dielectric 139 and 149 may be selected to be relatively large (e.g., thicknesses T 5 and T 7 shown in FIG. 1D ) to control (e.g., reduce) signal loss that may occur in the differential signals.
- FIG. 2A and FIG. 2B show cross sections of a portion of a substrate 250 , according to some embodiments described herein.
- Substrate 250 may be an alternative for substrate 150 of FIG. 1A through FIG. 1D .
- substrate 250 may be substituted for substrate 150 in package 101 ( FIG. 1A and FIG. 1B ).
- traces in the same layer (e.g., either layer 151 or layer 153 in FIG. 1C ) in substrate 150 may have the same thickness.
- FIG. 2A and FIG. 2B shows an example of a routing arrangement where traces in at least one layer (e.g., layer 253 ) of substrate 250 may have different thicknesses.
- substrate 250 may include elements similar to or identical to those of substrate 150 shown in FIG. 1A and FIG. 1B , such as conductive paths formed by conductive elements that may include traces, pads, vias, conductive holes, and other conductive elements, described above with reference to FIG. 1A through FIG. 1D .
- substrate 250 in FIG. 2A and FIG. 2B may correspond to the portions of substrate 150 of FIG. 1C and FIG. 1D , respectively.
- substrate 250 may include layers 251 , 252 , 253 , and 254 , which may correspond to layers 151 , 152 , 153 , and 154 , respectively, of substrate 150 of FIG. 1A through FIG. 1D .
- substrate 250 may include traces 211 , 212 , 213 , and 214 in layer 251 , and traces 231 , 232 , 233 , and 234 in layer 253 .
- Traces 211 , 212 , 213 , and 214 may be the top-most electrically conductive traces in substrate 250 (e.g., traces located in the top layer of substrate 250 above all other traces, such as traces 231 , 232 , 233 , and 234 ).
- Traces 211 , 212 , 213 , and 214 may have the same thickness T 10 .
- Traces 231 , 232 , 233 , and 234 in layer 253 may have different thicknesses T 15 and T 16 .
- traces 231 and 232 in layer 253 may have the same thickness T 15 .
- Traces 233 and 234 in layer 253 may have the same thickness T 16 .
- Thickness T 16 may be greater than thickness T 15 .
- Traces 211 , 212 , 213 , and 214 in layer 251 and traces 231 , 232 , 233 , and 234 in layer 253 may include electrically conductive materials, such as metals (e.g., copper).
- Traces 211 , 212 , 213 , 214 , 231 , 232 , 233 , and 234 may include strip-lines and micro-strips.
- traces 211 , 212 , 213 , and 214 may include micro-strips.
- Traces 231 , 232 , 233 , and 234 may include strip-lines.
- Substrate 250 may include planes (e.g., power delivery planes) 221 and 222 that may be separated (e.g., electrically isolated) from each other. As shown in FIG. 2A and FIG. 2B , planes 221 and 222 may be located in the same layer 252 . Planes 221 and 222 may be arranged to carry any combination of supply power (e.g., power signal) and ground (e.g., ground signal). For example, both planes 221 and 222 may be arranged to carry power (e.g., Vcc). In another example, both planes 221 and 222 may be arranged to carry ground (e.g., Vss).
- supply power e.g., power signal
- ground e.g., ground signal
- both planes 221 and 222 may be arranged to carry power (e.g., Vcc). In another example, both planes 221 and 222 may be arranged to carry ground (e.g., Vss).
- planes 221 and 222 may be arranged to carry power and the other plane may be arranged to carry ground.
- planes 221 and 222 may be replaced by a single power delivery plane in the same layer 252 .
- planes 221 and 222 may be replaced by a single power plane in layer 253 to carry power (e.g., Vcc).
- planes 221 and 222 may be replaced by a single ground plane in layer 252 to carry ground (e.g., Vss).
- Plane 221 may have a thickness T 13 .
- Plane 221 may have a thickness T 12 . Thicknesses T 12 and T 13 may be different from each other. For example, thickness T 13 may be greater than thickness T 12 .
- Substrate 250 may include planes (e.g., power delivery planes) 241 and 242 that may be separated (e.g., electrically isolated) from each other. As shown in FIG. 2A and FIG. 2B , planes 241 and 242 may be located in the same layer 254 . Planes 241 and 242 may be arranged to carry any combination of supply power and ground (e.g., power and ground signals). For example, both planes 241 and 242 may be arranged to carry power (e.g., Vcc). In another example, both planes 241 and 242 may be arranged to carry ground (e.g., Vss).
- supply power and ground e.g., power and ground signals
- both planes 241 and 242 may be arranged to carry power (e.g., Vcc).
- both planes 241 and 242 may be arranged to carry ground (e.g., Vss).
- planes 241 and 242 may be arranged to carry power, and the other plane may be arranged to carry ground.
- planes 241 and 242 may be replaced by a single power delivery plan in the same layer 253 .
- planes 241 and 242 may be replaced by a single power plane in layer 253 to carry power (e.g., Vcc).
- planes 241 and 242 may be replaced by a single ground plane in layer 253 to carry ground (e.g., Vss).
- Plane 241 may have a thickness T 18 .
- Plane 242 may have a thickness T 19 . Thicknesses T 18 and T 19 may be different from each other. For example, thickness T 19 may be greater than thickness T 18 .
- planes 221 , 222 , 241 , and 242 may be selected to carry specific combinations of power and ground depending on signals carried by traces in one or both of layers 251 and 253 .
- planes 222 and 242 may be arranged to carry power and ground, respectively, if traces 233 and 234 are arranged to carry differential signals.
- substrate 250 may include dielectrics 219 , 229 , 239 , and 249 .
- Dielectric 219 may be formed over traces 211 , 212 , 213 , and 214 and may directly contact traces 211 , 212 , 213 , and 214 (e.g., directly contact the top and two sides of each of traces 211 , 212 , 213 , and 214 ).
- Dielectric 229 may be formed over planes 221 and 222 and may be located between planes 221 and 222 and traces 211 , 212 , 213 , and 214 . Dielectric 229 may directly contacts planes 221 and 222 (e.g., directly contact the top of each of planes 221 and 222 ) and directly contact traces 211 , 212 , 213 , and 214 (e.g., directly contact the bottom of each of traces 211 , 212 , 213 , and 214 ).
- Dielectric 239 may be formed over traces 231 , 232 , 233 , and 234 and may directly contact traces 231 , 232 , 233 , and 234 (e.g., directly contact the top and two sides of each of traces 231 , 232 , 233 , and 234 ).
- Dielectric 249 may be formed over planes 241 and 242 and may be located between planes 241 and 242 and traces 231 , 232 , 233 , and 234 . Dielectric 249 may directly contact planes 241 and 242 (e.g., directly contact the top of each of planes 241 and 242 ) and directly contact traces 231 , 232 , 233 , and 234 (e.g., directly contact the bottom of each of traces 231 , 232 , 233 , and 234 ).
- Dielectric 219 has the same thickness T 9 over traces 211 , 212 , 213 , and 214 .
- Each of dielectrics 229 , 239 , and 249 may have different thickness in different portions of the dielectric because each of dielectrics 229 , 239 , and 249 may be formed over traces (or over power delivery planes) that have different thicknesses.
- dielectric 229 may have thickness T 11 a (over plane 222 ) and thickness T 11 b (over plane 221 ) where thickness T 11 b may be greater than thickness T 11 a.
- Dielectric 239 may have thickness T 14 a (over traces 231 and 232 ) and thickness T 14 b (over traces 233 and 234 ) where thickness T 14 b may be greater than thickness T 14 a.
- Dielectric 249 may have thickness T 17 a (over plan 241 ) and thickness T 17 b (over plane 242 ) where thickness T 17 b may be greater than thickness T 17 a.
- FIG. 2A shows four traces 211 , 212 , 213 , and 214 in layer 251 and four traces 231 , 232 , 233 , and 234 in layer 253 as an example.
- the number of traces in each of layers 251 and 253 may vary.
- traces in the same layer may be arranged to form a group (e.g., a bus) of traces or may be part a group of traces to carry signals.
- traces 211 , 212 , 213 , and 214 in layer 251 may be arranged to form a group or may be part a group (e.g., a group including other traces besides traces 211 , 212 , 213 , and 214 ).
- Traces 231 , 232 , 233 , and 234 in layer 253 may be arranged to form another group or may be part another group (e.g., a group including other traces besides traces 231 , 232 , 233 , and 234 ).
- Traces in the same layer may also be arranged to form multiple groups or may be part of multiple groups to carry signals (e.g., signals having different types).
- traces 231 , 232 , 233 , and 234 in layer 253 may be arranged to form more than one group or may be part of more than one group.
- traces 231 and 232 may be part of a group of traces to carry single-ended signals
- traces 233 and 234 may be part of another group of traces to carry differential signals.
- Each of traces 211 , 212 , 213 , 214 , 231 , 232 , 233 , and 234 may be arranged to carry signals corresponding to a transfer rate (e.g., data transfer rate) in the range of giga-transfers per second.
- a transfer rate e.g., data transfer rate
- having traces with non-uniform thicknesses e.g., thicknesses T 15 and T 16 shown in FIG. 2A
- dielectrics with non-uniform thicknesses e.g., thicknesses T 9 and T 14 a (or T 14 b ) shown in FIG. 2A
- traces 231 and 232 FIG. 2A
- the thickness of dielectric above trace 241 may be selected to be relatively small (e.g., thickness T 17 a as shown in FIG. 2A ) and the thickness of dielectric above trace 242 may be selected to be relatively large (e.g., thickness T 17 b as shown in FIG. 2A ).
- Having traces with non-uniform thicknesses in the same layer and dielectric with non-uniform thicknesses may allow for controlling (e.g., reduce) crosstalk (that may occur to the signals carried by traces 231 and 232 ) and signal loss (that may occur to the signals carried by traces 233 and 234 ).
- top-most electrically conductive traces of substrate 150 may have the same thickness (e.g., T 2 ) and the top-most electrically conductive traces of substrate 250 (e.g., traces 211 , 212 , 213 , and 214 in FIG. 2A ) may have the same thickness (e.g., T 10 ).
- the top-most electrically conductive traces of substrate 150 or substrate 250 may have different thickness.
- FIG. 3 shows a cross section of a portion of a substrate 350 including traces (e.g., at least two of traces 111 , 112 , 313 , and 314 ) having different thicknesses, according to some embodiments described herein.
- Traces 111 , 112 , 313 , and 314 may be the top-most electrically conductive traces of substrate 350 .
- Traces 111 , 112 , 313 , and 314 may include micro-strips.
- Substrate 350 may be an alternative for substrate 150 of FIG. 1A through FIG. 1D . Thus, substrate 350 may be substituted for substrate 150 in package 101 ( FIG. 1A and FIG. 1B ).
- Substrate 350 ( FIG.
- FIG. 3 may include elements similar to or identical to those of substrate 150 shown in FIG. 1A through FIG. 1D .
- similar or identical elements between substrates 150 and 350 are given the same reference designations.
- the description of similar or identical elements between substrates 150 and 350 is not repeated in the description of substrate 350 of FIG. 3 .
- Differences between substrates 150 and 350 include the difference in thicknesses in at least two of traces 111 , 112 , 313 , and 314 in layer 151 in substrate 350 .
- traces 313 and 314 may have a thickness T 19 , which is different from thickness T 2 of traces 111 and 112 .
- Thickness T 19 may be greater than thickness T 2 .
- traces 111 , 112 , 113 , and 114 in FIG. 1C may have the same thickness (e.g., T 2 ).
- Substrate 350 may include a dielectric 319 formed over traces 111 , 112 , 313 , and 314 .
- Dielectric 319 may directly contact traces 111 , 112 , 313 , and 314 (e.g., directly contact the top and two sides of each of traces 111 , 112 , 313 , and 314 ).
- Dielectric 319 may have different thickness in different portions of the dielectric because it may be formed over traces 111 , 112 , 313 , and 314 , which have different thicknesses.
- dielectric 319 may have thickness T 20 a (over traces 313 and 314 ) and thickness T 20 b (over traces 111 and 112 ). Thickness T 20 b may be greater than thickness T 20 a.
- FIG. 4 shows a cross section of a portion of a substrate 450 including traces 211 , 212 , 413 , and 414 having different thicknesses, according to some embodiments described herein.
- Traces 211 , 212 , 413 , and 414 may be the top-most electrically conductive traces of substrate 450 .
- Traces 211 , 212 , 413 , and 414 may include micro-strips.
- Substrate 450 may be an alternative for substrate 250 of FIG. 2A . Thus, substrate 450 may be substituted for substrate 150 in package 101 ( FIG. 1A and FIG. 1B ).
- Substrate 450 ( FIG. 4 ) may include elements similar to or identical to those of substrate 250 shown in FIG. 2A . Similar or identical elements between substrates 250 and 450 are given the same reference numbers. For simplicity, the description of similar or identical elements between substrates 250 and 450 is not described in the description of substrate 450 in FIG. 4 .
- Differences between substrates 250 and 450 include the difference in thicknesses in at least two of traces 211 , 212 , 413 , and 414 in layer 251 in substrate 450 .
- traces 413 and 414 may have a thickness T 21 , which is different from thickness T 10 of traces 211 and 212 .
- Thickness T 21 may be greater than thickness T 10 .
- traces 211 , 212 , 213 , and 214 in FIG. 2C may have the same thickness (e.g., T 10 ).
- Substrate 450 may include a dielectric 419 formed over traces 211 , 212 , 413 , and 414 .
- Dielectric 419 may directly contact traces 211 , 212 , 413 , and 414 (e.g., directly contact the top and two sides of each of traces 211 , 212 , 413 , and 414 ).
- Dielectric 419 may have different thicknesses in different portions of the dielectric because it may be formed over traces 211 , 212 , 413 , and 414 , which have different thicknesses.
- dielectric 419 may have thickness T 22 a (over traces 413 and 414 ) and thickness T 22 b (over traces 211 and 212 ). Thickness T 22 b may be greater than thickness T 22 a.
- FIG. 5 shows a cross section of a portion of a substrate 550 including traces 521 , 522 , 523 , and 524 and traces 541 , 542 , 543 , and 544 arranged to carry at least one of power and ground, according to some embodiments described herein.
- Substrate 550 may be an alternative for substrate 150 of FIG. 1C .
- Substrate 550 may be substituted for substrate 150 in package 101 ( FIG. 1A and FIG. 1B ).
- Substrate 550 ( FIG. 5 ) may include elements similar to or identical to those of substrate 150 shown in FIG. 1C . Similar or identical elements between substrates 150 and 550 are given the same reference numbers. For simplicity, the description of similar or identical elements between substrates 150 and 550 is not described in the description of substrate 550 in FIG. 5 .
- Differences between substrate 550 ( FIG. 5 ) and substrate 150 ( FIG. 1C ) include differences between elements in layer 152 in substrate 150 and layer 552 in substrate 550 .
- layer 152 of substrate 150 may include a single plane (e.g., power delivery plane) 120 arranged to carry power or ground.
- traces 521 , 522 , 523 , and 524 may be separated (e.g., electrically isolated) from each other. Traces 521 , 522 , 523 , and 524 may be arranged to carry power, ground, or both.
- Differences between substrate 550 ( FIG. 5 ) and substrate 150 ( FIG. 1C ) also include differences between elements in layer 154 in substrate 150 and layer 554 in substrate 550 .
- layer 154 of substrate 150 may include a single plane (e.g., power delivery plane) 140 arranged to carry power or ground.
- traces 541 , 542 , 543 , and 544 may be separated (e.g., electrically isolated) from each other. Traces 541 , 542 , 543 , and 544 may be arranged to carry power, ground, or both.
- FIG. 6 shows a cross section of a portion of a substrate 650 including traces 621 , 622 , 623 , and 624 and traces 641 , 642 , 643 , and 644 arranged to carry at least one of power and ground, according to some embodiments described herein.
- Substrate 650 may be an alternative for substrate 250 of FIG. 2A .
- Substrate 650 may be substituted for substrate 150 in package 101 ( FIG. 1A and FIG. 1B ).
- Substrate 650 ( FIG. 6 ) may include elements similar to or identical to those of substrate 250 shown in FIG. 2A . Similar or identical elements between substrates 250 and 650 are given the same reference numbers. For simplicity, the description of similar or identical elements between substrates 250 and 650 is not described in the description of substrate 650 in FIG. 6 .
- Differences between substrate 650 ( FIG. 6 ) and substrate 250 ( FIG. 2A ) include differences between elements in layer 252 in substrate 250 and layer 652 in substrate 650 .
- layer 252 of substrate 250 may include planes 221 and 222 (e.g., power delivery planes) arranged to carry power, ground, or both.
- traces 621 , 622 , 623 , and 624 may be separated (e.g., electrically isolated) from each other. Traces 621 , 622 , 623 , and 624 may be arranged to carry power, ground, or both.
- traces 621 and 622 may be arranged to carry power and traces 623 and 624 may be arranged to carry ground. In another example, traces 621 and 622 may be arranged to carry ground and traces 623 and 624 may be arranged to carry power.
- Differences between substrate 650 ( FIG. 6 ) and substrate 250 ( FIG. 2A ) also include differences between elements in layer 254 in substrate 250 and layer 654 in substrate 650 .
- layer 254 of substrate 250 may include planes 241 and 242 (e.g., power delivery planes) arranged to carry power, ground, or both.
- traces 641 , 642 , 643 , and 644 may be separated (e.g., electrically isolated) from each other. Traces 641 , 642 , 643 , and 644 may be arranged to carry power, ground, or both.
- traces 641 and 642 may be arranged to carry power and traces 643 and 644 may be arranged to carry ground. In another example, traces 641 and 642 may be arranged to carry ground and traces 643 and 644 may be arranged to carry power.
- FIG. 7 shows a cross section of a portion of a substrate 750 including traces 721 , 722 , 723 , and 724 and traces 741 , 742 , 743 , and 744 arranged to carry at least one of power and ground, according to some embodiments described herein.
- Substrate 750 may be an alternative for substrate 350 of FIG. 3 .
- Substrate 750 may be substituted for substrate 150 in package 101 ( FIG. 1A and FIG. 1B ).
- Substrate 750 ( FIG. 7 ) may include elements similar to or identical to those of substrate 350 shown in FIG. 3 . Similar or identical elements between substrates 350 and 750 are given the same reference numbers. For simplicity, description of similar or identical elements between substrates 350 and 750 is not described in the description of substrate 750 in FIG. 7 .
- Differences between substrate 750 ( FIG. 7 ) and substrate 350 ( FIG. 3 ) include differences between elements in layer 152 in substrate 350 and layer 752 in substrate 750 .
- layer 152 of substrate 350 may include a single plane (e.g., power delivery plane) 120 arranged to carry power or ground.
- layer 752 of substrate 750 may include traces 721 , 722 , 723 , and 724 separated (e.g., electrically isolated) from each other.
- Differences between substrate 750 ( FIG. 7 ) and substrate 350 ( FIG. 3 ) also include differences between elements in layer 154 in substrate 350 and layer 754 in substrate 750 .
- layer 154 of substrate 350 may include a single plane (e.g., power or ground plane) 140 arranged to carry power or ground.
- layer 754 of substrate 750 may include traces 741 , 742 , 743 , and 744 separated (e.g., electrically isolated) from each other. Traces 741 , 742 , 743 , and 744 may be arranged to carry power, ground, or both.
- FIG. 8 shows a cross sections of a portion of a substrate 850 including traces 821 , 822 , 823 , and 824 and traces 841 , 842 , 843 , and 844 arranged to carry at least one of power and ground, according to some embodiments described herein.
- Substrate 850 may be an alternative for substrate 450 of FIG. 4 .
- Substrate 850 may be substituted for substrate 150 in package 101 ( FIG. 1A and FIG. 1B ).
- Substrate 850 ( FIG. 8 ) may include elements similar to or identical to those of substrate 450 shown in FIG. 8 . Similar or identical elements between substrates 450 and 850 are given the same reference numbers. For simplicity, the description of similar or identical elements between substrates 450 and 850 is not described in the description of substrate 850 in FIG. 8 .
- Differences between substrate 850 ( FIG. 8 ) and substrate 450 ( FIG. 4 ) include differences between elements in layer 252 in substrate 450 and layer 852 in substrate 850 .
- layer 252 of substrate 450 may include planes 221 and 222 (e.g., power delivery planes) arranged to carry power, ground, or both.
- traces 821 , 822 , 823 , and 824 may be separated (e.g., electrically isolated) from each other. Traces 821 , 822 , 823 , and 824 may be arranged to carry power, ground, or both.
- traces 821 and 822 may be arranged to carry power and traces 823 and 824 may be arranged to carry ground.
- traces 821 and 822 may be arranged to carry ground and traces 823 and 824 may be arranged to carry power.
- Differences between substrate 850 ( FIG. 8 ) and substrate 450 ( FIG. 4 ) also include differences between elements in layer 254 in substrate 450 and layer 854 in substrate 850 .
- layer 254 of substrate 450 may include planes 241 and 242 (e.g., power delivery planes) arranged to carry power, ground, or both.
- traces 841 , 842 , 843 , and 844 may be separated (e.g., electrically isolated) from each other. Traces 841 , 842 , 843 , and 844 may be arranged to carry power, ground, or both.
- traces 841 and 842 may be arranged to carry power and traces 843 and 844 may be arranged to carry ground. In another example, traces 841 and 842 may be arranged to carry ground and traces 843 and 844 may be arranged to carry power.
- FIG. 9A through FIG. 9D show some processes of forming a portion of a substrate 950 , according to some embodiments described herein.
- the processes associated with FIG. 9A through FIG. 9D may be performed such that traces in the same layer of substrate 950 may have the same thickness, and traces between different layers of substrate 950 may have different thicknesses.
- the processes associated with FIG. 9A through FIG. 9D may be used to form a portion of any of the substrates described above with reference to FIG. 1A through FIG. 8 , including a portion of substrate 150 ( FIG. 1C ).
- FIG. 9A shows substrate 950 after a plane 940 (e.g., power delivery plane) and a dielectric 949 have been formed over a layer 955 of substrate 950 .
- Layer 955 may include any combination of a core, a buildup layer, and other layers of substrate 950 below plane 940 .
- layer 955 , plane 940 , and dielectric 949 may correspond to core 155 , plane 140 , and dielectric 149 , respectively, of substrate 150 ( FIG. 1C ).
- Plane 940 in FIG. 9A may be formed before dielectric 949 is formed.
- forming plane 940 may include forming (e.g., by plating) a conductive material (e.g., a metal such as copper) over layer 955 .
- Forming dielectric 949 may include forming an electrically non-conductive material (e.g., as a buildup layer) over plane 940 .
- Dielectric 949 may be formed by lamination, printing, or other techniques.
- FIG. 9B shows substrate 950 after traces 931 , 932 , 933 , and 934 and a dielectric 939 have been formed over dielectric 949 of substrate 950 .
- Traces 931 , 932 , 933 , and 934 and dielectric 939 may correspond to traces 131 , 132 , 133 , and 134 and dielectric 139 , respectively, of substrate 150 ( FIG. 1C ).
- Traces 931 , 932 , 933 , and 934 in FIG. 9B may be formed before dielectric 939 is formed.
- forming traces 931 , 932 , 933 , and 934 may include forming (e.g., by plating) a conductive material (e.g., a metal such as copper) over dielectric 949 .
- Forming dielectric 939 may include forming an electrically non-conductive material (e.g., as a buildup layer) over traces 931 , 932 , 933 , and 934 .
- Dielectric 939 may be formed by lamination, printing, or other techniques.
- Traces 931 , 932 , 933 , and 934 are formed such that they may be located in the same layer (e.g., layer 953 ) of substrate 950 and may have the same thickness, such as thickness T 6 .
- FIG. 9C shows substrate 950 after plane 920 (e.g., power delivery plane) and a dielectric 929 have been formed over dielectric 939 of substrate 950 .
- Plane 920 and dielectric 929 may correspond to plane 120 and dielectric 129 , respectively, of substrate 150 ( FIG. 1C ).
- Plane 920 in FIG. 9C may be formed before dielectric 929 is formed.
- forming plane 920 may include forming (e.g., by plating) a conductive material (e.g., a metal such as copper) over dielectric 939 .
- Forming dielectric 929 may include forming an electrically non-conductive material (e.g., as a buildup layer) over plane 920 .
- Dielectric 929 may be formed by lamination, printing, or other techniques.
- FIG. 9D shows substrate 950 after traces 911 , 912 , 913 , and 914 and a dielectric 919 have been formed over a dielectric 929 of substrate 950 .
- Traces 911 , 912 , 913 , and 914 and dielectric 919 may correspond to traces 111 , 112 , 113 , and 114 and dielectric 119 , respectively, of substrate 150 ( FIG. 1C ).
- Traces 911 , 912 , 913 , and 914 in FIG. 9D may be formed before dielectric 919 is formed.
- forming traces 911 , 912 , 913 , and 914 may include forming (e.g., by plating) a conductive material (e.g., a metal such as copper) over dielectric 929 .
- Forming dielectric 919 may include forming an electrically non-conductive material (e.g., as a buildup layer) over traces 911 , 912 , 913 , and 914 .
- Dielectric 919 may be formed by lamination, printing, or other techniques.
- traces 911 , 912 , 913 , and 914 are formed such that they may be located in the same layer (e.g., layer 951 ) of substrate 950 and may have the same thickness, such as thickness T 2 .
- Thickness T 2 and T 6 may correspond to the same thickness T 2 and T 6 , respectively, described above with referenced to FIG. 1C .
- thickness T 6 may be greater than thickness T 2 .
- FIG. 10A through FIG. 10E show some processes of forming a portion of a substrate 1050 , according to some embodiments described herein.
- the processes associated with FIG. 10A through FIG. 10E may be performed such that traces in the same layer of substrate 1050 may have different thicknesses.
- the processes associated with 10 A through FIG. 10E may be used to form a portion of any of the substrates described above (e.g., substrate 250 , 350 , 450 , 550 , 650 , 750 , and 850 ) described above with reference to FIG. 2A through FIG. 8 .
- a conductive material e.g., a metal such as copper
- a thickness e.g., target thickness
- Thickness TA may correspond to thickness T 15 of traces 231 and 232 ( FIG. 2A ), thickness T 2 of traces 111 and 112 of substrate 350 ( FIG. 3 ), or thickness T 10 of traces 211 and 212 of substrate 450 ( FIG. 4 ).
- FIG. 10B shows substrate 1050 after a resist (e.g., dry film resist) 1080 has been formed over a selected portion of substrate 1050 .
- resist 1080 may be formed such that it may cover only portion 1057 of substrate 1050 including the area of substrate 1050 where traces 1031 and 1032 are located. Resist 1080 may not cover (e.g., leave uncovered) a portion 1058 of substrate 1050 including the area of substrate 1050 where traces 1003 and 1004 are located.
- FIG. 10C shows substrate 1050 after traces 1033 and 1334 has been formed.
- Forming traces 1033 and 1034 may include forming an additional conductive material 1030 (e.g., a metal such as copper) over traces 1003 and 1004 .
- the additional conductive material 1030 ( FIG. 10C ) and the conductive material ( FIG. 10A ) previously used to form traces 1003 and 1004 may combine to form traces 1033 and 1034 .
- Traces 1033 and 1034 may be formed such that they have a thickness (e.g., target thickness) T B , which is different from thickness T A . Thickness T B may be greater than thickness T A .
- traces 1031 , 1032 , 1033 , and 1034 are formed such that they may have different thicknesses T A and T B and may be located in the same layer (e.g., layer 1053 ) of substrate 1050 .
- Thickness T B may correspond to thickness T 16 of traces 233 and 234 ( FIG. 2A ), thickness T 19 of traces 313 and 314 of substrate 350 ( FIG. 3 ), or thickness T 21 of traces 413 and 414 of substrate 450 ( FIG. 4 ).
- FIG. 10D shows substrate 1050 after resist 1070 and resist 1080 have been removed.
- FIG. 10E shows substrate 1050 after a dielectric 1039 has been formed over traces 1031 , 1032 , 1033 , and 1034 .
- Forming dielectric 1039 may include forming an electrically non-conductive material (e.g., as a buildup layer) over traces 1031 , 1032 , 1033 , and 1034 .
- Dielectric 1039 may be formed by lamination, printing, or other techniques.
- Traces 1031 , 1032 , 1033 , and 1034 may correspond to traces 231 , 232 , 233 , and 234 , respectively, of FIG. 2A , traces 111 , 112 , 313 , and 314 , respectively, of FIG. 3 , or traces 211 , 212 , 413 , and 414 , respectively, of FIG. 4 .
- the processes described above with reference to FIG. 10A through FIG. 10E may also be used to form power delivery planes (or power delivery traces) in the same layer of a substrate where the power delivery planes (or power delivery traces) may have different thicknesses.
- the processes described above with reference to FIG. 10A through FIG. 10E may be used to form planes 211 and 222 ( FIG. 2A ), planes 241 and 242 ( FIG. 2A ), traces 621 , 622 , 623 , and 624 (FIG. 6 ), traces 641 , 642 , 643 , and 644 ( FIG. 6 ), and traces 741 , 742 , 743 , and 744 ( FIG. 7 ).
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Abstract
Some embodiments described herein include apparatuses and methods of forming such apparatuses. One such embodiment may include a routing arrangement having pads to be coupled to a semiconductor die, with a first trace coupled to a first pad among the pads, and a second trace coupled to a second pad among the pads. The first and second traces may have different thicknesses. Other embodiments including additional apparatuses and methods are described.
Description
- This application is a divisional of U.S. patent application Ser. No. 13/707,113, filed Dec. 6, 2012 and published as U.S. Patent Application Publication No. 2014-0160707 on Jun. 12, 2014, which is incorporated herein by reference in its entirety.
- Embodiments described herein pertain to semiconductor device packaging. Some embodiments relate to electrical paths in integrated circuit (IC) package substrates.
- Many electronic items, such as computers (e.g., servers, desktops, laptops, and tablets) and mobile phones, usually have a device included in an IC package. The IC package may include a semiconductor die having circuitry formed thereon that may be part of a device, such as a memory device to store information or a processor to process information. The IC package often has conductive paths coupled to the die. The conductive paths may include traces to carry signals communicated between the device in the IC package and other components in the electronic item. In some situations, if such traces are improperly arranged, the integrity of signals carried by those traces may suffer.
-
FIG. 1A shows a cross section of an apparatus in the form of an electronic equipment including a package coupled to a base, according to some embodiments described herein. -
FIG. 1B shows a top view of the package ofFIG. 1A including traces in a layer of a substrate of the package, according to some embodiments described herein. -
FIG. 1C shows a y-z cross section of a portion of the substrate ofFIG. 1B including traces in the same layer having the same thickness and traces in different layers having different thicknesses, according to some embodiments described herein. -
FIG. 1D shows an x-z cross section of the portion of the substrate ofFIG. 1C , according to some embodiments described herein. -
FIG. 2A andFIG. 2B show cross sections of a portion of a substrate including traces in the same layer having different thicknesses, according to some embodiments described herein. -
FIG. 3 shows a cross section of a portion of a substrate (which may be an alternative for the substrate ofFIG. 1C ) including traces in a top layer having different thicknesses, according to some embodiments described herein. -
FIG. 4 shows a cross section of a portion of a substrate (which may be an alternative for the substrate ofFIG. 2A ) including traces in a top layer having different thicknesses, according to some embodiments described herein. -
FIG. 5 shows a cross section of a portion of a substrate (which may be an alternative for the substrate ofFIG. 1C ) including separate traces arranged to carry at least one of power and ground, according to some embodiments described herein. -
FIG. 6 shows a cross section of a portion of a substrate (which may be an alternative for the substrate ofFIG. 2A ) including separate traces arranged to carry at least one of power and ground, according to some embodiments described herein. -
FIG. 7 shows a cross section of a portion of a substrate (which may be an alternative for the substrate ofFIG. 3 ) including separate traces arranged to carry at least one of power and ground, according to some embodiments described herein. -
FIG. 8 shows a cross section of a portion of a substrate (which may be an alternative for the substrate ofFIG. 4 ) including separate traces arranged to carry at least one of power and ground, according to some embodiments described herein. -
FIG. 9A throughFIG. 9D show some processes of forming a portion of a substrate including traces in different layers having different thicknesses, according to some embodiments described herein. -
FIG. 10A throughFIG. 10E show some processes of forming a portion of a substrate including traces in the same layer having different thicknesses, according to some embodiments described herein. -
FIG. 1A shows a cross section of an apparatus in the form of anelectronic equipment 100 including apackage 101 coupled to abase 190, according to some embodiments described herein.Electronic equipment 100 may include or be included in electronic items such as laptop computers, desktop computers, tablets, e-book readers, personal digital assistants (PDAs), cellular telephones, smart phones, servers, web appliances, set-top boxes (STBs), network routers, network switches, network bridges, or other types of devices or equipments. -
Package 101 inFIG. 1A may include a ball grid array (BGA) packaging type, land grid array (LGA) packaging type, pin grid array (PGA) packaging type, or other types of packaging.Base 190 may include a circuit board, such as a printed circuit board (PCB).Base 190 may include components (e.g.,components 198 and 199) such as capacitors, resistors, transistors, integrated circuit chips, or other electrical components coupled to it or formed thereon. -
Package 101 may include a die 102 and asubstrate 150. Die 102 may include a semiconductor (e.g., silicon) die. Die 102 may include circuitry (not shown inFIG. 1A ) that may form part of a device (or devices) to perform one or more functions, such as processing information, storing information, or other functions. For example, die 102 may include a processor (e.g., including transistors, arithmetic logic units, and other components) that may include a central processing unit (CPU), a graphics processing unit (GPU), or both. The processor may also include application specific integrated circuits (ASIC). - Die 102 in
FIG. 1A may includeelectrical connections 103 coupled torespective pads 175 ofsubstrate 150.Pads 175 include electrically conductive materials (e.g., materials including metals). -
Substrate 150 may include an IC package substrate, which may include an organic substrate, ceramic substrate, or other types of substrates.Substrate 150 may include no active components (e.g., no transistors).Substrate 150 may be coupled tobase 190 through 104 and 105 and aelectrical connections structure 180.Structure 180 may include a socket (e.g., a socket attached to a motherboard) or other types of structural connections. In some cases,structure 180 may be omitted, such thatelectrical connections 104 fromsubstrate 150 may be directly coupled toelectrical connections 105 onbase 190. 103, 104, and 105 may include electrically conductive materials, such as solder balls, pads, lands, pins, or other types of electrical connections.Electrical connections -
Substrate 150 may include different layers, such as 151, 152, 153, 154, and 156, and alayers core 155. In some arrangements,substrate 150 may include a coreless substrate, such thatcore 155 may be omitted fromsubstrate 150. - As shown in
FIG. 1A , layers 151, 152, 153, and 154 may be arranged (e.g., stacked on top of each other) in a z-direction (e.g., a vertical direction). The z-direction may extend in a direction along the thickness ofsubstrate 150 and perpendicularly tobase 190.FIG. 1A also shows an x-direction (e.g., a horizontal direction), which is perpendicular to the z-direction.FIG. 1A shows an example of four layers (e.g., 151, 152, 153, and 154) abovecore 155 and four layers (e.g., 156) belowcore 155 as an example. The number of layers above and belowcore 155 may vary. -
Substrate 150 may include internal conductive paths, such as 161, 162, and 163 to provide electrical communication betweenconductive paths die 102 and other components of electronic equipment 100 (e.g., components coupled to base 190). For example, as shown inFIG. 1A , 161 and 162 may be arranged to provide electrical communication betweenconductive paths die 102 andcomponent 198.Conductive path 163 may be arranged to provide electrical communication betweendie 102 andcomponent 199. - Each of
161, 162, and 163 may include one or more portions extending in the x-direction (in one ofconductive paths 151, 152, 153, 154, and 156) and one or more portions extending in the z-direction (e.g., extending from one layer to another layer and through core 155).layers FIG. 1A shows only three 161, 162, and 163 inconductive paths substrate 150 as an example. The number of conductive paths may vary. For example,substrate 150 may have hundreds or more of conductive paths similar to 161, 162, and 163.conductive paths - Each of conductive paths (e.g., 161, 162, and 163) in
substrate 150 may include a combination of conductive elements located in one or more layers ofsubstrate 150. The conductive elements may include traces (e.g., trace 111), pads (e.g., one or more of 171, 175, 176, 177, and 178), vias (e.g., microvias filled with conductive materials, not shown inpads FIG. 1A ), conductive holes (e.g., plated through holes, not shown inFIG. 1A ), and other conductive elements. For example, as shown inFIG. 1A ,trace 111 may be part ofconductive path 161 located inlevel 151. -
FIG. 1B shows a top view ofpackage 101 ofFIG. 1A 111, 112, 113, and 114 in layer 151 (e.g., top layer) ofincluding traces substrate 150, according to some embodiments described herein. Die 102 (FIG. 1A ) is not shown inFIG. 1B . However, die 102 may occupy afootprint 102′ on an x-y plane (with respect to the x-direction and a y-direction perpendicular to the x-direction). The dimension (e.g., perimeter) offootprint 102′ may correspond to (or substantially correspond to) the perimeter defined by the edges ofdie 102. - As shown in
FIG. 1B ,substrate 150 may include pads (e.g., 171, 172, 173, 174, and 176) located outsidepads footprint 102′ inlayer 151 and other pads (e.g., pads 175) located insidefootprint 102′ inlayer 151. For simplicity, only some of the pads (e.g., 171, 172, 173, 174, and 175) ofsubstrate 150 are labeled.Pads 175 insidefootprint 102′ may be coupled (e.g., directly coupled) to die 102 (FIG. 1A ) through electrical connections 103 (FIG. 1A ) by, for example, solder bonding or by other techniques. - As shown in
FIG. 1B , traces 111, 112, 113, and 114 may include portions that are parallel among each other in the x-y plane (e.g., portions that are located side-by-side in the same x-y plane). 111, 112, 113, and 114 may be coupled to some pads (e.g., some of pads 175) insideTraces footprint 102′ and to some pads (e.g., 171, 172, 173, and 174) outsidepads footprint 102′.Layer 151 may also include many other traces (e.g., traces 169) and pads (e.g., pads 179) associated with other conductive paths in substrate 150 (FIG. 1A ). For simplicity, only some of the other traces (e.g., traces 169) and some of the other pads (e.g., pads 179) inlayer 151 are shown inFIG. 1B . - Other layers under layer 151 (e.g., 152, 153, and 154 in
FIG. 1A ) ofsubstrate 150 may include traces (e.g., similar to 111, 112, 113, 114, and 169 in layer 151) coupled to corresponding pads (e.g., 177 and 178 intraces FIG. 1A , not shown inFIG. 1B ) in those layers. -
FIG. 1C shows a cross section of a portion ofsubstrate 150 along section line 1C-1C ofFIG. 1B , according to some embodiments described herein.FIG. 1D shows a cross section of a portion of thesubstrate 150 along section line 1D-1D ofFIG. 1C , according to some embodiments described herein. As shown inFIG. 1C and 1D , besides 111, 112, 113, and 114 intraces layer 151,substrate 150 may include other traces, such as 131, 132, 133, and 134 intraces layer 153. 111, 112, 113, and 114 may be the top-most electrically conductive traces in substrate 150 (e.g., traces located in the top layer ofTraces substrate 150 above all other traces, such as 131, 132, 133, and 134).traces 131, 132, 133, and 134 may be coupled to pads similar pads of substrate 150 (e.g., pads similar toTraces 175, 177, and 178 ofpads FIG. 1A ) - As shown in
FIG. 1C andFIG. 1D , each of 111, 112, 113, 114, 131, 132, 133, and 134 has a thickness in the z-direction, a width in the y-direction, and a length in the x-direction. For example,traces trace 111 has a thickness T2 in the z-direction, a width W1 in the y-direction, and a length L1 in the x-direction. -
FIG. 1C shows an example of a routing arrangement where traces in the same layer (e.g., traces located side-by-side on the same level in the z-direction) may have the same thickness (same thickness value). For example, traces 111, 112, 113, and 114 inlayer 151 may have the same thickness T2. 131, 132, 133, and 134 may have the same thickness T6. Traces between different layers may have different thicknesses (thicknesses having different thickness values). Thus, thickness T2 and T6 may be different from each other. For example, thickness T6 may be greater than thickness T2. Alternatively, thickness T6 may be less than thickness T2.Traces - Traces in the same layer (e.g., layer 151) may have the same width (widths having an equal value). For example, traces 111, 112, 113, and 114 may have a same width W1.
131, 132, 133, and 134 may have a same width W2. In an alternative arrangement, traces in the same layer (e.g.,Traces layer 151 or layer 153) may have different widths (widths having unequal values). For example, two or more of 111, 112, 113, and 114 may have different widths. Two or more oftraces 131, 132, 133, and 134 may have different widths.traces - Traces in different layers (e.g.,
layer 151 and 153) may have the same width or different widths. For example, width W1 may be the same as width W2. In another example, width W1 may be different from width W2 (e.g., width W2 may be greater than width W1). -
111, 112, 113, 114, 131, 132, 133, and 134 may be part of conductive paths (e.g., similar toTraces 161, 162, and 163) to carry information (e.g., in the form of signals, such as input/output (I/O) signals) between die 102 (conductive paths FIG. 1A ) and other components (e.g., similar to 198 and 199 incomponents FIG. 1A ). The information may include data information, address information, control information, or other information. - As shown in
FIG. 1C andFIG. 1D ,substrate 150 may include 120 and 140 located inplanes 152 and 154, respectively.layers 120 and 140 may include power delivery planes to carry supply power (e.g., power and ground signals). For example, each ofPlanes 120 and 140 may include a power plane to carry power (e.g., Vcc) or a ground plane to carry ground (e.g., Vss). The power (e.g., power signal) and ground (e.g., ground signal) may be delivered to die 102 (planes FIG. 1A ) through conductive paths in substrate 150 (e.g., 161, 162, and 163 inconducive paths FIG. 1A ). - As shown in
FIG. 1C andFIG. 1D , planes 120 and 140 have thicknesses T4 and T8, respectively. Thicknesses T4 and T8 may be the same thickness or different thicknesses. Both thicknesses T4 and T8 may be different from thickness T2 or thickness T6. -
111, 112, 113, 114, 131, 132, 133, and 134, and planes 120 and 140 may include electrically conductive materials, such as metals (e.g., copper).Traces 111, 112, 113, 114, 131, 132, 133, and 134 may include strip-lines and micro-strips. For example, traces 111, 112, 113, and 114 may include micro-strips.Traces 131, 132, 133, and 134 may include strip-lines.Traces - As shown in
FIG. 1C andFIG. 1D ,substrate 150 may include 119, 129, 139, and 149. Dielectric 119 may be formed overdielectrics 111, 112, 113, and 114 and may directly contacttraces 111, 112, 113, and 114 (e.g., directly contact the top and two sides of each oftraces 111, 112, 113, and 114).traces - Dielectric 129 may be formed over
plane 120 and may be located betweenplane 120 and traces 111, 112, 113, and 114. Dielectric 129 may directly contact plane 120 (e.g., directly contact the top of plane 120) and directly contact 111, 112, 113, and 114 (e.g., directly contact the bottom of each oftraces 111, 112, 113, and 114).traces - Dielectric 139 may be formed over
131, 132, 133, and 134 and may directly contacttraces 131, 132, 133, and 134 (e.g., directly contact the top and two sides of each oftraces 131, 132, 133, and 134).traces - Dielectric 149 may be formed over
plane 140 and may be located betweenplane 140 and traces 131, 132, 133, and 134. Dielectric 129 may directly contact plane 140 (e.g., directly contact the top of plane 140) and directly contact 131, 132, 133, and 134 (e.g., directly contact the bottom of each oftraces 131, 132, 133, and 134).traces -
119, 129, 139, and 149 have thicknesses T1, T3, T5, and T7, respectively. Thicknesses T1, T3, T5, and T7 may be the same thickness. Alternatively, thicknesses T1, T3, T5, and T7 may be different from each other. For example, thickness T7 may be greater than thickness T5, and thickness T5 may be greater than thickness T3.Dielectrics -
FIG. 1C shows four 111, 112, 113, and 114 intraces layer 151 and four 131, 132, 133, and 134 intraces layer 153 as an example. The number of traces in each of 151 and 153 may vary.layers - In
substrate 150, traces in the same layer may be arranged to form a group (e.g., a bus) or may be part a group to carry signals. For example, traces 111, 112, 113, and 114 inlayer 151 may be arranged to form a group or may be part a group (e.g., a group including other traces besides 111, 112, 113, and 114).traces 131, 132, 133, and 134 inTraces layer 153 may be arranged to form another group or may be part another group (e.g., a group including other traces besides 131, 132, 133, and 134).traces - The signals carried by the traces of different layers may have the same types or different types. For example, traces 111, 112, 113, and 114 in
layer 151 may be part of a memory bus arranged to carry single-ended signals. 131, 132, 133, and 134 inTraces layer 151 may be part of a serial bus arranged to carry differential signals. In some arrangements, the signals carried by 111, 112, 113, 114, 131, 132, 133, and 134 may represent information (e.g., data) being transferred at a transfer rate in the range from 2 giga-transfers per second (GT/s) to 40 GT/s. For example, each oftraces 111, 112, 113, and 114 intraces layer 151 may be arranged to carry a single-ended signal corresponding to a transfer rate of 2.4 GT/s, 3.3 GT/s, or other transfer rates (e.g., less than 10 GT/s). In another example, each of 131, 132, 133, and 134 intraces layer 153 may be arranged to carry a component of differential signal corresponding to a transfer rate of 10 GT/s or higher. - Different types of signals may be more susceptible to different undesirable conditions under the constraints of some design rules and manufacturing conditions. For example, single-ended signals may be susceptible to crosstalk. Differential signals may be susceptible to signal loss (e.g., differential loss). Crosstalk and signal loss may reduce the integrity of the signals. In some conventional routing arrangements, conditions such as crosstalk and signal loss may occur if the traces are improperly arranged. Further, control of such conditions in some conventional routing arrangements may be difficult if all traces in the substrate have a uniform thickness and all dielectrics in the substrate have a uniform thickness.
- In
substrate 150, having traces in different layers with non-uniform thicknesses (e.g., thicknesses T2 and T6 shown inFIG. 1C ) and dielectrics with non-uniform thicknesses (e.g., thicknesses T1 and T5 shown inFIG. 1D ) may allow for controlling of conditions such as crosstalk and signal loss and maintaining and/or improving the integrity of signals insubstrate 150. For example, if 111, 112, 113, and 114 in layer 151 (traces FIG. 1C ) are arranged to carry single-ended signals, the thickness of 111, 112, 113, and 114 may be appropriately selected (e.g., thicknesses T2 shown intraces FIG. 1C ) and the thicknesses of 119 and 129 may be selected to be relatively small (e.g., thicknesses T1 and T3 shown indielectric FIG. 1D ) to control (e.g., reduce) crosstalk that may occur in the single-ended signals. In another example, if 131, 132, 133, and 134 in layer 153 (traces FIG. 1C ) are arranged to carry differential signals, the thicknesses of 131, 132, 133, and 134 may be selected to be relatively large (e.g., thickness T6 as shown intraces FIG. 1C ) and the thicknesses of 139 and 149 may be selected to be relatively large (e.g., thicknesses T5 and T7 shown indielectric FIG. 1D ) to control (e.g., reduce) signal loss that may occur in the differential signals. -
FIG. 2A andFIG. 2B show cross sections of a portion of asubstrate 250, according to some embodiments described herein.Substrate 250 may be an alternative forsubstrate 150 ofFIG. 1A throughFIG. 1D . Thus,substrate 250 may be substituted forsubstrate 150 in package 101 (FIG. 1A andFIG. 1B ). - As described above with reference to
FIG. 1A throughFIG. 1D , traces in the same layer (e.g., eitherlayer 151 orlayer 153 inFIG. 1C ) insubstrate 150 may have the same thickness.FIG. 2A andFIG. 2B shows an example of a routing arrangement where traces in at least one layer (e.g., layer 253) ofsubstrate 250 may have different thicknesses. - Although not shown in
FIG. 2A andFIG. 2B ,substrate 250 may include elements similar to or identical to those ofsubstrate 150 shown inFIG. 1A andFIG. 1B , such as conductive paths formed by conductive elements that may include traces, pads, vias, conductive holes, and other conductive elements, described above with reference toFIG. 1A throughFIG. 1D . - The portions of
substrate 250 inFIG. 2A andFIG. 2B may correspond to the portions ofsubstrate 150 ofFIG. 1C andFIG. 1D , respectively. For example, as shown inFIG. 2A andFIG. 2B ,substrate 250 may include 251, 252, 253, and 254, which may correspond tolayers 151, 152, 153, and 154, respectively, oflayers substrate 150 ofFIG. 1A throughFIG. 1D . - As shown in
FIG. 2A andFIG. 2B ,substrate 250 may include 211, 212, 213, and 214 intraces layer 251, and traces 231, 232, 233, and 234 inlayer 253. 211, 212, 213, and 214 may be the top-most electrically conductive traces in substrate 250 (e.g., traces located in the top layer ofTraces substrate 250 above all other traces, such as 231, 232, 233, and 234).traces 211, 212, 213, and 214 may have the same thickness T10.Traces -
231, 232, 233, and 234 inTraces layer 253 may have different thicknesses T15 and T16. For example, traces 231 and 232 inlayer 253 may have the same thickness T15. 233 and 234 inTraces layer 253 may have the same thickness T16. Thickness T16 may be greater than thickness T15. -
211, 212, 213, and 214 inTraces layer 251 and traces 231, 232, 233, and 234 inlayer 253 may include electrically conductive materials, such as metals (e.g., copper). 211, 212, 213, 214, 231, 232, 233, and 234 may include strip-lines and micro-strips. For example, traces 211, 212, 213, and 214 may include micro-strips.Traces 231, 232, 233, and 234 may include strip-lines.Traces -
Substrate 250 may include planes (e.g., power delivery planes) 221 and 222 that may be separated (e.g., electrically isolated) from each other. As shown inFIG. 2A andFIG. 2B , planes 221 and 222 may be located in thesame layer 252. 221 and 222 may be arranged to carry any combination of supply power (e.g., power signal) and ground (e.g., ground signal). For example, bothPlanes 221 and 222 may be arranged to carry power (e.g., Vcc). In another example, bothplanes 221 and 222 may be arranged to carry ground (e.g., Vss). In a further example, one ofplanes 221 and 222 may be arranged to carry power and the other plane may be arranged to carry ground. In an alternative arrangement, planes 221 and 222 may be replaced by a single power delivery plane in theplanes same layer 252. For example, planes 221 and 222 may be replaced by a single power plane inlayer 253 to carry power (e.g., Vcc). In another example, planes 221 and 222 may be replaced by a single ground plane inlayer 252 to carry ground (e.g., Vss).Plane 221 may have a thickness T13.Plane 221 may have a thickness T12. Thicknesses T12 and T13 may be different from each other. For example, thickness T13 may be greater than thickness T12. -
Substrate 250 may include planes (e.g., power delivery planes) 241 and 242 that may be separated (e.g., electrically isolated) from each other. As shown inFIG. 2A andFIG. 2B , planes 241 and 242 may be located in thesame layer 254. 241 and 242 may be arranged to carry any combination of supply power and ground (e.g., power and ground signals). For example, bothPlanes 241 and 242 may be arranged to carry power (e.g., Vcc). In another example, bothplanes 241 and 242 may be arranged to carry ground (e.g., Vss). In a further example, one ofplanes 241 and 242 may be arranged to carry power, and the other plane may be arranged to carry ground. In an alternative arrangement, planes 241 and 242 may be replaced by a single power delivery plan in theplanes same layer 253. For example, planes 241 and 242 may be replaced by a single power plane inlayer 253 to carry power (e.g., Vcc). In another example, planes 241 and 242 may be replaced by a single ground plane inlayer 253 to carry ground (e.g., Vss).Plane 241 may have a thickness T18.Plane 242 may have a thickness T19. Thicknesses T18 and T19 may be different from each other. For example, thickness T19 may be greater than thickness T18. - In some arrangements,
221, 222, 241, and 242 may be selected to carry specific combinations of power and ground depending on signals carried by traces in one or both ofplanes 251 and 253. For example, planes 222 and 242 may be arranged to carry power and ground, respectively, iflayers 233 and 234 are arranged to carry differential signals.traces - As shown in
FIG. 2A ,substrate 250 may include 219, 229, 239, and 249. Dielectric 219 may be formed overdielectrics 211, 212, 213, and 214 and may directly contacttraces 211, 212, 213, and 214 (e.g., directly contact the top and two sides of each oftraces 211, 212, 213, and 214).traces - Dielectric 229 may be formed over
221 and 222 and may be located betweenplanes 221 and 222 and traces 211, 212, 213, and 214. Dielectric 229 may directly contacts planes 221 and 222 (e.g., directly contact the top of each ofplanes planes 221 and 222) and directly contact 211, 212, 213, and 214 (e.g., directly contact the bottom of each oftraces 211, 212, 213, and 214).traces - Dielectric 239 may be formed over
231, 232, 233, and 234 and may directly contacttraces 231, 232, 233, and 234 (e.g., directly contact the top and two sides of each oftraces 231, 232, 233, and 234).traces - Dielectric 249 may be formed over
241 and 242 and may be located betweenplanes 241 and 242 and traces 231, 232, 233, and 234. Dielectric 249 may directly contactplanes planes 241 and 242 (e.g., directly contact the top of each ofplanes 241 and 242) and directly contact 231, 232, 233, and 234 (e.g., directly contact the bottom of each oftraces 231, 232, 233, and 234).traces -
Dielectric 219 has the same thickness T9 over 211, 212, 213, and 214. Each oftraces dielectrics 229, 239, and 249 may have different thickness in different portions of the dielectric because each ofdielectrics 229, 239, and 249 may be formed over traces (or over power delivery planes) that have different thicknesses. For example, dielectric 229 may have thickness T11 a (over plane 222) and thickness T11 b (over plane 221) where thickness T11 b may be greater than thickness T11 a. Dielectric 239 may have thickness T14 a (overtraces 231 and 232) and thickness T14 b (overtraces 233 and 234) where thickness T14 b may be greater than thickness T14 a. Dielectric 249 may have thickness T17 a (over plan 241) and thickness T17 b (over plane 242) where thickness T17 b may be greater than thickness T17 a. -
FIG. 2A shows four 211, 212, 213, and 214 intraces layer 251 and four 231, 232, 233, and 234 intraces layer 253 as an example. The number of traces in each of 251 and 253 may vary.layers - In
substrate 250, traces in the same layer may be arranged to form a group (e.g., a bus) of traces or may be part a group of traces to carry signals. For example, traces 211, 212, 213, and 214 inlayer 251 may be arranged to form a group or may be part a group (e.g., a group including other traces besides 211, 212, 213, and 214).traces 231, 232, 233, and 234 inTraces layer 253 may be arranged to form another group or may be part another group (e.g., a group including other traces besides 231, 232, 233, and 234).traces - Traces in the same layer may also be arranged to form multiple groups or may be part of multiple groups to carry signals (e.g., signals having different types). Thus, traces 231, 232, 233, and 234 in
layer 253 may be arranged to form more than one group or may be part of more than one group. For example, traces 231 and 232 may be part of a group of traces to carry single-ended signals, and traces 233 and 234 may be part of another group of traces to carry differential signals. Each of 211, 212, 213, 214, 231, 232, 233, and 234 may be arranged to carry signals corresponding to a transfer rate (e.g., data transfer rate) in the range of giga-transfers per second.traces - In
substrate 250, having traces with non-uniform thicknesses (e.g., thicknesses T15 and T16 shown inFIG. 2A ) and dielectrics with non-uniform thicknesses (e.g., thicknesses T9 and T14 a (or T14 b) shown inFIG. 2A ) may allow different traces to be used to carry different types (single-ended and differential signals). For example, iftraces 231 and 232 (FIG. 2A ) are arranged (e.g., arranged as part of a memory bus) to carry single-ended signals and traces 233 and 234 are arranged (e.g., arranges as part of a serial bus) to carry components of differential signals, then the thickness of dielectric abovetrace 241 may be selected to be relatively small (e.g., thickness T17 a as shown inFIG. 2A ) and the thickness of dielectric abovetrace 242 may be selected to be relatively large (e.g., thickness T17 b as shown inFIG. 2A ). Having traces with non-uniform thicknesses in the same layer and dielectric with non-uniform thicknesses, may allow for controlling (e.g., reduce) crosstalk (that may occur to the signals carried bytraces 231 and 232) and signal loss (that may occur to the signals carried bytraces 233 and 234). - The descriptions above with respect to
FIG. 1A throughFIG. 2B show examples where the top-most electrically conductive traces of substrate 150 (e.g., traces 111, 112, 113, and 114 inFIG. 1C ) may have the same thickness (e.g., T2) and the top-most electrically conductive traces of substrate 250 (e.g., traces 211, 212, 213, and 214 inFIG. 2A ) may have the same thickness (e.g., T10). Alternatively, the top-most electrically conductive traces ofsubstrate 150 orsubstrate 250 may have different thickness. -
FIG. 3 shows a cross section of a portion of asubstrate 350 including traces (e.g., at least two of 111, 112, 313, and 314) having different thicknesses, according to some embodiments described herein.traces 111, 112, 313, and 314 may be the top-most electrically conductive traces ofTraces substrate 350. 111, 112, 313, and 314 may include micro-strips.Traces Substrate 350 may be an alternative forsubstrate 150 ofFIG. 1A throughFIG. 1D . Thus,substrate 350 may be substituted forsubstrate 150 in package 101 (FIG. 1A andFIG. 1B ). Substrate 350 (FIG. 3 ) may include elements similar to or identical to those ofsubstrate 150 shown inFIG. 1A throughFIG. 1D . Thus, similar or identical elements between 150 and 350 are given the same reference designations. The description of similar or identical elements betweensubstrates 150 and 350 is not repeated in the description ofsubstrates substrate 350 ofFIG. 3 . - Differences between
150 and 350 include the difference in thicknesses in at least two ofsubstrates 111, 112, 313, and 314 intraces layer 151 insubstrate 350. For example, traces 313 and 314 may have a thickness T19, which is different from thickness T2 of 111 and 112. Thickness T19 may be greater than thickness T2. In comparison with substrate 150 (traces FIG. 1C ), traces 111, 112, 113, and 114 inFIG. 1C may have the same thickness (e.g., T2). -
Substrate 350 may include a dielectric 319 formed over 111, 112, 313, and 314. Dielectric 319 may directly contacttraces 111, 112, 313, and 314 (e.g., directly contact the top and two sides of each oftraces 111, 112, 313, and 314). Dielectric 319 may have different thickness in different portions of the dielectric because it may be formed overtraces 111, 112, 313, and 314, which have different thicknesses. For example, dielectric 319 may have thickness T20 a (overtraces traces 313 and 314) and thickness T20 b (overtraces 111 and 112). Thickness T20 b may be greater than thickness T20 a. -
FIG. 4 shows a cross section of a portion of asubstrate 450 including 211, 212, 413, and 414 having different thicknesses, according to some embodiments described herein.traces 211, 212, 413, and 414 may be the top-most electrically conductive traces ofTraces substrate 450. 211, 212, 413, and 414 may include micro-strips.Traces Substrate 450 may be an alternative forsubstrate 250 ofFIG. 2A . Thus,substrate 450 may be substituted forsubstrate 150 in package 101 (FIG. 1A andFIG. 1B ). Substrate 450 (FIG. 4 ) may include elements similar to or identical to those ofsubstrate 250 shown inFIG. 2A . Similar or identical elements between 250 and 450 are given the same reference numbers. For simplicity, the description of similar or identical elements betweensubstrates 250 and 450 is not described in the description ofsubstrates substrate 450 inFIG. 4 . - Differences between
250 and 450 include the difference in thicknesses in at least two ofsubstrates 211, 212, 413, and 414 intraces layer 251 insubstrate 450. For example, traces 413 and 414 may have a thickness T21, which is different from thickness T10 of 211 and 212. Thickness T21 may be greater than thickness T10. In comparison with substrate 250 (traces FIG. 2C ), traces 211, 212, 213, and 214 inFIG. 2C may have the same thickness (e.g., T10). -
Substrate 450 may include a dielectric 419 formed over 211, 212, 413, and 414. Dielectric 419 may directly contacttraces 211, 212, 413, and 414 (e.g., directly contact the top and two sides of each oftraces 211, 212, 413, and 414). Dielectric 419 may have different thicknesses in different portions of the dielectric because it may be formed overtraces 211, 212, 413, and 414, which have different thicknesses. For example, dielectric 419 may have thickness T22 a (overtraces traces 413 and 414) and thickness T22 b (overtraces 211 and 212). Thickness T22 b may be greater than thickness T22 a. -
FIG. 5 shows a cross section of a portion of asubstrate 550 including 521, 522, 523, and 524 and traces 541, 542, 543, and 544 arranged to carry at least one of power and ground, according to some embodiments described herein.traces Substrate 550 may be an alternative forsubstrate 150 ofFIG. 1C .Substrate 550 may be substituted forsubstrate 150 in package 101 (FIG. 1A andFIG. 1B ). Substrate 550 (FIG. 5 ) may include elements similar to or identical to those ofsubstrate 150 shown inFIG. 1C . Similar or identical elements between 150 and 550 are given the same reference numbers. For simplicity, the description of similar or identical elements betweensubstrates 150 and 550 is not described in the description ofsubstrates substrate 550 inFIG. 5 . - Differences between substrate 550 (
FIG. 5 ) and substrate 150 (FIG. 1C ) include differences between elements inlayer 152 insubstrate 150 andlayer 552 insubstrate 550. For example, inFIG. 1C ,layer 152 ofsubstrate 150 may include a single plane (e.g., power delivery plane) 120 arranged to carry power or ground. InFIG. 5 , inlayer 552 ofsubstrate 550, traces 521, 522, 523, and 524 may be separated (e.g., electrically isolated) from each other. 521, 522, 523, and 524 may be arranged to carry power, ground, or both.Traces - Differences between substrate 550 (
FIG. 5 ) and substrate 150 (FIG. 1C ) also include differences between elements inlayer 154 insubstrate 150 andlayer 554 insubstrate 550. For example, inFIG. 1C ,layer 154 ofsubstrate 150 may include a single plane (e.g., power delivery plane) 140 arranged to carry power or ground. InFIG. 5 , inlayer 554 ofsubstrate 550, traces 541, 542, 543, and 544 may be separated (e.g., electrically isolated) from each other. 541, 542, 543, and 544 may be arranged to carry power, ground, or both.Traces -
FIG. 6 shows a cross section of a portion of asubstrate 650 including 621, 622, 623, and 624 and traces 641, 642, 643, and 644 arranged to carry at least one of power and ground, according to some embodiments described herein.traces Substrate 650 may be an alternative forsubstrate 250 ofFIG. 2A .Substrate 650 may be substituted forsubstrate 150 in package 101 (FIG. 1A andFIG. 1B ). Substrate 650 (FIG. 6 ) may include elements similar to or identical to those ofsubstrate 250 shown inFIG. 2A . Similar or identical elements between 250 and 650 are given the same reference numbers. For simplicity, the description of similar or identical elements betweensubstrates 250 and 650 is not described in the description ofsubstrates substrate 650 inFIG. 6 . - Differences between substrate 650 (
FIG. 6 ) and substrate 250 (FIG. 2A ) include differences between elements inlayer 252 insubstrate 250 andlayer 652 insubstrate 650. For example, inFIG. 2A ,layer 252 ofsubstrate 250 may includeplanes 221 and 222 (e.g., power delivery planes) arranged to carry power, ground, or both. InFIG. 6 , inlayer 652 ofsubstrate 650, traces 621, 622, 623, and 624 may be separated (e.g., electrically isolated) from each other. 621, 622, 623, and 624 may be arranged to carry power, ground, or both. For example, traces 621 and 622 may be arranged to carry power and traces 623 and 624 may be arranged to carry ground. In another example, traces 621 and 622 may be arranged to carry ground and traces 623 and 624 may be arranged to carry power.Traces - Differences between substrate 650 (
FIG. 6 ) and substrate 250 (FIG. 2A ) also include differences between elements inlayer 254 insubstrate 250 andlayer 654 insubstrate 650. For example, inFIG. 2A ,layer 254 ofsubstrate 250 may includeplanes 241 and 242 (e.g., power delivery planes) arranged to carry power, ground, or both. InFIG. 6 , inlayer 654 ofsubstrate 650, traces 641, 642, 643, and 644 may be separated (e.g., electrically isolated) from each other. 641, 642, 643, and 644 may be arranged to carry power, ground, or both. For example, traces 641 and 642 may be arranged to carry power and traces 643 and 644 may be arranged to carry ground. In another example, traces 641 and 642 may be arranged to carry ground and traces 643 and 644 may be arranged to carry power.Traces -
FIG. 7 shows a cross section of a portion of asubstrate 750 including 721, 722, 723, and 724 and traces 741, 742, 743, and 744 arranged to carry at least one of power and ground, according to some embodiments described herein.traces Substrate 750 may be an alternative forsubstrate 350 ofFIG. 3 .Substrate 750 may be substituted forsubstrate 150 in package 101 (FIG. 1A andFIG. 1B ). Substrate 750 (FIG. 7 ) may include elements similar to or identical to those ofsubstrate 350 shown inFIG. 3 . Similar or identical elements between 350 and 750 are given the same reference numbers. For simplicity, description of similar or identical elements betweensubstrates 350 and 750 is not described in the description ofsubstrates substrate 750 inFIG. 7 . - Differences between substrate 750 (
FIG. 7 ) and substrate 350 (FIG. 3 ) include differences between elements inlayer 152 insubstrate 350 andlayer 752 insubstrate 750. For example, inFIG. 3 ,layer 152 ofsubstrate 350 may include a single plane (e.g., power delivery plane) 120 arranged to carry power or ground. InFIG. 7 ,layer 752 ofsubstrate 750 may include 721, 722, 723, and 724 separated (e.g., electrically isolated) from each other.traces - Differences between substrate 750 (
FIG. 7 ) and substrate 350 (FIG. 3 ) also include differences between elements inlayer 154 insubstrate 350 andlayer 754 insubstrate 750. For example, inFIG. 3 ,layer 154 ofsubstrate 350 may include a single plane (e.g., power or ground plane) 140 arranged to carry power or ground. InFIG. 7 ,layer 754 ofsubstrate 750 may include 741, 742, 743, and 744 separated (e.g., electrically isolated) from each other.traces 741, 742, 743, and 744 may be arranged to carry power, ground, or both.Traces -
FIG. 8 shows a cross sections of a portion of asubstrate 850 including 821, 822, 823, and 824 and traces 841, 842, 843, and 844 arranged to carry at least one of power and ground, according to some embodiments described herein.traces Substrate 850 may be an alternative forsubstrate 450 ofFIG. 4 .Substrate 850 may be substituted forsubstrate 150 in package 101 (FIG. 1A andFIG. 1B ). Substrate 850 (FIG. 8 ) may include elements similar to or identical to those ofsubstrate 450 shown inFIG. 8 . Similar or identical elements between 450 and 850 are given the same reference numbers. For simplicity, the description of similar or identical elements betweensubstrates 450 and 850 is not described in the description ofsubstrates substrate 850 inFIG. 8 . - Differences between substrate 850 (
FIG. 8 ) and substrate 450 (FIG. 4 ) include differences between elements inlayer 252 insubstrate 450 andlayer 852 insubstrate 850. For example, inFIG. 4 ,layer 252 ofsubstrate 450 may includeplanes 221 and 222 (e.g., power delivery planes) arranged to carry power, ground, or both. InFIG. 8 , inlayer 852 ofsubstrate 850, traces 821, 822, 823, and 824 may be separated (e.g., electrically isolated) from each other. 821, 822, 823, and 824 may be arranged to carry power, ground, or both. For example, traces 821 and 822 may be arranged to carry power and traces 823 and 824 may be arranged to carry ground. In another example, traces 821 and 822 may be arranged to carry ground and traces 823 and 824 may be arranged to carry power.Traces - Differences between substrate 850 (
FIG. 8 ) and substrate 450 (FIG. 4 ) also include differences between elements inlayer 254 insubstrate 450 andlayer 854 insubstrate 850. For example, inFIG. 4 ,layer 254 ofsubstrate 450 may includeplanes 241 and 242 (e.g., power delivery planes) arranged to carry power, ground, or both. InFIG. 8 , inlayer 854 ofsubstrate 850, traces 841, 842, 843, and 844 may be separated (e.g., electrically isolated) from each other. 841, 842, 843, and 844 may be arranged to carry power, ground, or both. For example, traces 841 and 842 may be arranged to carry power and traces 843 and 844 may be arranged to carry ground. In another example, traces 841 and 842 may be arranged to carry ground and traces 843 and 844 may be arranged to carry power.Traces -
FIG. 9A throughFIG. 9D show some processes of forming a portion of asubstrate 950, according to some embodiments described herein. The processes associated withFIG. 9A throughFIG. 9D may be performed such that traces in the same layer ofsubstrate 950 may have the same thickness, and traces between different layers ofsubstrate 950 may have different thicknesses. The processes associated withFIG. 9A throughFIG. 9D may be used to form a portion of any of the substrates described above with reference toFIG. 1A throughFIG. 8 , including a portion of substrate 150 (FIG. 1C ). -
FIG. 9A showssubstrate 950 after a plane 940 (e.g., power delivery plane) and a dielectric 949 have been formed over alayer 955 ofsubstrate 950.Layer 955 may include any combination of a core, a buildup layer, and other layers ofsubstrate 950 belowplane 940. For example,layer 955,plane 940, and dielectric 949 may correspond tocore 155,plane 140, and dielectric 149, respectively, of substrate 150 (FIG. 1C ).Plane 940 inFIG. 9A may be formed beforedielectric 949 is formed. For example, formingplane 940 may include forming (e.g., by plating) a conductive material (e.g., a metal such as copper) overlayer 955. Forming dielectric 949 may include forming an electrically non-conductive material (e.g., as a buildup layer) overplane 940. Dielectric 949 may be formed by lamination, printing, or other techniques. -
FIG. 9B showssubstrate 950 after 931, 932, 933, and 934 and a dielectric 939 have been formed overtraces dielectric 949 ofsubstrate 950. 931, 932, 933, and 934 and dielectric 939 may correspond toTraces 131, 132, 133, and 134 and dielectric 139, respectively, of substrate 150 (traces FIG. 1C ). 931, 932, 933, and 934 inTraces FIG. 9B may be formed beforedielectric 939 is formed. For example, forming 931, 932, 933, and 934 may include forming (e.g., by plating) a conductive material (e.g., a metal such as copper) overtraces dielectric 949. Forming dielectric 939 may include forming an electrically non-conductive material (e.g., as a buildup layer) over 931, 932, 933, and 934. Dielectric 939 may be formed by lamination, printing, or other techniques.traces 931, 932, 933, and 934 are formed such that they may be located in the same layer (e.g., layer 953) ofTraces substrate 950 and may have the same thickness, such as thickness T6. -
FIG. 9C showssubstrate 950 after plane 920 (e.g., power delivery plane) and a dielectric 929 have been formed overdielectric 939 ofsubstrate 950.Plane 920 and dielectric 929 may correspond to plane 120 and dielectric 129, respectively, of substrate 150 (FIG. 1C ).Plane 920 inFIG. 9C may be formed beforedielectric 929 is formed. For example, formingplane 920 may include forming (e.g., by plating) a conductive material (e.g., a metal such as copper) overdielectric 939. Forming dielectric 929 may include forming an electrically non-conductive material (e.g., as a buildup layer) overplane 920. Dielectric 929 may be formed by lamination, printing, or other techniques. -
FIG. 9D showssubstrate 950 after 911, 912, 913, and 914 and a dielectric 919 have been formed over a dielectric 929 oftraces substrate 950. 911, 912, 913, and 914 and dielectric 919 may correspond toTraces 111, 112, 113, and 114 and dielectric 119, respectively, of substrate 150 (traces FIG. 1C ). 911, 912, 913, and 914 inTraces FIG. 9D may be formed beforedielectric 919 is formed. For example, forming 911, 912, 913, and 914 may include forming (e.g., by plating) a conductive material (e.g., a metal such as copper) overtraces dielectric 929. Forming dielectric 919 may include forming an electrically non-conductive material (e.g., as a buildup layer) over 911, 912, 913, and 914. Dielectric 919 may be formed by lamination, printing, or other techniques. As shown intraces FIG. 9D , traces 911, 912, 913, and 914 are formed such that they may be located in the same layer (e.g., layer 951) ofsubstrate 950 and may have the same thickness, such as thickness T2. Thickness T2 and T6 may correspond to the same thickness T2 and T6, respectively, described above with referenced toFIG. 1C . For example, thickness T6 may be greater than thickness T2. -
FIG. 10A throughFIG. 10E show some processes of forming a portion of asubstrate 1050, according to some embodiments described herein. The processes associated withFIG. 10A throughFIG. 10E may be performed such that traces in the same layer ofsubstrate 1050 may have different thicknesses. The processes associated with 10A throughFIG. 10E may be used to form a portion of any of the substrates described above (e.g., 250, 350, 450, 550, 650, 750, and 850) described above with reference tosubstrate FIG. 2A throughFIG. 8 . -
FIG. 10A showssubstrate 1050 after 1031, 1032, 1003, and 1004 have been formed over atraces layer 1059 ofsubstrate 1050.Layer 1059 may include a core, a buildup layer, or other layer ofsubstrate 1050 below 1031, 1032, 1003, and 1004. For example,traces layer 1059 may correspond to layer 249 of substrate 250 (FIG. 2A ). Forming 1031, 1032, 1003, and 1004 intraces FIG. 10A may include forming (e.g., patterning) 1071, 1072, 1073, and 1074 in a resist (e.g., dry film resist) 1070 that overliesopenings layer 1059. Some portions of layer 1059 (that are not covered by resist 1070) may be exposed at 1071, 1072, 1073, and 1074. Afteropenings 1071, 1072, 1073, and 1074 are formed, a conductive material (e.g., a metal such as copper) may be formed (e.g., may be plated) inopenings 1071, 1072, 1073, and 1074 to formopenings 1031, 1032, 1003, and 1004 having a thickness (e.g., target thickness) TA. Thickness TA may correspond to thickness T15 oftraces traces 231 and 232 (FIG. 2A ), thickness T2 of 111 and 112 of substrate 350 (traces FIG. 3 ), or thickness T10 of 211 and 212 of substrate 450 (traces FIG. 4 ). -
FIG. 10B showssubstrate 1050 after a resist (e.g., dry film resist) 1080 has been formed over a selected portion ofsubstrate 1050. For example, resist 1080 may be formed such that it may coveronly portion 1057 ofsubstrate 1050 including the area ofsubstrate 1050 where 1031 and 1032 are located. Resist 1080 may not cover (e.g., leave uncovered) atraces portion 1058 ofsubstrate 1050 including the area ofsubstrate 1050 where 1003 and 1004 are located.traces -
FIG. 10C showssubstrate 1050 aftertraces 1033 and 1334 has been formed. Forming 1033 and 1034 may include forming an additional conductive material 1030 (e.g., a metal such as copper) overtraces 1003 and 1004. The additional conductive material 1030 (traces FIG. 10C ) and the conductive material (FIG. 10A ) previously used to form 1003 and 1004 may combine to formtraces 1033 and 1034.traces 1033 and 1034 may be formed such that they have a thickness (e.g., target thickness) TB, which is different from thickness TA. Thickness TB may be greater than thickness TA. Thus, as shown inTraces FIG. 10C , traces 1031, 1032, 1033, and 1034 are formed such that they may have different thicknesses TA and TB and may be located in the same layer (e.g., layer 1053) ofsubstrate 1050. - Thickness TB may correspond to thickness T16 of
traces 233 and 234 (FIG. 2A ), thickness T19 of 313 and 314 of substrate 350 (traces FIG. 3 ), or thickness T21 of 413 and 414 of substrate 450 (traces FIG. 4 ). -
FIG. 10D showssubstrate 1050 after resist 1070 and resist 1080 have been removed. -
FIG. 10E showssubstrate 1050 after a dielectric 1039 has been formed over 1031, 1032, 1033, and 1034. Forming dielectric 1039 may include forming an electrically non-conductive material (e.g., as a buildup layer) overtraces 1031, 1032, 1033, and 1034. Dielectric 1039 may be formed by lamination, printing, or other techniques.traces -
1031, 1032, 1033, and 1034 may correspond toTraces 231, 232, 233, and 234, respectively, oftraces FIG. 2A , traces 111, 112, 313, and 314, respectively, ofFIG. 3 , or traces 211, 212, 413, and 414, respectively, ofFIG. 4 . - The processes described above with reference to
FIG. 10A throughFIG. 10E may also be used to form power delivery planes (or power delivery traces) in the same layer of a substrate where the power delivery planes (or power delivery traces) may have different thicknesses. For example, the processes described above with reference toFIG. 10A throughFIG. 10E may be used to formplanes 211 and 222 (FIG. 2A ), planes 241 and 242 (FIG. 2A ), traces 621, 622, 623, and 624 (FIG. 6), traces 641, 642, 643, and 644 (FIG. 6 ), and traces 741, 742, 743, and 744 (FIG. 7 ). - The above description and the drawings sufficiently illustrate specific embodiments to enable those skilled in the art to practice them. Other embodiments may incorporate structural, logical, electrical, process, and other changes. Portions and features of some embodiments may be included in, or substituted for, those of other embodiments. Embodiments set forth in the claims encompass all available equivalents of those claims.
- The Abstract is provided to comply with 37 C.F.R. Section 1.72(b) requiring an abstract that will allow the reader to ascertain the nature and gist of the technical disclosure. It is submitted with the understanding that it will not be used to limit or interpret the scope or meaning of the claims. The following claims are hereby incorporated into the detailed description, with each claim standing on its own as a separate embodiment.
Claims (20)
1. A method comprising:
forming a first trace of a substrate; and
forming a second trace of the substrate, wherein the first and second traces are formed such that the first and second traces have different thicknesses.
2. The method of claim 1 , wherein the first and second traces are formed in a same layer of the substrate.
3. The method of claim 1 , wherein the first and second traces are formed in a same layer of the substrate, and the first trace is formed before the second trace is formed.
4. The method of claim 1 , wherein the first and second traces are formed in different layers of the substrate.
5. The method of claim 1 , further comprising:
forming a first dielectric directly contacting the first trace; and
forming a second dielectric directly contacting the second trace, wherein the first and second dielectrics have different thicknesses.
6. A method comprising:
forming a first trace on a first layer of a substrate, the first trace having a first thickness;
forming a second trace on a second layer of the substrate, the second trace having a second thickness different from the first thickness;
formning a first pad coupled to the first trace;
formning a second pad coupled to the second trace;
forming a third trace on the first layer of a substrate; and
forming a fourth trace on the second layer of a substrate.
7. The method of claim 1 , wherein the third trace has third thickness equal to the first thickness of the first trace.
8. The method of claim 7 , wherein the fourth trace has a fourth thickness equal to the second thickness of the second trace.
9. The method of claim 1 , wherein the third trace has a third thickness different from the first thickness of the first trace.
10. The method of claim 9 , wherein the fourth trace has a fourth thickness different from the second thickness of the second trace.
11. The method of claim 1 , further comprising:
forming a first dielectric directly contracting the first trace; and
forming a second dielectric directly contracting the second trace, wherein the first and second dielectrics layers have different thicknesses.
12. The method of claim 1 , wherein the first and third traces are formed form micro-strips.
13. The method of claim 1 , wherein the first and third traces are formed form strip-lines.
14. The method of claim 1 , further comprising:
forming a ground plane between the first and second traces.
15. The method of claim 14 , further comprising:
forming a power plane between the first and second traces.
16. A method comprising:
forming a first layer of a substrate, including forming a first trace and an additional trace of the first layer, the first trace having a first thickness, and the additional trace coupled to a pad of the substrate;
forming a second layer of a substrate, including forming a second trace of the second layer, the second trace having a second thickness different from the first thickness;
forming a third layer of the substrate, including forming at least one of a ground plane and a power plane layer of the third layer; and
arranging a die on the substrate, such that the pad is located outside a footprint of the die.
17. The method of claim 1 , wherein the first trace is formed such that the first trace is coupled to a first additional pad of the substrate, and the first additional pad is located outside the footprint of the die.
18. The method of claim 17 , wherein the first trace is formed such that the first trace is coupled to a second additional pad of the substrate, and the second additional pad is located inside the footprint of the die.
19. The method of claim 1 , wherein at least one of the ground plane and the power plane has a thickness different from one of the first and second thicknesses.
20. The method of claim 1 , wherein the die includes a processor.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/974,726 US9806011B2 (en) | 2012-12-06 | 2015-12-18 | Non-uniform substrate stackup |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/707,113 US9232639B2 (en) | 2012-12-06 | 2012-12-06 | Non-uniform substrate stackup |
| US14/974,726 US9806011B2 (en) | 2012-12-06 | 2015-12-18 | Non-uniform substrate stackup |
Related Parent Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/707,133 Division US8791478B2 (en) | 2012-11-01 | 2012-12-06 | Organic light emitting display device |
| US13/707,113 Division US9232639B2 (en) | 2012-12-06 | 2012-12-06 | Non-uniform substrate stackup |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| US20160104632A1 US20160104632A1 (en) | 2016-04-14 |
| US20170221727A9 true US20170221727A9 (en) | 2017-08-03 |
| US9806011B2 US9806011B2 (en) | 2017-10-31 |
Family
ID=55699255
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/974,726 Active US9806011B2 (en) | 2012-12-06 | 2015-12-18 | Non-uniform substrate stackup |
Country Status (1)
| Country | Link |
|---|---|
| US (1) | US9806011B2 (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9887170B2 (en) * | 2016-04-28 | 2018-02-06 | Infineon Technologies Ag | Multi-layer metal pads |
Families Citing this family (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11380609B2 (en) * | 2018-05-21 | 2022-07-05 | Intel Corporation | Microelectronic assemblies having conductive structures with different thicknesses on a core substrate |
| US11942334B2 (en) | 2018-12-21 | 2024-03-26 | Intel Corporation | Microelectronic assemblies having conductive structures with different thicknesses |
| US20200211949A1 (en) * | 2018-12-26 | 2020-07-02 | Intel Corporation | Microelectronic assemblies with via-trace-via structures |
| US11737208B2 (en) | 2019-02-06 | 2023-08-22 | Intel Corporation | Microelectronic assemblies having conductive structures with different thicknesses |
| JP7387453B2 (en) * | 2020-01-10 | 2023-11-28 | 住友電気工業株式会社 | Flexible printed wiring board and its manufacturing method |
| US20210305138A1 (en) * | 2020-03-24 | 2021-09-30 | Intel Corporation | Package land pad in closed-loop trace for high speed data signaling |
| US20250151208A1 (en) * | 2023-11-06 | 2025-05-08 | Dell Products L.P. | Systems and methods for optimizing metal weight of conductive layers of circuit board |
Family Cites Families (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5477082A (en) | 1994-01-11 | 1995-12-19 | Exponential Technology, Inc. | Bi-planar multi-chip module |
| US6828230B2 (en) * | 1997-09-12 | 2004-12-07 | Micron Technology, Inc. | Integrated circuit having conductive paths of different heights formed from the same layer structure and method for forming the same |
| US6489570B2 (en) * | 2001-03-06 | 2002-12-03 | Mitac International Corp. | Multi-layer circuit board |
| JP3861669B2 (en) * | 2001-11-22 | 2006-12-20 | ソニー株式会社 | Manufacturing method of multichip circuit module |
| US6826830B2 (en) * | 2002-02-05 | 2004-12-07 | International Business Machines Corporation | Multi-layered interconnect structure using liquid crystalline polymer dielectric |
| US7034544B2 (en) * | 2003-06-30 | 2006-04-25 | Intel Corporation | Methods for minimizing the impedance discontinuity between a conductive trace and a component and structures formed thereby |
| WO2005048307A2 (en) * | 2003-11-08 | 2005-05-26 | Chippac, Inc. | Flip chip interconnection pad layout |
| US7361585B2 (en) * | 2004-12-23 | 2008-04-22 | Advantech Global, Ltd | System for and method of planarizing the contact region of a via by use of a continuous inline vacuum deposition |
| US20060176145A1 (en) * | 2005-02-07 | 2006-08-10 | Intel Corporation | Electronic substrates with thin-film resistors coupled to one or more relatively thick traces |
| US7855623B2 (en) * | 2007-06-22 | 2010-12-21 | Tessera, Inc. | Low loss RF transmission lines having a reference conductor with a recess portion opposite a signal conductor |
| US8042076B2 (en) * | 2008-05-06 | 2011-10-18 | Suvolta, Inc. | System and method for routing connections with improved interconnect thickness |
| US7994631B1 (en) * | 2009-05-04 | 2011-08-09 | Xilinx, Inc. | Substrate for an integrated circuit package and a method of forming a substrate |
| US8278752B2 (en) * | 2009-12-23 | 2012-10-02 | Intel Corporation | Microelectronic package and method for a compression-based mid-level interconnect |
| US9166644B2 (en) | 2010-02-01 | 2015-10-20 | Broadcom Corporation | Transceiver and antenna assembly |
| US9232639B2 (en) | 2012-12-06 | 2016-01-05 | Intel Corporation | Non-uniform substrate stackup |
-
2015
- 2015-12-18 US US14/974,726 patent/US9806011B2/en active Active
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9887170B2 (en) * | 2016-04-28 | 2018-02-06 | Infineon Technologies Ag | Multi-layer metal pads |
Also Published As
| Publication number | Publication date |
|---|---|
| US9806011B2 (en) | 2017-10-31 |
| US20160104632A1 (en) | 2016-04-14 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US9806011B2 (en) | Non-uniform substrate stackup | |
| US9232639B2 (en) | Non-uniform substrate stackup | |
| US7217994B2 (en) | Stack package for high density integrated circuits | |
| US6480014B1 (en) | High density, high frequency memory chip modules having thermal management structures | |
| CN1842248B (en) | Device and method for offset grid decoupling of ball grid array | |
| US20130223001A1 (en) | Printed circuit board and memory module comprising the same | |
| CN110088896B (en) | Signal routing in integrated circuit packages | |
| US10573614B2 (en) | Process for fabricating a circuit substrate | |
| US11564317B2 (en) | Integrated power delivery board for delivering power to an ASIC with bypass of signal vias in a printed circuit board | |
| BR112017017604A2 (en) | substrate comprising connection stacks, solder resistant layer connection and substrate side connection | |
| CN109691241B (en) | Circuit and method for providing mutual capacitance in vertical electrical connectors | |
| US20100182744A1 (en) | Thermal spacer for stacked die package thermal management | |
| US20050167811A1 (en) | Module power distribution network | |
| US9807884B2 (en) | Substrate comprising embedded elongated capacitor | |
| US20160183379A1 (en) | Substrate comprising an embedded capacitor | |
| US9735136B2 (en) | Method for embedding silicon die into a stacked package | |
| US20160225705A1 (en) | Coreless multi-layer circuit substrate with minimized pad capacitance | |
| US9844135B2 (en) | Decoupling capacitive arrangement to manage power integrity | |
| JP6466305B2 (en) | Electrical interconnect for electronic packages | |
| US10667385B2 (en) | Impedance control using anti-pad geometries | |
| US20250372548A1 (en) | Inductor module with packaged semiconductor die | |
| KR20080073765A (en) | Substrate manufacturing method to reduce package resistance | |
| TWI586231B (en) | Power and signal extenders and boards | |
| US20250293147A1 (en) | Package substrate with a reserve capacitor | |
| US20250081348A1 (en) | Bridge printed circuit board embedded within another printed circuit board |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |