US20160372360A1 - Semiconductor structure with junction leakage reduction - Google Patents
Semiconductor structure with junction leakage reduction Download PDFInfo
- Publication number
- US20160372360A1 US20160372360A1 US14/742,550 US201514742550A US2016372360A1 US 20160372360 A1 US20160372360 A1 US 20160372360A1 US 201514742550 A US201514742550 A US 201514742550A US 2016372360 A1 US2016372360 A1 US 2016372360A1
- Authority
- US
- United States
- Prior art keywords
- well region
- semiconductor substrate
- region
- dti
- conductive type
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 123
- 239000000758 substrate Substances 0.000 claims abstract description 79
- 238000002955 isolation Methods 0.000 claims abstract description 18
- 238000000034 method Methods 0.000 claims description 173
- 238000005530 etching Methods 0.000 claims description 45
- 239000011241 protective layer Substances 0.000 claims description 35
- 239000007943 implant Substances 0.000 claims description 26
- 238000001312 dry etching Methods 0.000 claims description 15
- 238000001039 wet etching Methods 0.000 claims description 12
- 239000010410 layer Substances 0.000 description 46
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 26
- 238000005468 ion implantation Methods 0.000 description 18
- 230000004888 barrier function Effects 0.000 description 14
- 238000005229 chemical vapour deposition Methods 0.000 description 11
- 229920002120 photoresistant polymer Polymers 0.000 description 10
- 238000001020 plasma etching Methods 0.000 description 10
- 235000012239 silicon dioxide Nutrition 0.000 description 10
- 239000000377 silicon dioxide Substances 0.000 description 10
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 6
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 6
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 6
- 229910052710 silicon Inorganic materials 0.000 description 6
- 239000010703 silicon Substances 0.000 description 6
- 229910052814 silicon oxide Inorganic materials 0.000 description 6
- 238000002598 diffusion tensor imaging Methods 0.000 description 5
- 239000000463 material Substances 0.000 description 5
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 5
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 4
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 4
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 4
- GPXJNWSHGFTCBW-UHFFFAOYSA-N Indium phosphide Chemical compound [In]#P GPXJNWSHGFTCBW-UHFFFAOYSA-N 0.000 description 4
- 229910052581 Si3N4 Inorganic materials 0.000 description 4
- 230000015572 biosynthetic process Effects 0.000 description 4
- 230000015556 catabolic process Effects 0.000 description 4
- 230000007547 defect Effects 0.000 description 4
- 238000005137 deposition process Methods 0.000 description 4
- 238000009792 diffusion process Methods 0.000 description 4
- 229910052733 gallium Inorganic materials 0.000 description 4
- 229910052732 germanium Inorganic materials 0.000 description 4
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 4
- 230000003647 oxidation Effects 0.000 description 4
- 238000007254 oxidation reaction Methods 0.000 description 4
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 4
- 229910010271 silicon carbide Inorganic materials 0.000 description 4
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 4
- 125000006850 spacer group Chemical group 0.000 description 4
- 238000000231 atomic layer deposition Methods 0.000 description 3
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 3
- 229910044991 metal oxide Inorganic materials 0.000 description 3
- 150000004706 metal oxides Chemical class 0.000 description 3
- 238000005240 physical vapour deposition Methods 0.000 description 3
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 2
- 229910005540 GaP Inorganic materials 0.000 description 2
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 2
- 229910000530 Gallium indium arsenide Inorganic materials 0.000 description 2
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 2
- 229910045601 alloy Inorganic materials 0.000 description 2
- 239000000956 alloy Substances 0.000 description 2
- 229910052799 carbon Inorganic materials 0.000 description 2
- 238000004891 communication Methods 0.000 description 2
- 150000001875 compounds Chemical class 0.000 description 2
- 239000013078 crystal Substances 0.000 description 2
- 230000007423 decrease Effects 0.000 description 2
- 229910003460 diamond Inorganic materials 0.000 description 2
- 239000010432 diamond Substances 0.000 description 2
- 239000002019 doping agent Substances 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- HZXMRANICFIONG-UHFFFAOYSA-N gallium phosphide Chemical compound [Ga]#P HZXMRANICFIONG-UHFFFAOYSA-N 0.000 description 2
- RPQDHPTXJYYUPQ-UHFFFAOYSA-N indium arsenide Chemical compound [In]#[As] RPQDHPTXJYYUPQ-UHFFFAOYSA-N 0.000 description 2
- 150000004767 nitrides Chemical class 0.000 description 2
- 229910052757 nitrogen Inorganic materials 0.000 description 2
- 229910052698 phosphorus Inorganic materials 0.000 description 2
- 239000011574 phosphorus Substances 0.000 description 2
- 239000002356 single layer Substances 0.000 description 2
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- 241001465754 Metazoa Species 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 239000012776 electronic material Substances 0.000 description 1
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 238000004904 shortening Methods 0.000 description 1
- 238000000992 sputter etching Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
- H01L21/76229—Concurrent filling of a plurality of trenches having a different trench shape or dimension, e.g. rectangular and V-shaped trenches, wide and narrow trenches, shallow and deep trenches
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/30604—Chemical etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/3065—Plasma etching; Reactive-ion etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/308—Chemical or electrical treatment, e.g. electrolytic etching using masks
- H01L21/3083—Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
- H01L21/76232—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials of trenches having a shape other than rectangular or V-shape, e.g. rounded corners, oblique or rounded trench walls
-
- H01L29/0607—
-
- H01L29/0649—
-
- H01L29/1079—
-
- H01L29/66681—
-
- H01L29/7816—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0221—Manufacture or treatment of FETs having insulated gates [IGFET] having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended-drain MOSFETs [EDMOS]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/028—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
- H10D30/0281—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of lateral DMOS [LDMOS] FETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/028—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
- H10D30/0291—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
- H10D30/603—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended drain IGFETs [EDMOS]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/65—Lateral DMOS [LDMOS] FETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/113—Isolations within a component, i.e. internal isolations
- H10D62/115—Dielectric isolations, e.g. air gaps
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/113—Isolations within a component, i.e. internal isolations
- H10D62/115—Dielectric isolations, e.g. air gaps
- H10D62/116—Dielectric isolations, e.g. air gaps adjoining the input or output regions of field-effect devices, e.g. adjoining source or drain regions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26506—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
- H01L21/26513—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors of electrically active species
- H01L21/2652—Through-implantation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26586—Bombardment with radiation with high-energy radiation producing ion implantation characterised by the angle between the ion beam and the crystal planes or the main crystal surface
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/213—Channel regions of field-effect devices
- H10D62/221—Channel regions of field-effect devices of FETs
- H10D62/235—Channel regions of field-effect devices of FETs of IGFETs
- H10D62/299—Channel regions of field-effect devices of FETs of IGFETs having lateral doping variations
- H10D62/307—Channel regions of field-effect devices of FETs of IGFETs having lateral doping variations the doping variations being parallel to the channel lengths
Definitions
- IoT Internet of Things
- wearable devices have the advantages of wearable characteristics and small size.
- An embedded flash integrated circuit may be applied to such wearable devices for minimizing device size.
- such embedded flash integrated circuit may generate a non-negligible leakage current that results in additional power consumption, and consequently shortening standby time of the wearable devices. How to reduce leakage current in small and concentrative integrated circuits has now become one of the major tasks in related industries.
- FIG. 1A through FIG. 1H are schematic cross-sectional views of intermediate stages illustrating a method of forming a semiconductor device in accordance with some embodiments.
- FIG. 2A through FIG. 2B are schematic cross-sectional views of intermediate stages illustrating a method of forming a deep trench of a semiconductor device in accordance with another embodiments.
- FIG. 3 is a flow chart of a method of forming a semiconductor substrate in accordance with various embodiments.
- FIG. 4A through FIG. 4C are schematic cross-sectional views of intermediate stages illustrating a method of forming a semiconductor device in accordance with some embodiments.
- FIG. 5 illustrates formation of a well region using an ion implantation process with non-zero tilting angle in accordance with some embodiments.
- FIG. 6 illustrates formation of a well region using an ion implantation process in accordance with some embodiments.
- FIG. 7 is a schematic cross-sectional view of a laterally diffused metal oxide semiconductor (LDMOS) in accordance with some embodiments.
- LDMOS laterally diffused metal oxide semiconductor
- FIG. 8 is a flow chart of a method of forming a semiconductor device in accordance with various embodiments.
- first and second are used for describing various elements, though such terms are only used for distinguishing one element from another element. Therefore, the first element may also be referred to as the second element without departing from the spirit of the claimed subject matter, and the others are deduced by analogy.
- Embodiments of the present disclosure are directed to providing a semiconductor structure with a deep trench isolation (DTI).
- the DTI is formed below a shallow trench isolation (STI) and is substantially located between two adjacent well regions with different conductive types. Because of the DTI, the path of the leakage current flowing through the well regions is lengthened, such that the leakage current is reduced. Further, tilting variation of the ion implantation process due to cone angle effect can be neglected.
- the semiconductor structure of the present disclosure may be useful for such as memory integrated circuits, CMOS image sensors, temperature sensors, and/or the like.
- the semiconductor structure of the present disclosure used in memory integrated circuits may help reduce power consumption or even improve reading/writing performance because read/write error due to excessive leakage current is reduced.
- FIG. 1A to FIG. 1F illustrate schematic cross-sectional views of intermediate stages showing a method of forming a semiconductor device 100 in accordance with some embodiments of the present disclosure.
- a semiconductor substrate 102 is provided.
- the semiconductor substrate 102 includes such as silicon, bulk silicon, germanium or diamond.
- the semiconductor substrate 102 may include a compound semiconductor such as silicon carbide, silicon germanium, gallium arsenide, gallium carbide, gallium phosphide, indium arsenide and indium phosphide, or an alloy semiconductor, such as silicon germanium, silicon germanium carbide, gallium arsenic phosphide and gallium indium phosphide.
- the semiconductor substrate 102 may be a bulk substrate or a silicon-on-insulator (SOI) substrate.
- a pad layer 104 is formed on the semiconductor substrate 102 , and a barrier layer 106 is formed on the pad layer 104 .
- the pad layer 104 includes such as silicon oxide
- the barrier layer 106 includes such as silicon nitride.
- the pad layer 104 is formed by a process such chemical vapor deposition (CVD) process, thermal oxidation process, or another suitable process
- the barrier layer 106 is formed by a deposition process such as CVD process, low pressure CVD (LPCVD) process, plasma enhanced CVD (PECVD) process, or another suitable process.
- an etching process is performed to etch the barrier layer 106 , the pad layer 104 and the semiconductor substrate 102 .
- a patterned photoresist layer (not shown) is used as a mask, so as to form a shallow trench 108 through the pad layer 104 , the barrier layer 106 and a portion of the semiconductor substrate 102 .
- the etching process for forming the shallow trench 108 includes such as an anisotropic etching process, an isotropic etching process, or another suitable etching process.
- the patterned photoresist layer (not shown) is stripped.
- a protective layer 110 is formed on the semiconductor substrate 102 , the pad layer 104 and the barrier layer 106 for covering the shallow trench 108 .
- the protective layer 110 may include a material such as silicon oxide, silicon nitride, silicon oxynitride, silicon carbide, combinations thereof, and/or the like.
- the protective layer 110 may be a hard mask layer, and may be a single-layer or multi-layer structure. In some embodiments, the protective layer 110 is a two-layer structure, which includes an oxide layer and a nitride layer on the oxide layer.
- the protective layer 110 is formed by using one or more deposition processes, such as CVD process, PECVD process, high density plasma (HDPCVD) process, physical vapor deposition (PVD) process, atomic layer deposition (ALD) process, thermal oxidation process, combinations thereof, and/or the like.
- CVD process high density plasma
- PECVD high density plasma
- HDPCVD high density plasma
- PVD physical vapor deposition
- ALD atomic layer deposition
- thermal oxidation process combinations thereof, and/or the like.
- a first etching process is performed to the protective layer 110 .
- the first etching process is performed until at least a portion of a bottom surface of the shallow trench 108 is exposed by the protective layer 110 .
- the first etching process is performed until at least a portion of a bottom surface of the shallow trench 108 is exposed by the protective layer 110 .
- the first etching process may include such as a dry etching process, a wet etching process, a plasma etching process, a reactive ion etching (RIE) process, or another suitable etching process.
- RIE reactive ion etching
- the exposed area may be at center position of the bottom surface of the shallow trench 108 , or another position, in accordance with various requirements.
- a second etching process is then performed on the portion of the bottom surface of the shallow trench 108 .
- the remained protective layer 110 acts as a photoresist for protecting the other portion of the shallow trench 108 from being etched.
- the second etching process may include such as a dry etching process, a wet etching process, a RIE process, or another suitable process.
- a deep trench 112 is formed below the bottom surface of the shallow trench 108 .
- the shape, width and location of the deep trench 112 may be determined by the pattern of the protective layer 110 , and the thickness of the deep trench 112 may be determined by the time duration of the second etching process.
- the deep trench 112 is formed having the thickness of at least 1000 angstroms.
- the remaining protective layer 110 is removed.
- the barrier layer 106 and the pad layer 104 are removed.
- the removing process applied to the protective layer 110 , the barrier layer 106 and the pad layer 104 may include one or more etching processes, such as wet etching process, dry etching process, combinations thereof, or another suitable process.
- the shallow trench 108 and the deep trench 112 are filled with an isolation oxide, so as to form a STI 114 and a DTI 116 respectively.
- the isolation oxide includes a material such as silicon oxide, silicon dioxide, carbon doped silicon dioxide, nitrogen doped silicon dioxide, germanium doped silicon dioxide, phosphorus doped silicon dioxide, combinations thereof, or the like.
- the isolation oxide is deposited by such as a HDP CVD process, a HARP, a CVD process, a SACVD process, or another suitable process.
- a chemical mechanical polishing (CMP) process may be performed to planarize the upper surface of the STI 114 .
- the deep trench of the semiconductor device 100 may be formed by performing a dry etching process first and a wet etching process after the dry etching process.
- FIG. 2A through FIG. 2B are schematic cross-sectional views of intermediate stages illustrating a method of forming a deep trench of a semiconductor device in accordance with another embodiments.
- a dry etching process is performed to the protective layer 110 .
- the dry etching process is performed until at least a portion of a bottom surface of the shallow trench 108 is exposed by the protective layer 110 .
- the dry etching process may include a plasma etching process, a sputter etching process, a RIE process, or other suitable process.
- the dry etching process is performed until at least a portion of a bottom surface of the shallow trench 108 is exposed by the protective layer 100 . As shown in FIG. 2A , the periphery area of the bottom surface of the shallow trench 108 is exposed. In various embodiments, the exposed area may be at center position of the bottom surface of the shallow trench 108 , or another position, in accordance with various requirements.
- a deep trench 112 ′ is formed below the bottom surface of the shallow trench 108 .
- the dry etching process may cause damage to the semiconductor substrate 102 .
- the plasma etching process may cause crystal defects or dislocations of the semiconductor substrate 102 the bottom face and the side face of the deep trench 112 ′.
- a wet etching process is performed to deeper the deep trench 112 ′.
- the wet etching process may be isotropic or anisotropic.
- the enchant used for the etching process may be selected in accordance with the material of the semiconductor substrate 102 .
- the bottom face and the side face of the deep trench 112 ′ with defects (crystal defects and/or dislocations) are removed from the semiconductor substrate 102 , thereby improving yield rate of the semiconductor device 100 .
- the deep trench 112 ′ shown in FIG. 2B is for illustrative purposes only and is not meant to limit the scope of the present disclosure.
- the shape, width and location of the deep trench 112 ′ may be determined by the pattern of the protective layer 110 , and the thickness of the deep trench 112 ′ may be determined by the time duration of the wet etching process.
- the deep trench 112 ′ is formed having the thickness of at least 1000 angstroms.
- a thickness ratio of the STI 114 to the deep trench 112 ′ is about 0.5 to about 10.
- FIG. 3 is a flow chart of a method 200 for fabricating a semiconductor device 100 in accordance with some embodiments.
- the method 200 begins at operation 202 , where a semiconductor substrate 102 is provided.
- the semiconductor substrate 102 includes such as silicon, bulk silicon, germanium or diamond.
- the semiconductor substrate 102 may include a compound semiconductor such as silicon carbide, silicon germanium, gallium arsenide, gallium carbide, gallium phosphide, indium arsenide and indium phosphide, or an alloy semiconductor, such as silicon germanium, silicon germanium carbide, gallium arsenic phosphide and gallium indium phosphide.
- the semiconductor substrate 102 may be a bulk substrate or a SOI substrate.
- a pad layer 104 is formed on the semiconductor substrate 102
- a barrier layer 106 is formed on the pad layer 104 .
- the pad layer 104 includes such silicon oxide, and is formed by such as a CVD process, a thermal oxidation process, or another suitable process.
- the barrier layer 106 includes such as silicon nitride, and is formed by such as a CVD process, a LPCVD process, a PECVD process, or another suitable process.
- an etching process is performed to etch the barrier layer 106 , the pad layer 104 and the semiconductor substrate 102 by using a patterned photoresist layer (not shown) as a mask, so as to form a shallow trench 108 through the pad layer 104 , the barrier layer 106 and a portion of the semiconductor substrate 102 .
- the etching process for forming the shallow trench 108 includes such as an anisotropic etching process, an isotropic etching process, or another suitable etching process.
- the patterned photoresist layer (not shown) is stripped.
- a protective layer 110 is formed on the semiconductor substrate 102 , the pad layer 104 and the barrier layer 106 for covering the shallow trench 108 .
- the protective layer 110 may include a material such as silicon oxide, silicon nitride, silicon oxynitride, silicon carbide, combinations thereof, and/or the like.
- the protective layer 110 may be a hard mask layer, and may be a single-layer or multi-layer structure. In some embodiments, the protective layer 110 is a two-layer structure, which includes an oxide layer and a nitride layer on the oxide layer.
- the protective layer 110 is formed by using one or more deposition processes, such as CVD process, PECVD process, HDPCVD process, PVD process, ALD process, thermal oxidation process, combinations thereof, and/or the like.
- a first etching process is performed to the protective layer 110 .
- the first etching process is performed until at least a portion of a bottom surface of the shallow trench 108 is exposed by the protective layer 110 .
- the first etching process is performed until at least a portion of a bottom surface of the shallow trench 108 is exposed by the protective layer 100 .
- the first etching process may include such as a dry etching process, a wet etching process, a plasma etching process, a reactive ion etching process, or another suitable etching process.
- a second etching process is then performed on the portion of the bottom surface of the shallow trench 108 .
- the protective layer 110 remained after the first etching process is used for protecting the other portion of the shallow trench 108 from being etched during the second etching process.
- the second etching process may include such as a dry etching process, a wet etching process, a RIE process, or another suitable process.
- a deep trench 112 is formed below the bottom surface of the shallow trench 108 .
- the shape, width and location of the deep trench 112 may be determined by the pattern of the protective layer 110 , and the thickness of the deep trench 112 may be determined by the time duration of the second etching process.
- the deep trench 112 is formed having the thickness of at least 1000 angstroms.
- the remaining protective layer 110 , the barrier layer 106 and the pad layer 104 are removed.
- the applied removing process may include one or more etching processes, such as wet etching process, dry etching process, combinations thereof, or another suitable process.
- the shallow trench 108 and the deep trench 112 are filled with an isolation oxide, so as to form a STI 114 and a DTI 116 respectively.
- the isolation oxide includes a material such as silicon oxide, silicon dioxide, carbon doped silicon dioxide, nitrogen doped silicon dioxide, germanium doped silicon dioxide, phosphorus doped silicon dioxide, combinations thereof, or the like.
- a deposition process such as HDP CVD process, HARP, CVD process, SACVD process, or another suitable process, is perform to fill the isolation oxide into the shallow trench 108 and the deep trench 112 .
- a CMP process may be performed to planarize the upper surface of the STI 114 .
- FIG. 4A to FIG. 4C illustrate schematic cross-sectional views of intermediate stages showing a method of forming a semiconductor device 300 in accordance with some embodiments of the present disclosure.
- a semiconductor substrate 302 , a STI 304 and a DTI 306 are provided, and a well region 308 is formed on the semiconductor substrate 302 .
- the semiconductor substrate 302 , the STI 304 and the DTI 306 may be the semiconductor substrate 102 , the STI 114 and the DTI 116 shown in FIG. 1 , respectively.
- the semiconductor substrate 302 may be a P-type or N-type semiconductor substrate.
- the conductive type of the well region 308 may be P-type or N-type.
- the dopant for implanting into the well region 308 may include boron for P-type well region, or phosphorous and/or arsenic for an N-type well region.
- the well region 308 may be a high voltage well with dopant concentration of between 10 13 atoms/cm 2 and 10 16 atoms/cm 2 , for example.
- the well region 308 may be formed by a process such as ion implantation process, diffusion process, or the like. As shown in FIG. 4A , the DTI 306 is located in the well region 308 after the well region 308 is formed.
- an active region 310 is formed on the well region 308 .
- the active region 310 may be formed by a process such as ion implantation process, diffusion process, or another suitable process.
- the conductive type of the active region 310 is different from that of the well region 308 .
- the active region 310 is P-type while the well region 308 is N-type.
- a photoresist 312 is formed on the active region 310 , and an ion implantation process is performed through the STI 304 to form a well region 314 on the semiconductor substrate 302 and laterally adjacent to the well region 308 .
- the photoresist 312 may be a positive photoresist or a negative photoresist, which is used for protecting the active region 310 from being damaged by the subsequent ion implantation processes.
- the conductive type of the well region 314 is the same as the active region 310 , and is different from that of the well region 308 .
- the well region 314 and the active region 310 are P-type
- the well region 308 is N-type.
- the well region 314 and the active region 310 are N-type, and the well region 308 is P-type.
- the DTI 306 is located in the well region 308 and near to the boundary between the well regions 308 and 314 .
- the DTI 306 is located between the well region 314 and a majority of the well region 308 .
- the path of the leakage current I LEAK from the well region 314 toward the active region 310 is lengthened, such that the leakage current I LEAK can be reduced.
- FIG. 4C illustrates the ion implantation process is performed with a tilting angle of zero.
- the tilting angle of the ion implantation process may be up to 7 degrees for fabricating semiconductor substrate 300 at the periphery area of the wafer.
- FIG. 5 illustrates formation of the well region 314 using the ion implantation process with non-zero tilting angle in accordance with some embodiments. As shown in FIG. 5 , after the ion implantation process, the well region 314 is formed, such that the DTI 306 is located at the boundary between the well regions 308 and 314 . As can be seen from FIG.
- the path of the leakage current I LEAK from the well region 314 toward the active region 310 is lengthened because of the DTI 306 and, therefore, the leakage current I LEAK can be reduced in a similar manner as described above with reference to FIG. 4C .
- the DTI 306 may be located in the well region 314 and near to the boundary between the well regions 308 and 314 . Such structure also helps lengthen the path of the leakage current I LEAK from the well region 314 toward the active region 310 , thus reducing the leakage current I LEAK .
- FIG. 6 illustrates formation of a well region using an ion implantation process in accordance with some embodiments.
- the DTI 306 ′ shown in FIG. 6 is formed corresponding to the deep trench 112 ′ shown in FIG. 2B .
- the well region 314 is formed, such that the DTI 306 ′ is located at the boundary between the well regions 308 and 314 .
- the path of the leakage current I LEAK from the well region 314 toward the active region 310 is lengthened because of the DTI 306 ′ and, therefore, the leakage current I LEAK can be reduced.
- the semiconductor structure of the present disclosure can reduce leakage current through well regions.
- memory integrated circuits e.g., flash memory chips
- the semiconductor structure of the present disclosure may be applied to other types of integrated circuits as well, such as CMOS image sensors, temperature sensors, and/or the like.
- FIG. 7 is a schematic cross-sectional view of a semiconductor structure 400 in accordance with some embodiments.
- the semiconductor structure 400 may a laterally diffused metal oxide semiconductor (LDMOS), a vertical diffused metal oxide semiconductor (VDMOS), or the like.
- LDMOS laterally diffused metal oxide semiconductor
- VDMOS vertical diffused metal oxide semiconductor
- a P-type implant region 412 is formed on a P-type semiconductor substrate 410
- a N-type well region 414 is formed on the semiconductor substrate 410 and adjacent to the P-type implant region 412 .
- a N-type implant region 416 is formed in the N-type well region 414 .
- a gate dielectric 418 and a gate electrode 420 are sequentially formed on the substrate 410 , the P-type implant region 412 and the N-type well region 414 .
- the gate electrode 420 may be a conductive gate structure, such as polysilicon gate structure, metal gate structure or other suitable gate electrode.
- a gate spacer 422 is formed on sidewalls of the gate dielectric 418 and the gate electrode 420 .
- a STI 424 A is formed on the P-type implant region 412
- STIs 426 A and 428 A are formed on the N-type well region 414 and the N-type implant region 416
- DTIs 424 B, 426 B and 428 B are formed below the STIs 424 A, 426 A and 428 A, respectively.
- the STIs 424 A, 426 A and 428 A and the DTIs 424 B, 426 B and 428 B may be similar to the STI 114 and the DTI 116 in FIG. 1H respectively.
- the lightly doped drain (LDD) region 430 is formed in the P-type implant region 412 and below the gate spacer 422 .
- the source/drain electrode 432 is formed between the STI 424 A and the LDD region 430
- the source/drain electrode 434 is formed between the STIs 426 A and 428 A.
- a N-type implant region 412 is formed on a N-type semiconductor substrate 410 , and a P-type well region 414 is formed on the substrate and adjacent to the N-type implant region 412 .
- a P-type implant region 416 is formed in the P-type well region 414 .
- a gate dielectric 418 and a gate electrode 420 are sequentially formed on the N-type semiconductor substrate 410 , the N-type implant region 412 and the P-type well region 414 .
- a gate spacer 422 is formed on sidewalls of the gate dielectric 418 and the gate electrode 420 .
- a STI 424 A is formed on the N-type implant region 412
- STIs 426 A and 428 A are formed on the P-type well region 414 and the P-type implant region 416
- DTIs 424 B, 426 B and 428 B are formed below the STIs 424 A, 426 A and 428 A, respectively.
- the lightly doped drain (LDD) region 430 is formed in the N-type implant region 412 and below the gate spacer 422 .
- the source/drain electrode 432 is formed between the STI 424 A and the LDD region 430
- the source/drain electrode 434 is formed between the STIs 426 A and 428 A.
- the LDMOS structure with DTI is the semiconductor structure 400 in the FIG. 7 .
- the structure without DTI is similar to the semiconductor structure 400 except that no DTIs are included.
- the breakdown voltage of the LDMOS with DTI is greater than that of the LDMOS without DTI
- the drain-source on-state resistance (Rdson) of the LDMOS with DTI is greater than that of the LDMOS without DTI.
- the current path from the source/drain electrode 434 to the source/drain electrode 432 is lengthened, such that the drain-source on-state resistance increases accordingly.
- the width of the LDMOS with DTI is narrowed from 2.3 ⁇ m to 1.5 ⁇ m, the breakdown voltage decreases from 59.5 V to 55.8 V, which is still greater than that of the LDMOS without DTI, and the power consumption of the LDMOS with DTI decreases from 28.5 to 24.8, which becomes lower than that of the LDMOS without DTI.
- the DTI helps increase the breakdown voltage the LDMOS and narrow the STI width of the LDMOS, thereby saving the size of the LDMOS.
- FIG. 8 is a flow chart of a method 500 for fabricating a semiconductor device in accordance with some embodiments.
- the method 500 begins at operation 502 , where a semiconductor substrate 302 , a STI 304 and a DTI 306 are provided, and a well region 308 is formed on the semiconductor substrate 302 .
- the semiconductor substrate 302 may be a P-type or N-type semiconductor substrate.
- the well region 308 has a first conductive type, which may be P-type or N-type, for example.
- the well region 308 may be formed by a process such as ion implantation process, diffusion process, or the like.
- the DTI 306 is located in the well region 308 .
- an active region 310 is formed on the well region 308 .
- the active region 310 may be formed by a process such as ion implantation process, diffusion process, or another suitable process.
- the active region 310 has a conductive type is different from the first conductive type of the well region 308 .
- the conductive type of the active region 310 is P-type if the first conductive type is N-type.
- a well region 314 of a second conductive type is formed on the semiconductor substrate 302 and laterally adjacent to the well region 308 .
- a photoresist 312 may be formed on the active region 310 for protecting the active region 310 from being damaged by the subsequent processes.
- an ion implantation process is performed to form the well region 314 .
- the second conductive type of the well region 314 is the same as the conductive type of the active region 310 , and is different from the first conductive type of the well region 308 .
- the second conductive type of the well region 314 and the conductive type of the active region 310 are P-type
- the first conductive type of the well region 308 is N-type. As shown in FIG.
- the DTI 306 is located in the well region 308 and near to the boundary between the well regions 308 and 314 . In other words, the DTI 306 is located between the well region 314 and a majority of the well region 308 .
- the DTI 306 is located at the boundary between the well regions 308 and 314 .
- the DTI 306 may be located in the well region 314 and near to the boundary between the well regions 308 and 314 .
- the present disclosure discloses another method of forming a semiconductor structure.
- a semiconductor substrate is provided.
- a shallow trench is formed by etching the semiconductor substrate.
- a protective layer is formed covering the shallow trench.
- a first etching process is performed to the protective layer until at least a portion of a bottom surface of the shallow trench is exposed by the protective layer.
- a second etching process is performed on the portion of the bottom surface of the shallow trench, thereby forming at least one deep trench below the bottom surface of the shallow trench.
- the protective layer remained on the semiconductor substrate and in the shallow trench is removed.
- An isolation oxide is filled into the deep trench and the shallow trench to form at least one DTI and a STI respectively.
- a first well region of a first conductive type is formed on the semiconductor substrate.
- An active region is formed on the first well region.
- a second well region of a second conductive type is formed on the semiconductor substrate and adjacent to the first well region.
- the second conductive type is different from the first conductive type, and second conductive type is the same a conductive type of the active region.
- the first well region and the second well region are formed such that the DTI is disposed between at least a portion of the first well region and at least a portion of the second well region.
- the present disclosure discloses a semiconductor structure.
- the semiconductor structure includes a semiconductor substrate, a first well region of a first conductive type on the semiconductor substrate, a second well region of a second conductive type on the semiconductor substrate, an active region on the second well region, a STI between the first well region and the second well region, and at least one DTI below the STI in the semiconductor substrate.
- the second well region is adjacent to the first well region.
- the second conductive type is different from the first conductive type.
- a conductive type of the active region is the same as the second conductive type of the second well region.
- the DTI is disposed between at least a portion of the first well region and at least a portion of the second well region.
- the present disclosure discloses a semiconductor structure.
- the semiconductor structure includes a semiconductor substrate, a first implant region of a first conductive type on the semiconductor substrate, a second implant region of a second conductive type on the semiconductor substrate, a first source/drain electrode in the first implant region, a second source/drain electrode in the second implant region, a gate electrode on the semiconductor substrate and between the first source/drain electrode and the second source/drain electrode, a STI between the first source/drain electrode and the second source/drain electrode, and at least one DTI below the STI in the semiconductor substrate.
- the second conductive type is different from the first conductive type.
- the DTI is disposed between at least a portion of the first implant region and at least a portion of the second implant region.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Power Engineering (AREA)
- Element Separation (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Plasma & Fusion (AREA)
Abstract
Description
- With the development of communications technologies and electronic material technologies, communication devices, such as mobile devices and wearable electronic devices, have become more and more important in human's daily life. For example, the Internet of Things (IoT) acts as an infrastructure, in which objects, animals or people are provided with unique identifiers and the ability to exchanging data over a network. Among the IoT applications, wearable devices have the advantages of wearable characteristics and small size. An embedded flash integrated circuit may be applied to such wearable devices for minimizing device size. However, such embedded flash integrated circuit may generate a non-negligible leakage current that results in additional power consumption, and consequently shortening standby time of the wearable devices. How to reduce leakage current in small and concentrative integrated circuits has now become one of the major tasks in related industries.
- Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
-
FIG. 1A throughFIG. 1H are schematic cross-sectional views of intermediate stages illustrating a method of forming a semiconductor device in accordance with some embodiments. -
FIG. 2A throughFIG. 2B are schematic cross-sectional views of intermediate stages illustrating a method of forming a deep trench of a semiconductor device in accordance with another embodiments. -
FIG. 3 is a flow chart of a method of forming a semiconductor substrate in accordance with various embodiments. -
FIG. 4A throughFIG. 4C are schematic cross-sectional views of intermediate stages illustrating a method of forming a semiconductor device in accordance with some embodiments. -
FIG. 5 illustrates formation of a well region using an ion implantation process with non-zero tilting angle in accordance with some embodiments. -
FIG. 6 illustrates formation of a well region using an ion implantation process in accordance with some embodiments. -
FIG. 7 is a schematic cross-sectional view of a laterally diffused metal oxide semiconductor (LDMOS) in accordance with some embodiments. -
FIG. 8 is a flow chart of a method of forming a semiconductor device in accordance with various embodiments. - The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
- Terms used herein are only used to describe the specific embodiments, which are not used to limit the claims appended herewith. For example, unless limited otherwise, the term “a”, “an” or “the” of the single form may also represent the plural form.
- The terms such as “first” and “second” are used for describing various elements, though such terms are only used for distinguishing one element from another element. Therefore, the first element may also be referred to as the second element without departing from the spirit of the claimed subject matter, and the others are deduced by analogy.
- Embodiments of the present disclosure are directed to providing a semiconductor structure with a deep trench isolation (DTI). In such semiconductor structure, the DTI is formed below a shallow trench isolation (STI) and is substantially located between two adjacent well regions with different conductive types. Because of the DTI, the path of the leakage current flowing through the well regions is lengthened, such that the leakage current is reduced. Further, tilting variation of the ion implantation process due to cone angle effect can be neglected. The semiconductor structure of the present disclosure may be useful for such as memory integrated circuits, CMOS image sensors, temperature sensors, and/or the like. For example, the semiconductor structure of the present disclosure used in memory integrated circuits may help reduce power consumption or even improve reading/writing performance because read/write error due to excessive leakage current is reduced.
- Referring to
FIG. 1A toFIG. 1F ,FIG. 1A toFIG. 1F illustrate schematic cross-sectional views of intermediate stages showing a method of forming asemiconductor device 100 in accordance with some embodiments of the present disclosure. InFIG. 1A , asemiconductor substrate 102 is provided. In some embodiments, thesemiconductor substrate 102 includes such as silicon, bulk silicon, germanium or diamond. In another embodiments, thesemiconductor substrate 102 may include a compound semiconductor such as silicon carbide, silicon germanium, gallium arsenide, gallium carbide, gallium phosphide, indium arsenide and indium phosphide, or an alloy semiconductor, such as silicon germanium, silicon germanium carbide, gallium arsenic phosphide and gallium indium phosphide. In addition, thesemiconductor substrate 102 may be a bulk substrate or a silicon-on-insulator (SOI) substrate. - In
FIG. 1B , apad layer 104 is formed on thesemiconductor substrate 102, and abarrier layer 106 is formed on thepad layer 104. Thepad layer 104 includes such as silicon oxide, and thebarrier layer 106 includes such as silicon nitride. In some embodiments, thepad layer 104 is formed by a process such chemical vapor deposition (CVD) process, thermal oxidation process, or another suitable process, and thebarrier layer 106 is formed by a deposition process such as CVD process, low pressure CVD (LPCVD) process, plasma enhanced CVD (PECVD) process, or another suitable process. - In
FIG. 1C , an etching process is performed to etch thebarrier layer 106, thepad layer 104 and thesemiconductor substrate 102. In the etching process, a patterned photoresist layer (not shown) is used as a mask, so as to form ashallow trench 108 through thepad layer 104, thebarrier layer 106 and a portion of thesemiconductor substrate 102. In some embodiments, the etching process for forming theshallow trench 108 includes such as an anisotropic etching process, an isotropic etching process, or another suitable etching process. After the etching process, the patterned photoresist layer (not shown) is stripped. - In
FIG. 1D , aprotective layer 110 is formed on thesemiconductor substrate 102, thepad layer 104 and thebarrier layer 106 for covering theshallow trench 108. Theprotective layer 110 may include a material such as silicon oxide, silicon nitride, silicon oxynitride, silicon carbide, combinations thereof, and/or the like. Theprotective layer 110 may be a hard mask layer, and may be a single-layer or multi-layer structure. In some embodiments, theprotective layer 110 is a two-layer structure, which includes an oxide layer and a nitride layer on the oxide layer. Theprotective layer 110 is formed by using one or more deposition processes, such as CVD process, PECVD process, high density plasma (HDPCVD) process, physical vapor deposition (PVD) process, atomic layer deposition (ALD) process, thermal oxidation process, combinations thereof, and/or the like. - In
FIG. 1E , a first etching process is performed to theprotective layer 110. The first etching process is performed until at least a portion of a bottom surface of theshallow trench 108 is exposed by theprotective layer 110. The first etching process is performed until at least a portion of a bottom surface of theshallow trench 108 is exposed by theprotective layer 110. The first etching process may include such as a dry etching process, a wet etching process, a plasma etching process, a reactive ion etching (RIE) process, or another suitable etching process. As shown inFIG. 1E , the periphery area of the bottom surface of theshallow trench 108 is exposed. In various embodiments, the exposed area may be at center position of the bottom surface of theshallow trench 108, or another position, in accordance with various requirements. After the first etching process, a second etching process is then performed on the portion of the bottom surface of theshallow trench 108. The remainedprotective layer 110 acts as a photoresist for protecting the other portion of theshallow trench 108 from being etched. The second etching process may include such as a dry etching process, a wet etching process, a RIE process, or another suitable process. After the second etching process, adeep trench 112 is formed below the bottom surface of theshallow trench 108. The shape, width and location of thedeep trench 112 may be determined by the pattern of theprotective layer 110, and the thickness of thedeep trench 112 may be determined by the time duration of the second etching process. In some embodiments, thedeep trench 112 is formed having the thickness of at least 1000 angstroms. - In
FIG. 1F , after thedeep trench 112 is formed, the remainingprotective layer 110 is removed. Next, as shown inFIG. 1G , thebarrier layer 106 and thepad layer 104 are removed. The removing process applied to theprotective layer 110, thebarrier layer 106 and thepad layer 104 may include one or more etching processes, such as wet etching process, dry etching process, combinations thereof, or another suitable process. - As shown in
FIG. 1H in conjunction withFIG. 1G , theshallow trench 108 and thedeep trench 112 are filled with an isolation oxide, so as to form aSTI 114 and aDTI 116 respectively. In some embodiments, the isolation oxide includes a material such as silicon oxide, silicon dioxide, carbon doped silicon dioxide, nitrogen doped silicon dioxide, germanium doped silicon dioxide, phosphorus doped silicon dioxide, combinations thereof, or the like. In some embodiments, the isolation oxide is deposited by such as a HDP CVD process, a HARP, a CVD process, a SACVD process, or another suitable process. In some embodiments, a chemical mechanical polishing (CMP) process may be performed to planarize the upper surface of theSTI 114. - In some embodiments, the deep trench of the
semiconductor device 100 may be formed by performing a dry etching process first and a wet etching process after the dry etching process. Referring toFIG. 2A throughFIG. 2B ,FIG. 2A throughFIG. 2B are schematic cross-sectional views of intermediate stages illustrating a method of forming a deep trench of a semiconductor device in accordance with another embodiments. InFIG. 2A , a dry etching process is performed to theprotective layer 110. The dry etching process is performed until at least a portion of a bottom surface of theshallow trench 108 is exposed by theprotective layer 110. The dry etching process may include a plasma etching process, a sputter etching process, a RIE process, or other suitable process. The dry etching process is performed until at least a portion of a bottom surface of theshallow trench 108 is exposed by theprotective layer 100. As shown inFIG. 2A , the periphery area of the bottom surface of theshallow trench 108 is exposed. In various embodiments, the exposed area may be at center position of the bottom surface of theshallow trench 108, or another position, in accordance with various requirements. After the dry etching process, adeep trench 112′ is formed below the bottom surface of theshallow trench 108. However, the dry etching process may cause damage to thesemiconductor substrate 102. For example, the plasma etching process may cause crystal defects or dislocations of thesemiconductor substrate 102 the bottom face and the side face of thedeep trench 112′. - Next, as shown in
FIG. 2B , a wet etching process is performed to deeper thedeep trench 112′. The wet etching process may be isotropic or anisotropic. The enchant used for the etching process may be selected in accordance with the material of thesemiconductor substrate 102. After the wet etching process, the bottom face and the side face of thedeep trench 112′ with defects (crystal defects and/or dislocations) are removed from thesemiconductor substrate 102, thereby improving yield rate of thesemiconductor device 100. - Note that, the
deep trench 112′ shown inFIG. 2B is for illustrative purposes only and is not meant to limit the scope of the present disclosure. The shape, width and location of thedeep trench 112′ may be determined by the pattern of theprotective layer 110, and the thickness of thedeep trench 112′ may be determined by the time duration of the wet etching process. In some embodiments, thedeep trench 112′ is formed having the thickness of at least 1000 angstroms. In some embodiments, a thickness ratio of theSTI 114 to thedeep trench 112′ is about 0.5 to about 10. - Referring to
FIG. 3 in conjunction withFIG. 1A toFIG. 1H ,FIG. 3 is a flow chart of amethod 200 for fabricating asemiconductor device 100 in accordance with some embodiments. Themethod 200 begins atoperation 202, where asemiconductor substrate 102 is provided. In some embodiments, thesemiconductor substrate 102 includes such as silicon, bulk silicon, germanium or diamond. In another embodiments, thesemiconductor substrate 102 may include a compound semiconductor such as silicon carbide, silicon germanium, gallium arsenide, gallium carbide, gallium phosphide, indium arsenide and indium phosphide, or an alloy semiconductor, such as silicon germanium, silicon germanium carbide, gallium arsenic phosphide and gallium indium phosphide. In addition, thesemiconductor substrate 102 may be a bulk substrate or a SOI substrate. Further, apad layer 104 is formed on thesemiconductor substrate 102, and abarrier layer 106 is formed on thepad layer 104. In some embodiments, thepad layer 104 includes such silicon oxide, and is formed by such as a CVD process, a thermal oxidation process, or another suitable process. Thebarrier layer 106 includes such as silicon nitride, and is formed by such as a CVD process, a LPCVD process, a PECVD process, or another suitable process. - At
operation 204, an etching process is performed to etch thebarrier layer 106, thepad layer 104 and thesemiconductor substrate 102 by using a patterned photoresist layer (not shown) as a mask, so as to form ashallow trench 108 through thepad layer 104, thebarrier layer 106 and a portion of thesemiconductor substrate 102. In some embodiments, the etching process for forming theshallow trench 108 includes such as an anisotropic etching process, an isotropic etching process, or another suitable etching process. After the etching process, the patterned photoresist layer (not shown) is stripped. - At
operation 206, aprotective layer 110 is formed on thesemiconductor substrate 102, thepad layer 104 and thebarrier layer 106 for covering theshallow trench 108. Theprotective layer 110 may include a material such as silicon oxide, silicon nitride, silicon oxynitride, silicon carbide, combinations thereof, and/or the like. Theprotective layer 110 may be a hard mask layer, and may be a single-layer or multi-layer structure. In some embodiments, theprotective layer 110 is a two-layer structure, which includes an oxide layer and a nitride layer on the oxide layer. Theprotective layer 110 is formed by using one or more deposition processes, such as CVD process, PECVD process, HDPCVD process, PVD process, ALD process, thermal oxidation process, combinations thereof, and/or the like. - At
operation 208, a first etching process is performed to theprotective layer 110. The first etching process is performed until at least a portion of a bottom surface of theshallow trench 108 is exposed by theprotective layer 110. The first etching process is performed until at least a portion of a bottom surface of theshallow trench 108 is exposed by theprotective layer 100. The first etching process may include such as a dry etching process, a wet etching process, a plasma etching process, a reactive ion etching process, or another suitable etching process. - At
operation 210, a second etching process is then performed on the portion of the bottom surface of theshallow trench 108. Theprotective layer 110 remained after the first etching process is used for protecting the other portion of theshallow trench 108 from being etched during the second etching process. The second etching process may include such as a dry etching process, a wet etching process, a RIE process, or another suitable process. After the second etching process, adeep trench 112 is formed below the bottom surface of theshallow trench 108. The shape, width and location of thedeep trench 112 may be determined by the pattern of theprotective layer 110, and the thickness of thedeep trench 112 may be determined by the time duration of the second etching process. In some embodiments, thedeep trench 112 is formed having the thickness of at least 1000 angstroms. - At
operation 212, after thedeep trench 112 is formed, the remainingprotective layer 110, thebarrier layer 106 and thepad layer 104 are removed. The applied removing process may include one or more etching processes, such as wet etching process, dry etching process, combinations thereof, or another suitable process. - At
operation 214, theshallow trench 108 and thedeep trench 112 are filled with an isolation oxide, so as to form aSTI 114 and aDTI 116 respectively. In some embodiments, the isolation oxide includes a material such as silicon oxide, silicon dioxide, carbon doped silicon dioxide, nitrogen doped silicon dioxide, germanium doped silicon dioxide, phosphorus doped silicon dioxide, combinations thereof, or the like. In some embodiments, a deposition process, such as HDP CVD process, HARP, CVD process, SACVD process, or another suitable process, is perform to fill the isolation oxide into theshallow trench 108 and thedeep trench 112. In some embodiments, a CMP process may be performed to planarize the upper surface of theSTI 114. - Referring to
FIG. 4A toFIG. 4C ,FIG. 4A toFIG. 4C illustrate schematic cross-sectional views of intermediate stages showing a method of forming asemiconductor device 300 in accordance with some embodiments of the present disclosure. InFIG. 4A , asemiconductor substrate 302, aSTI 304 and aDTI 306 are provided, and awell region 308 is formed on thesemiconductor substrate 302. Thesemiconductor substrate 302, theSTI 304 and theDTI 306 may be thesemiconductor substrate 102, theSTI 114 and theDTI 116 shown inFIG. 1 , respectively. Thesemiconductor substrate 302 may be a P-type or N-type semiconductor substrate. The conductive type of thewell region 308 may be P-type or N-type. For example, the dopant for implanting into thewell region 308 may include boron for P-type well region, or phosphorous and/or arsenic for an N-type well region. Thewell region 308 may be a high voltage well with dopant concentration of between 1013 atoms/cm2 and 1016 atoms/cm2, for example. Thewell region 308 may be formed by a process such as ion implantation process, diffusion process, or the like. As shown inFIG. 4A , theDTI 306 is located in thewell region 308 after thewell region 308 is formed. - In
FIG. 4B , anactive region 310 is formed on thewell region 308. Theactive region 310 may be formed by a process such as ion implantation process, diffusion process, or another suitable process. The conductive type of theactive region 310 is different from that of thewell region 308. For example, theactive region 310 is P-type while thewell region 308 is N-type. - In
FIG. 4C , aphotoresist 312 is formed on theactive region 310, and an ion implantation process is performed through theSTI 304 to form awell region 314 on thesemiconductor substrate 302 and laterally adjacent to thewell region 308. Thephotoresist 312 may be a positive photoresist or a negative photoresist, which is used for protecting theactive region 310 from being damaged by the subsequent ion implantation processes. The conductive type of thewell region 314 is the same as theactive region 310, and is different from that of thewell region 308. For example, thewell region 314 and theactive region 310 are P-type, and thewell region 308 is N-type. In some alternative embodiments, thewell region 314 and theactive region 310 are N-type, and thewell region 308 is P-type. As shown inFIG. 4C , after thewell region 314 is formed, theDTI 306 is located in thewell region 308 and near to the boundary between the 308 and 314. In other words, thewell regions DTI 306 is located between thewell region 314 and a majority of thewell region 308. As can be seen fromFIG. 4C , because the leakage current ILEAK can not pass through theDTI 306, the path of the leakage current ILEAK from thewell region 314 toward theactive region 310 is lengthened, such that the leakage current ILEAK can be reduced. -
FIG. 4C illustrates the ion implantation process is performed with a tilting angle of zero. However, the tilting angle of the ion implantation process may be up to 7 degrees for fabricatingsemiconductor substrate 300 at the periphery area of the wafer.FIG. 5 illustrates formation of thewell region 314 using the ion implantation process with non-zero tilting angle in accordance with some embodiments. As shown inFIG. 5 , after the ion implantation process, thewell region 314 is formed, such that theDTI 306 is located at the boundary between the 308 and 314. As can be seen fromwell regions FIG. 5 , the path of the leakage current ILEAK from thewell region 314 toward theactive region 310 is lengthened because of theDTI 306 and, therefore, the leakage current ILEAK can be reduced in a similar manner as described above with reference toFIG. 4C . - Alternatively, the
DTI 306 may be located in thewell region 314 and near to the boundary between the 308 and 314. Such structure also helps lengthen the path of the leakage current ILEAK from thewell regions well region 314 toward theactive region 310, thus reducing the leakage current ILEAK. -
FIG. 6 illustrates formation of a well region using an ion implantation process in accordance with some embodiments. TheDTI 306′ shown inFIG. 6 is formed corresponding to thedeep trench 112′ shown inFIG. 2B . As shown inFIG. 6 , after the ion implantation process, thewell region 314 is formed, such that theDTI 306′ is located at the boundary between the 308 and 314. As can be seen fromwell regions FIG. 6 , the path of the leakage current ILEAK from thewell region 314 toward theactive region 310 is lengthened because of theDTI 306′ and, therefore, the leakage current ILEAK can be reduced. - The semiconductor structure of the present disclosure can reduce leakage current through well regions. For example, memory integrated circuits (e.g., flash memory chips) with such semiconductor structure can reduce power consumption or even reduce read/write error. As such, defects of the memory integrated circuits can be reduced. It should be noted that, the semiconductor structure of the present disclosure may be applied to other types of integrated circuits as well, such as CMOS image sensors, temperature sensors, and/or the like.
- Referring to
FIG. 7 ,FIG. 7 is a schematic cross-sectional view of asemiconductor structure 400 in accordance with some embodiments. Thesemiconductor structure 400 may a laterally diffused metal oxide semiconductor (LDMOS), a vertical diffused metal oxide semiconductor (VDMOS), or the like. In a case that thesemiconductor structure 400 is a N-type LDMOS, a P-type implant region 412 is formed on a P-type semiconductor substrate 410, and a N-type well region 414 is formed on thesemiconductor substrate 410 and adjacent to the P-type implant region 412. A N-type implant region 416 is formed in the N-type well region 414. Agate dielectric 418 and agate electrode 420 are sequentially formed on thesubstrate 410, the P-type implant region 412 and the N-type well region 414. Thegate electrode 420 may be a conductive gate structure, such as polysilicon gate structure, metal gate structure or other suitable gate electrode. Agate spacer 422 is formed on sidewalls of thegate dielectric 418 and thegate electrode 420. ASTI 424A is formed on the P-type implant region 412, 426A and 428A are formed on the N-STIs type well region 414 and the N-type implant region 416, and 424B, 426B and 428B are formed below theDTIs 424A, 426A and 428A, respectively. TheSTIs 424A, 426A and 428A and theSTIs 424B, 426B and 428B may be similar to theDTIs STI 114 and theDTI 116 inFIG. 1H respectively. The lightly doped drain (LDD)region 430 is formed in the P-type implant region 412 and below thegate spacer 422. The source/drain electrode 432 is formed between theSTI 424A and theLDD region 430, and the source/drain electrode 434 is formed between the 426A and 428A.STIs - Whereas, in a case that the
semiconductor structure 400 is a P-type LDMOS, a N-type implant region 412 is formed on a N-type semiconductor substrate 410, and a P-type well region 414 is formed on the substrate and adjacent to the N-type implant region 412. A P-type implant region 416 is formed in the P-type well region 414. Agate dielectric 418 and agate electrode 420 are sequentially formed on the N-type semiconductor substrate 410, the N-type implant region 412 and the P-type well region 414. Agate spacer 422 is formed on sidewalls of thegate dielectric 418 and thegate electrode 420. ASTI 424A is formed on the N-type implant region 412, 426A and 428A are formed on the P-STIs type well region 414 and the P-type implant region 416, and 424B, 426B and 428B are formed below theDTIs 424A, 426A and 428A, respectively. The lightly doped drain (LDD)STIs region 430 is formed in the N-type implant region 412 and below thegate spacer 422. The source/drain electrode 432 is formed between theSTI 424A and theLDD region 430, and the source/drain electrode 434 is formed between the 426A and 428A.STIs -
TABLE 1 Drain-Source STI On-State Power Width Breakdown Resistance Consumption Model (μm) Voltage (V) (mΩ × mm2) (Fixed Current) LDMOS with 1.5 55.8 24.8 24.8 DTI 1.8 58 29.3 29.3 2 59.3 32.2 32.2 2.3 59.5 36.6 36.6 LDMOS without 2.3 54.8 28.5 28.5 DTI - TABLE 1 lists experiential results of LDMOS structures with and without DTI. The LDMOS structure with DTI is the
semiconductor structure 400 in theFIG. 7 . The structure without DTI is similar to thesemiconductor structure 400 except that no DTIs are included. As listed in TABLE 1, for the same STI width (the width L of theSTI 426A inFIG. 7 ) of 2.3 μm, the breakdown voltage of the LDMOS with DTI is greater than that of the LDMOS without DTI, and the drain-source on-state resistance (Rdson) of the LDMOS with DTI is greater than that of the LDMOS without DTI. Because of theDTIs 426B, the current path from the source/drain electrode 434 to the source/drain electrode 432 is lengthened, such that the drain-source on-state resistance increases accordingly. If the width of the LDMOS with DTI is narrowed from 2.3 μm to 1.5 μm, the breakdown voltage decreases from 59.5 V to 55.8 V, which is still greater than that of the LDMOS without DTI, and the power consumption of the LDMOS with DTI decreases from 28.5 to 24.8, which becomes lower than that of the LDMOS without DTI. As can been from the above, the DTI helps increase the breakdown voltage the LDMOS and narrow the STI width of the LDMOS, thereby saving the size of the LDMOS. - Referring to
FIG. 8 in conjunction withFIG. 4A toFIG. 4C ,FIG. 8 is a flow chart of amethod 500 for fabricating a semiconductor device in accordance with some embodiments. Themethod 500 begins atoperation 502, where asemiconductor substrate 302, aSTI 304 and aDTI 306 are provided, and awell region 308 is formed on thesemiconductor substrate 302. Thesemiconductor substrate 302 may be a P-type or N-type semiconductor substrate. Thewell region 308 has a first conductive type, which may be P-type or N-type, for example. Thewell region 308 may be formed by a process such as ion implantation process, diffusion process, or the like. After thewell region 308 is formed, theDTI 306 is located in thewell region 308. - At
operation 504, anactive region 310 is formed on thewell region 308. Theactive region 310 may be formed by a process such as ion implantation process, diffusion process, or another suitable process. Theactive region 310 has a conductive type is different from the first conductive type of thewell region 308. For example, the conductive type of theactive region 310 is P-type if the first conductive type is N-type. - At
operation 506, awell region 314 of a second conductive type is formed on thesemiconductor substrate 302 and laterally adjacent to thewell region 308. In detail, aphotoresist 312 may be formed on theactive region 310 for protecting theactive region 310 from being damaged by the subsequent processes. Next, an ion implantation process is performed to form thewell region 314. The second conductive type of thewell region 314 is the same as the conductive type of theactive region 310, and is different from the first conductive type of thewell region 308. For example, the second conductive type of thewell region 314 and the conductive type of theactive region 310 are P-type, and the first conductive type of thewell region 308 is N-type. As shown inFIG. 4C , after thewell region 314 is formed by the ion implantation process with a tilting angle of zero, theDTI 306 is located in thewell region 308 and near to the boundary between the 308 and 314. In other words, thewell regions DTI 306 is located between thewell region 314 and a majority of thewell region 308. - In a case that the
well region 314 is formed by the ion implantation process with non-zero tilting angle, as shown inFIG. 5 , after thewell region 314 is formed, theDTI 306 is located at the boundary between the 308 and 314. Alternatively, thewell regions DTI 306 may be located in thewell region 314 and near to the boundary between the 308 and 314.well regions - In accordance with some embodiments, the present disclosure discloses another method of forming a semiconductor structure. In this method, a semiconductor substrate is provided. A shallow trench is formed by etching the semiconductor substrate. A protective layer is formed covering the shallow trench. A first etching process is performed to the protective layer until at least a portion of a bottom surface of the shallow trench is exposed by the protective layer. A second etching process is performed on the portion of the bottom surface of the shallow trench, thereby forming at least one deep trench below the bottom surface of the shallow trench. The protective layer remained on the semiconductor substrate and in the shallow trench is removed. An isolation oxide is filled into the deep trench and the shallow trench to form at least one DTI and a STI respectively. A first well region of a first conductive type is formed on the semiconductor substrate. An active region is formed on the first well region. A second well region of a second conductive type is formed on the semiconductor substrate and adjacent to the first well region. The second conductive type is different from the first conductive type, and second conductive type is the same a conductive type of the active region. The first well region and the second well region are formed such that the DTI is disposed between at least a portion of the first well region and at least a portion of the second well region.
- In accordance with some embodiments, the present disclosure discloses a semiconductor structure. The semiconductor structure includes a semiconductor substrate, a first well region of a first conductive type on the semiconductor substrate, a second well region of a second conductive type on the semiconductor substrate, an active region on the second well region, a STI between the first well region and the second well region, and at least one DTI below the STI in the semiconductor substrate. The second well region is adjacent to the first well region. The second conductive type is different from the first conductive type. A conductive type of the active region is the same as the second conductive type of the second well region. The DTI is disposed between at least a portion of the first well region and at least a portion of the second well region.
- In accordance with some embodiments, the present disclosure discloses a semiconductor structure. The semiconductor structure includes a semiconductor substrate, a first implant region of a first conductive type on the semiconductor substrate, a second implant region of a second conductive type on the semiconductor substrate, a first source/drain electrode in the first implant region, a second source/drain electrode in the second implant region, a gate electrode on the semiconductor substrate and between the first source/drain electrode and the second source/drain electrode, a STI between the first source/drain electrode and the second source/drain electrode, and at least one DTI below the STI in the semiconductor substrate. The second conductive type is different from the first conductive type. The DTI is disposed between at least a portion of the first implant region and at least a portion of the second implant region.
- The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Claims (20)
Priority Applications (6)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/742,550 US20160372360A1 (en) | 2015-06-17 | 2015-06-17 | Semiconductor structure with junction leakage reduction |
| DE102015110584.5A DE102015110584B4 (en) | 2015-06-17 | 2015-07-01 | Semiconductor structure with transition leakage current reduction and method for producing same |
| KR1020150132650A KR101786202B1 (en) | 2015-06-17 | 2015-09-18 | Semiconductor structure with junction leakage reduction |
| CN201610055864.2A CN106257633B (en) | 2015-06-17 | 2016-01-27 | Semiconductor structure with junction leakage reduction |
| US17/694,380 US12368070B2 (en) | 2015-06-17 | 2022-03-14 | LDMOS device having isolation regions comprising DTI regions extending from a bottom of STI region |
| US19/253,313 US20250329577A1 (en) | 2015-06-17 | 2025-06-27 | Semiconductor structure with junction leakage reduction |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/742,550 US20160372360A1 (en) | 2015-06-17 | 2015-06-17 | Semiconductor structure with junction leakage reduction |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/694,380 Division US12368070B2 (en) | 2015-06-17 | 2022-03-14 | LDMOS device having isolation regions comprising DTI regions extending from a bottom of STI region |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20160372360A1 true US20160372360A1 (en) | 2016-12-22 |
Family
ID=57467216
Family Applications (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/742,550 Abandoned US20160372360A1 (en) | 2015-06-17 | 2015-06-17 | Semiconductor structure with junction leakage reduction |
| US17/694,380 Active 2036-05-18 US12368070B2 (en) | 2015-06-17 | 2022-03-14 | LDMOS device having isolation regions comprising DTI regions extending from a bottom of STI region |
| US19/253,313 Pending US20250329577A1 (en) | 2015-06-17 | 2025-06-27 | Semiconductor structure with junction leakage reduction |
Family Applications After (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/694,380 Active 2036-05-18 US12368070B2 (en) | 2015-06-17 | 2022-03-14 | LDMOS device having isolation regions comprising DTI regions extending from a bottom of STI region |
| US19/253,313 Pending US20250329577A1 (en) | 2015-06-17 | 2025-06-27 | Semiconductor structure with junction leakage reduction |
Country Status (4)
| Country | Link |
|---|---|
| US (3) | US20160372360A1 (en) |
| KR (1) | KR101786202B1 (en) |
| CN (1) | CN106257633B (en) |
| DE (1) | DE102015110584B4 (en) |
Cited By (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20170345660A1 (en) * | 2016-05-27 | 2017-11-30 | Semiconductor Manufacturing International (Shanghai) Corporation | Ldmos transistor, esd device, and fabrication method thereof |
| US10163638B2 (en) * | 2016-10-11 | 2018-12-25 | Nuvoton Technology Corporation | High-voltage semiconductor device |
| US10505020B2 (en) * | 2016-10-13 | 2019-12-10 | Avago Technologies International Sales Pte. Limited | FinFET LDMOS devices with improved reliability |
| CN111834284A (en) * | 2019-04-17 | 2020-10-27 | 世界先进积体电路股份有限公司 | semiconductor device |
| US11239315B2 (en) * | 2020-02-03 | 2022-02-01 | Globalfoundries U.S. Inc. | Dual trench isolation structures |
| US20240170573A1 (en) * | 2022-11-18 | 2024-05-23 | Shanghai Huali Integrated Circuit Corporation | Hv device and method for manufacturing same |
| US12501648B2 (en) * | 2022-11-18 | 2025-12-16 | Shanghai Huali Integrated Circuit Corporation | HV device and method for manufacturing same |
Families Citing this family (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10679991B2 (en) * | 2018-10-12 | 2020-06-09 | Micron Technology, Inc. | Methods and apparatuses including a boundary of a well beneath an active area of a tap |
| CN111276532B (en) * | 2020-03-17 | 2025-02-07 | 合肥晶合集成电路股份有限公司 | Semiconductor device and method for manufacturing the same |
| US11990507B2 (en) * | 2021-08-16 | 2024-05-21 | United Microelectronics Corp. | High voltage transistor structure |
| TWI892683B (en) * | 2024-06-06 | 2025-08-01 | 聯華電子股份有限公司 | Programmable device and method for fabricating the same |
| CN120637312B (en) * | 2025-07-31 | 2025-11-18 | 杭州富芯半导体有限公司 | Advanced process based device and preparation method thereof |
Citations (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4472240A (en) * | 1981-08-21 | 1984-09-18 | Tokyo Shibaura Denki Kabushiki Kaisha | Method for manufacturing semiconductor device |
| US4578128A (en) * | 1984-12-03 | 1986-03-25 | Ncr Corporation | Process for forming retrograde dopant distributions utilizing simultaneous outdiffusion of dopants |
| US4808550A (en) * | 1985-09-17 | 1989-02-28 | Fujitsu Limited | Method of producing isolation groove structure |
| US5015594A (en) * | 1988-10-24 | 1991-05-14 | International Business Machines Corporation | Process of making BiCMOS devices having closely spaced device regions |
| US6140156A (en) * | 1999-07-13 | 2000-10-31 | United Microelectronics Corp. | Fabrication method of isolation structure photodiode |
| US6204131B1 (en) * | 1997-12-30 | 2001-03-20 | Anam Semiconductor, Inc. | Trench structure for isolating semiconductor elements and method for forming the same |
| US6242294B1 (en) * | 1997-12-19 | 2001-06-05 | Fujitsu Limited | Method for fabricating a semiconductor device |
| US20030146468A1 (en) * | 2000-04-10 | 2003-08-07 | Stmicroelectronics S.A | Bipolar transistor manufacturing method |
| US20030207525A1 (en) * | 2001-07-13 | 2003-11-06 | Trivedi Jigish D. | Dual depth trench isolation |
| US20040012068A1 (en) * | 2000-10-23 | 2004-01-22 | Hiroshi Iwata | Semiconductor device and its production method |
| US6984868B2 (en) * | 2001-01-19 | 2006-01-10 | Renesas Technology Corp. | Semiconductor device having a structure for isolating elements |
| US20070194402A1 (en) * | 2006-02-21 | 2007-08-23 | Micron Technology, Inc. | Shallow trench isolation structure |
| US20080057671A1 (en) * | 2006-01-26 | 2008-03-06 | International Business Machines Corporation | Semiconductor structures for latch-up suppression and methods of forming such semiconductor structures |
| US20090160009A1 (en) * | 2005-09-29 | 2009-06-25 | Atmel Germany Gmbh | Semiconductor array and method for manufacturing a semiconductor array |
| KR101002551B1 (en) * | 2004-12-20 | 2010-12-17 | 주식회사 하이닉스반도체 | Semiconductor device can reduce leakage current caused by parasitic field transistor |
| US20110260294A1 (en) * | 2010-04-21 | 2011-10-27 | Bo-Seok Oh | Semiconductor device and method for fabricating the same |
Family Cites Families (20)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6169007B1 (en) | 1999-06-25 | 2001-01-02 | Applied Micro Circuits Corporation | Self-aligned non-selective thin-epi-base silicon germanium (SiGe) heterojunction bipolar transistor BicMOS process using silicon dioxide etchback |
| US6207532B1 (en) * | 1999-09-30 | 2001-03-27 | Taiwan Semiconductor Manufacturing Company | STI process for improving isolation for deep sub-micron application |
| KR20010045231A (en) * | 1999-11-03 | 2001-06-05 | 박종섭 | Structure of CMOS device and Method for manufacturing the same |
| KR100377130B1 (en) * | 2000-11-22 | 2003-03-19 | 페어차일드코리아반도체 주식회사 | Semiconductor device and fabricating method thereof |
| DE10345346B4 (en) | 2003-09-19 | 2010-09-16 | Atmel Automotive Gmbh | A method of manufacturing a semiconductor device having active regions separated by isolation structures |
| US7427795B2 (en) * | 2004-06-30 | 2008-09-23 | Texas Instruments Incorporated | Drain-extended MOS transistors and methods for making the same |
| JP4947931B2 (en) * | 2004-08-12 | 2012-06-06 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
| JP2008511981A (en) | 2004-09-02 | 2008-04-17 | コーニンクレッカ フィリップス エレクトロニクス エヌ ヴィ | Contact formation and deep groove isolation filling using tungsten |
| KR100702775B1 (en) | 2005-05-03 | 2007-04-03 | 주식회사 하이닉스반도체 | Device Separating Method of Semiconductor Device |
| US7372104B2 (en) * | 2005-12-12 | 2008-05-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | High voltage CMOS devices |
| KR100922989B1 (en) * | 2007-04-25 | 2009-10-22 | 주식회사 하이닉스반도체 | Flash memory device and method of manufacturing thereof |
| US7781292B2 (en) * | 2007-04-30 | 2010-08-24 | International Business Machines Corporation | High power device isolation and integration |
| US7898027B2 (en) * | 2007-07-16 | 2011-03-01 | United Microelectronics Corp. | Metal-oxide-semiconductor device |
| US7723178B2 (en) * | 2008-07-18 | 2010-05-25 | International Business Machines Corporation | Shallow and deep trench isolation structures in semiconductor integrated circuits |
| KR20100064106A (en) | 2008-12-04 | 2010-06-14 | 주식회사 동부하이텍 | Laterally double-diffused metal oxide semiconductor, and method for fabricating therof |
| US8685831B2 (en) * | 2010-10-28 | 2014-04-01 | Texas Instruments Incorporated | Trenches with reduced silicon loss |
| US8536648B2 (en) * | 2011-02-03 | 2013-09-17 | Infineon Technologies Ag | Drain extended field effect transistors and methods of formation thereof |
| US8686505B2 (en) * | 2012-07-27 | 2014-04-01 | Infineon Technologies Dresden Gmbh | Lateral semiconductor device and manufacturing method therefor |
| US12295161B2 (en) * | 2022-01-24 | 2025-05-06 | Globalfoundries U.S. Inc. | Trench isolation having three portions with different materials, and LDMOS FET including same |
| US20240405123A1 (en) * | 2023-06-05 | 2024-12-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | High voltage device structure and methods of forming the same |
-
2015
- 2015-06-17 US US14/742,550 patent/US20160372360A1/en not_active Abandoned
- 2015-07-01 DE DE102015110584.5A patent/DE102015110584B4/en active Active
- 2015-09-18 KR KR1020150132650A patent/KR101786202B1/en active Active
-
2016
- 2016-01-27 CN CN201610055864.2A patent/CN106257633B/en active Active
-
2022
- 2022-03-14 US US17/694,380 patent/US12368070B2/en active Active
-
2025
- 2025-06-27 US US19/253,313 patent/US20250329577A1/en active Pending
Patent Citations (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4472240A (en) * | 1981-08-21 | 1984-09-18 | Tokyo Shibaura Denki Kabushiki Kaisha | Method for manufacturing semiconductor device |
| US4578128A (en) * | 1984-12-03 | 1986-03-25 | Ncr Corporation | Process for forming retrograde dopant distributions utilizing simultaneous outdiffusion of dopants |
| US4808550A (en) * | 1985-09-17 | 1989-02-28 | Fujitsu Limited | Method of producing isolation groove structure |
| US5015594A (en) * | 1988-10-24 | 1991-05-14 | International Business Machines Corporation | Process of making BiCMOS devices having closely spaced device regions |
| US6242294B1 (en) * | 1997-12-19 | 2001-06-05 | Fujitsu Limited | Method for fabricating a semiconductor device |
| US6204131B1 (en) * | 1997-12-30 | 2001-03-20 | Anam Semiconductor, Inc. | Trench structure for isolating semiconductor elements and method for forming the same |
| US6140156A (en) * | 1999-07-13 | 2000-10-31 | United Microelectronics Corp. | Fabrication method of isolation structure photodiode |
| US20030146468A1 (en) * | 2000-04-10 | 2003-08-07 | Stmicroelectronics S.A | Bipolar transistor manufacturing method |
| US20040012068A1 (en) * | 2000-10-23 | 2004-01-22 | Hiroshi Iwata | Semiconductor device and its production method |
| US6984868B2 (en) * | 2001-01-19 | 2006-01-10 | Renesas Technology Corp. | Semiconductor device having a structure for isolating elements |
| US20030207525A1 (en) * | 2001-07-13 | 2003-11-06 | Trivedi Jigish D. | Dual depth trench isolation |
| KR101002551B1 (en) * | 2004-12-20 | 2010-12-17 | 주식회사 하이닉스반도체 | Semiconductor device can reduce leakage current caused by parasitic field transistor |
| US20090160009A1 (en) * | 2005-09-29 | 2009-06-25 | Atmel Germany Gmbh | Semiconductor array and method for manufacturing a semiconductor array |
| US20080057671A1 (en) * | 2006-01-26 | 2008-03-06 | International Business Machines Corporation | Semiconductor structures for latch-up suppression and methods of forming such semiconductor structures |
| US20070194402A1 (en) * | 2006-02-21 | 2007-08-23 | Micron Technology, Inc. | Shallow trench isolation structure |
| US20110260294A1 (en) * | 2010-04-21 | 2011-10-27 | Bo-Seok Oh | Semiconductor device and method for fabricating the same |
Cited By (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20170345660A1 (en) * | 2016-05-27 | 2017-11-30 | Semiconductor Manufacturing International (Shanghai) Corporation | Ldmos transistor, esd device, and fabrication method thereof |
| US10395931B2 (en) * | 2016-05-27 | 2019-08-27 | Semiconductor Manufacturing International (Shanghai) Corporation | LDMOS transistor, ESD device, and fabrication method thereof |
| US10854456B2 (en) * | 2016-05-27 | 2020-12-01 | Semiconductor Manufacturing International (Shanghai) Corporation | Methods for fabricating transistor and ESD device |
| US10163638B2 (en) * | 2016-10-11 | 2018-12-25 | Nuvoton Technology Corporation | High-voltage semiconductor device |
| US10505020B2 (en) * | 2016-10-13 | 2019-12-10 | Avago Technologies International Sales Pte. Limited | FinFET LDMOS devices with improved reliability |
| CN111834284A (en) * | 2019-04-17 | 2020-10-27 | 世界先进积体电路股份有限公司 | semiconductor device |
| US11239315B2 (en) * | 2020-02-03 | 2022-02-01 | Globalfoundries U.S. Inc. | Dual trench isolation structures |
| US20240170573A1 (en) * | 2022-11-18 | 2024-05-23 | Shanghai Huali Integrated Circuit Corporation | Hv device and method for manufacturing same |
| US12501648B2 (en) * | 2022-11-18 | 2025-12-16 | Shanghai Huali Integrated Circuit Corporation | HV device and method for manufacturing same |
Also Published As
| Publication number | Publication date |
|---|---|
| CN106257633B (en) | 2019-08-02 |
| CN106257633A (en) | 2016-12-28 |
| KR101786202B1 (en) | 2017-10-17 |
| US20250329577A1 (en) | 2025-10-23 |
| US20220199459A1 (en) | 2022-06-23 |
| DE102015110584B4 (en) | 2023-11-16 |
| DE102015110584A1 (en) | 2016-12-22 |
| US12368070B2 (en) | 2025-07-22 |
| KR20160149125A (en) | 2016-12-27 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US12368070B2 (en) | LDMOS device having isolation regions comprising DTI regions extending from a bottom of STI region | |
| TWI556441B (en) | Field effect transistor structure and manufacturing method thereof | |
| US9559091B2 (en) | Method of manufacturing fin diode structure | |
| KR101412906B1 (en) | Structure and method for a field effect transistor | |
| US10971590B2 (en) | Transistor layout to reduce kink effect | |
| US10319827B2 (en) | High voltage transistor using buried insulating layer as gate dielectric | |
| US20190006351A1 (en) | Semiconductor structure and fabrication method thereof | |
| CN106816464B (en) | Method for manufacturing semiconductor device | |
| TWI532181B (en) | Recessed channel access transistor element and manufacturing method thereof | |
| US20140264720A1 (en) | Method and Structure for Nitrogen-Doped Shallow-Trench Isolation Dielectric | |
| US7396775B2 (en) | Method for manufacturing semiconductor device | |
| KR100848242B1 (en) | Semiconductor device and manufacturing method of semiconductor device | |
| KR100909763B1 (en) | Method of forming a semiconductor device | |
| KR100720258B1 (en) | Method of forming a semiconductor device | |
| CN103531519B (en) | Semiconductor structure and forming method thereof | |
| CN110858545B (en) | Semiconductor structure and forming method thereof | |
| KR20090080397A (en) | Manufacturing method of semiconductor device | |
| CN103165508A (en) | Semiconductor part manufacturing method | |
| KR20050059749A (en) | Method of manufacturing semiconductor device | |
| JP2016219708A (en) | Semiconductor device | |
| KR20100030493A (en) | Method for manufacturing semiconductor device | |
| KR20090020789A (en) | Transistor of semiconductor device and manufacturing method thereof | |
| KR20060135226A (en) | Manufacturing method of semiconductor device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD., TAIW Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:FANG, CHUN-CHIEH;HUANG, CHIEN-CHANG;WEN, CHI-YUAN;AND OTHERS;SIGNING DATES FROM 20150821 TO 20150825;REEL/FRAME:036452/0813 |
|
| AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD., TAIW Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:FANG, CHUN-CHIEH;HUANG, CHIEN-CHANG;WEN, CHI-YUAN;AND OTHERS;SIGNING DATES FROM 20150821 TO 20150825;REEL/FRAME:036513/0201 |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: ADVISORY ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |