US20140353716A1 - Method of making a semiconductor device using a dummy gate - Google Patents
Method of making a semiconductor device using a dummy gate Download PDFInfo
- Publication number
- US20140353716A1 US20140353716A1 US13/906,789 US201313906789A US2014353716A1 US 20140353716 A1 US20140353716 A1 US 20140353716A1 US 201313906789 A US201313906789 A US 201313906789A US 2014353716 A1 US2014353716 A1 US 2014353716A1
- Authority
- US
- United States
- Prior art keywords
- dummy gate
- forming
- mask layer
- source
- drain regions
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
- H10D30/6219—Fin field-effect transistors [FinFET] characterised by the source or drain electrodes
-
- H01L29/6681—
-
- H01L29/66545—
-
- H01L29/785—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/024—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
- H10D30/6211—Fin field-effect transistors [FinFET] having fin-shaped semiconductor bodies integral with the bulk semiconductor substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/791—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
- H10D30/797—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions being in source or drain regions, e.g. SiGe source or drain
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/13—Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
- H10D62/149—Source or drain regions of field-effect devices
- H10D62/151—Source or drain regions of field-effect devices of IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/82—Heterojunctions
- H10D62/822—Heterojunctions comprising only Group IV materials heterojunctions, e.g. Si/Ge heterojunctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/017—Manufacture or treatment using dummy gates in processes wherein at least parts of the final gates are self-aligned to the dummy gates, i.e. replacement gate processes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/018—Spacers formed inside holes at the prospective gate locations, e.g. holes left by removing dummy gates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/661—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of silicon contacting the insulator, e.g. polysilicon having vertical doping variation
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
- H10D84/834—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET] comprising FinFETs
Definitions
- the present invention relates to a method of making electronic devices, and more particularly, to a method of making semiconductor devices.
- Fin-type field-effect transistors are one type of transistor technology that is currently used to help provide desired device scaling while maintaining appropriate power consumption budgets.
- a fin-type field effect transistor is a transistor that is formed with a fin of material.
- a fin is a relatively narrow width and relatively tall height structure that protrudes from the top surface of a semiconductor layer.
- the fin width is intentionally kept small to limit the short channel effect.
- a gate conductor is positioned on the top surface of the semiconductor layer and over a portion of the fin.
- the gate conductor runs parallel to the top of the semiconductor layer and is perpendicular to the fin length such that the gate conductor intersects a portion of the fin.
- An insulator e.g., gate oxide
- the gate conductor separates the gate conductor from the fin.
- the region of the fin that is positioned below the gate conductor defines a semiconductor channel region.
- the FinFET structure can include multiple fins, in which case the gate conductor would wrap around, as well as fill in, the space between these fins.
- the fins extend across the active area of the semiconductor layer into where the raised source/drain regions are to be formed.
- a selective epitaxial growth/deposition process is used to form the raised source/drain regions.
- the raised source/drain regions typically comprise epitaxially grown silicon (Si) or silicon germanium (SiGe), for example.
- epitaxially growing Si and SiGe facets may not form a rectangular profile on a silicon substrate having a (001) crystallographic orientation with a notch aligned in a ⁇ 110> direction. Facets of the fin structure may exhibit a diamond shaped profile, which often occurs in conventional processing. This makes it difficult for source/drain extension formations since diamond shaped epitaxy is difficult to drive the dopants in the channel for a good overlap.
- U.S. Pat. No. 8,310,013 uses a damascene process to form the facets of the fin structure, i.e., the raised source/drain regions of the FinFET.
- the damascene process can be utilized to form unique and/or arbitrary profiles of the fin structure including the facets.
- the damascene process can utilize a capping layer that is patterned to define a desired facet profile.
- the capping layer can provide improved profile control.
- the facets may be formed having a rectangular profile. Nonetheless, there is still a need for other approaches to form raised source/drain regions for a FinFET.
- a method of making a semiconductor device includes forming a fin mask layer on a semiconductor layer, forming a dummy gate over the fin mask layer, and forming source and drain regions on opposite sides of the dummy gate.
- the dummy gate may be removed and the underlying fin mask layer may then be used to define a plurality of fins in the semiconductor layer.
- a gate is formed over the plurality of fins.
- Forming the dummy gate may comprise forming the dummy gate so that portions of the fin mask layer extend outwardly therefrom.
- the method may further comprise forming a dummy gate mask layer over the dummy gate, and removing the portions of the fin mask layer that extend outwardly from the dummy gate using the dummy gate mask layer.
- Forming the source and drain regions may comprise forming raised source and drain regions. Removing the portions of the fin mask layer that extend outwardly from the dummy gate advantageously allows the raised source and drain regions to be more easily formed. With the fins removed from outside of the gate, the raised source and drain regions may be formed similar to bulk with comparable quality and control. This helps to enable stain techniques, such as silicon-germanium and silicon-carbon. Dopant drive-in (i.e., anneal) of the raised source and drain regions without the fins in place also allows for better source and drain extension overlap control.
- the method may further comprise removing upper portions of the semiconductor layer on opposite sides of the dummy gate to define source and drain recesses, with the source and drain regions being formed in the respective source and drain recesses.
- Forming the source and drain regions may comprise forming the source and drain regions of a different material than the semiconductor layer.
- Forming the dummy gate may comprise forming an oxide layer and a polysilicon layer thereover.
- the method may further comprise forming sidewall spacers on the dummy gate.
- the method may further comprise optionally removing the underlying fin mask layer before forming the gate.
- a semiconductor device may include a semiconductor layer, a plurality of semiconductor fins extending upwardly from the semiconductor layer and being spaced apart along the semiconductor layer, with each semiconductor fin having opposing first and second ends.
- a fin mask layer may be on the plurality of semiconductor fins.
- a gate may overlie the plurality of semiconductor fins and the fin mask layer, and have a width aligned with the opposing first and second ends of the plurality of semiconductor fins. Source and drain regions may be on opposite sides of the gate.
- FIG. 1 is a flowchart illustrating a method for making a semiconductor device in accordance with the present embodiment.
- FIGS. 2 and 3 are top and cross-sectional side views showing formation of a fin mask layer on a semiconductor layer in accordance with the present embodiment.
- FIGS. 4 , 5 and 6 are top and cross-sectional side views showing formation of a dummy gate over a portion of the fin mask layer fin shown in FIG. 2 .
- FIGS. 7 , 8 , 9 and 10 are top and cross-sectional side views showing removal of the portions of the fin mask layer that extend outwardly from the dummy gate shown in FIG. 4 .
- FIG. 11 is a cross-sectional side view showing sidewall spacers added to the dummy gate shown in FIG. 10 , and the formation of source and drain recesses.
- FIG. 12 is a cross-sectional side view showing raised source and drain regions formed in the source and drain recesses shown in FIG. 11 .
- FIGS. 13 , 14 and 15 are top and cross-sectional side views showing dielectric deposition and chemical mechanical planning (CMP) after forming the source and drain regions shown in FIG. 11 .
- CMP chemical mechanical planning
- FIGS. 16 , 17 and 18 are top and cross-sectional side views showing formation of the fins in the semiconductor layer using the fin mask layer shown in FIGS. 13 , 14 and 15 .
- FIG. 19 is a cross-sectional side view showing removal of the fin mask layer from the fin shown in FIG. 17 .
- FIGS. 20 and 21 are cross-sectional side views showing the gate formed over the fins shown in FIGS. 17 and 18 .
- the fins are removed from outside of the gate so that the raised source and drain regions may be more easily formed. This helps to enable stain techniques, such as silicon-germanium and silicon-carbon. Dopant drive-in (i.e., anneal) of the raised source and drain regions without the fins in place also allows for better overlap control.
- the method includes, from the start (Block 202 ), forming a fin mask layer 36 on a semiconductor layer 34 at Block 204 .
- the illustrated process flow includes forming the fin mask layer 36 across an active area of the semiconductor layer 34 .
- FIG. 2 A top view of the fin mask layer 36 on the semiconductor layer 34 is illustrated in FIG. 2 , and a cross-sectional side view along line AA′ is illustrated in FIG. 3 .
- the illustrated semiconductor layer 34 is on a dielectric layer 32 and is configured as a semiconductor on insulator (SOI).
- SOI semiconductor on insulator
- the dielectric layer 32 is on a semiconductor layer 30 .
- the semiconductor layers 30 and 34 are silicon
- the dielectric layer 32 is a silicon dioxide or silicon oxide
- the fin mask layer 36 is silicon nitride.
- a dummy gate 44 is formed over a portion of the fin mask layer 36 at Block 206 so that portions 37 of the fin mask layer extend outwardly therefrom, as illustrated in FIG. 4 .
- the dummy gate 44 is polysilicon, for example, and surrounds the upper and side surfaces of the fin mask layer 36 .
- a dielectric layer 42 is between the fin mask layer 36 and the dummy gate 44 .
- a dummy gate mask layer 46 is then formed over the dummy gate 44 at Block 208 .
- a top view of the dummy gate mask layer 46 and dummy gate 44 over a portion of the fin mask layer 36 is illustrated in FIG. 4 .
- FIG. 5 A cross-sectional side view along lines AA′ through a center of the dummy gate 44 is illustrated in FIG. 5 .
- FIG. 6 A cross-sectional side view along lines BB′ through the portions 37 of the fin mask layer 36 that extend outwardly from the dummy gate 44 is illustrated in FIG. 6 .
- the dummy gate mask layer 46 is polysilicon, and the dielectric layer 42 is silicon dioxide, for example.
- the portions 37 of the fin mask layer 36 that extend outwardly from the dummy gate 40 are removed at Block 210 using the dummy gate mask layer 46 , as illustrated in FIG. 7 .
- a reactive ion etching (RIE) process clears the active area of the fin mask layer 36 so that silicon only is in the area where the source and drain regions are to be formed. A top view of this process is illustrated in FIG. 7 .
- FIG. 7 A cross-sectional side view along lines AA′ through a center of the dummy gate 44 is illustrated in FIG. 7 .
- FIG. 8 A cross-sectional side view along lines BB′ with the portions 37 of the fin mask layer 36 removed is illustrated in FIG. 8 .
- FIG. 10 a cross-sectional side view along lines CC′ through the dummy gate 44 is illustrated in FIG. 10 .
- Sidewall spacers 50 are formed on the dummy gate 44 at Block 212 , as illustrated in 11 .
- the sidwewall spacers 44 are silicon nitride, for example, and protect the dummy gate 44 during formation of the source and drain regions.
- Upper portions of the semiconductor layer 34 on opposite sides of the dummy gate 44 are removed at Block 214 to define source and drain recesses 52 , 54 .
- the recesses 52 , 54 are optional, but they provide better strain in the channel since the amount of material in front of the channel is increased.
- Source and drain regions 62 , 64 are formed at Block 216 in the source and drain recesses 52 , 54 .
- a selective epitaxial growth/deposition process is used to form the raised source and drain regions 62 , 64 .
- the raised source/drain regions 62 , 64 typically comprise epitaxially grown silicon or silicon germanium, for example. In the illustrated embodiment, the raised source/drain regions 62 , 64 are epitaxially grown silicon germanium.
- Removing the portions 37 of the fin mask layer 36 that extend outwardly from the dummy gate 44 advantageously allows the raised source and drain regions 62 , 64 to be more easily formed.
- the raised source and drain regions 62 , 64 may now be formed similar to bulk with comparable quality and control. This helps to enable stain techniques, as readily appreciated by those skilled in the art. Dopant drive-in (i.e., anneal) of the raised source and drain regions 62 , 64 without the fins in place also allows for better source and drain extension overlap control.
- a dielectric layer 66 is deposited, as illustrated in FIG. 13 .
- a chemical mechanical planning (CMP) is then performed so that an upper surface of the dielectric layer 66 is coplanar with an upper surface of the dummy gate mask layer 46 .
- FIG. 13 A top view after deposition and CMP of the dielectric layer 66 is illustrated in FIG. 13 .
- a cross-sectional side view along lines AA′ through a center of the dummy gate 44 is illustrated in FIG. 14 .
- a cross-sectional side view along lines BB′ through the dummy gate 44 is illustrated in FIG. 15 .
- the dummy gate mask layer 46 and the dummy gate 44 are removed at Block 218 and the underlying fin mask layer 36 is used to define a plurality of fins 70 in the semiconductor layer 34 , as illustrated in FIG. 17 .
- a top view of the fins 70 underlying the fin mask layer 36 is illustrated in FIG. 16 .
- a cross-sectional side view along lines AA′ through a center of the fins 70 is illustrated in FIG. 17 .
- a cross-sectional side view along lines CC′ through the fins 70 is illustrated in FIG. 18 .
- the fin mask layer 36 may optionally be removed at Block 220 , as illustrated in FIG. 19 .
- a gate 80 is formed over the plurality of fins 70 at Block 222 .
- the gate 80 includes a polysilicon layer 82 on a dielectric layer 84 .
- the method ends at Block 224 .
- a resulting semiconductor device includes a semiconductor layer 34 , a plurality of semiconductor fins 70 extending upwardly from the semiconductor layer and being spaced apart along the semiconductor layer, with each semiconductor fin having opposing first and second ends.
- a fin mask layer 36 is on the plurality of semiconductor fins 70 .
- the fin mask layer 36 includes a plurality of spaced apart fin mask sections, with each fin mask section on a respective semiconductor fin 70 .
- a gate 80 overlies the plurality of semiconductor fins 70 and the fin mask layer 36 , and has a width aligned with the opposing first and second ends of the plurality of semiconductor fins, as best illustrated by the top view in FIG. 16 .
- Source and drain regions 62 , 64 are on opposite sides of the gate 80 .
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
- Thin Film Transistor (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
Description
- The present invention relates to a method of making electronic devices, and more particularly, to a method of making semiconductor devices.
- Semiconductor device technologies continue to evolve, providing higher chip density and operating frequencies. Fin-type field-effect transistors (FinFETs) are one type of transistor technology that is currently used to help provide desired device scaling while maintaining appropriate power consumption budgets.
- A fin-type field effect transistor is a transistor that is formed with a fin of material. A fin is a relatively narrow width and relatively tall height structure that protrudes from the top surface of a semiconductor layer. The fin width is intentionally kept small to limit the short channel effect.
- In a conventional FinFET, a gate conductor is positioned on the top surface of the semiconductor layer and over a portion of the fin. The gate conductor runs parallel to the top of the semiconductor layer and is perpendicular to the fin length such that the gate conductor intersects a portion of the fin. An insulator (e.g., gate oxide) separates the gate conductor from the fin. Further, the region of the fin that is positioned below the gate conductor defines a semiconductor channel region. The FinFET structure can include multiple fins, in which case the gate conductor would wrap around, as well as fill in, the space between these fins.
- The fins extend across the active area of the semiconductor layer into where the raised source/drain regions are to be formed. A selective epitaxial growth/deposition process is used to form the raised source/drain regions. The raised source/drain regions typically comprise epitaxially grown silicon (Si) or silicon germanium (SiGe), for example.
- More particularly, epitaxially growing Si and SiGe facets may not form a rectangular profile on a silicon substrate having a (001) crystallographic orientation with a notch aligned in a <110> direction. Facets of the fin structure may exhibit a diamond shaped profile, which often occurs in conventional processing. This makes it difficult for source/drain extension formations since diamond shaped epitaxy is difficult to drive the dopants in the channel for a good overlap.
- One approach to form raised source/drain regions is disclosed in U.S. Pat. No. 8,310,013, which uses a damascene process to form the facets of the fin structure, i.e., the raised source/drain regions of the FinFET. The damascene process can be utilized to form unique and/or arbitrary profiles of the fin structure including the facets. The damascene process can utilize a capping layer that is patterned to define a desired facet profile. The capping layer can provide improved profile control. For example, the facets may be formed having a rectangular profile. Nonetheless, there is still a need for other approaches to form raised source/drain regions for a FinFET.
- A method of making a semiconductor device includes forming a fin mask layer on a semiconductor layer, forming a dummy gate over the fin mask layer, and forming source and drain regions on opposite sides of the dummy gate. The dummy gate may be removed and the underlying fin mask layer may then be used to define a plurality of fins in the semiconductor layer. A gate is formed over the plurality of fins.
- Forming the dummy gate may comprise forming the dummy gate so that portions of the fin mask layer extend outwardly therefrom. The method may further comprise forming a dummy gate mask layer over the dummy gate, and removing the portions of the fin mask layer that extend outwardly from the dummy gate using the dummy gate mask layer.
- Forming the source and drain regions may comprise forming raised source and drain regions. Removing the portions of the fin mask layer that extend outwardly from the dummy gate advantageously allows the raised source and drain regions to be more easily formed. With the fins removed from outside of the gate, the raised source and drain regions may be formed similar to bulk with comparable quality and control. This helps to enable stain techniques, such as silicon-germanium and silicon-carbon. Dopant drive-in (i.e., anneal) of the raised source and drain regions without the fins in place also allows for better source and drain extension overlap control.
- The method may further comprise removing upper portions of the semiconductor layer on opposite sides of the dummy gate to define source and drain recesses, with the source and drain regions being formed in the respective source and drain recesses.
- Forming the source and drain regions may comprise forming the source and drain regions of a different material than the semiconductor layer. Forming the dummy gate may comprise forming an oxide layer and a polysilicon layer thereover.
- The method may further comprise forming sidewall spacers on the dummy gate. The method may further comprise optionally removing the underlying fin mask layer before forming the gate.
- A semiconductor device may include a semiconductor layer, a plurality of semiconductor fins extending upwardly from the semiconductor layer and being spaced apart along the semiconductor layer, with each semiconductor fin having opposing first and second ends. A fin mask layer may be on the plurality of semiconductor fins. A gate may overlie the plurality of semiconductor fins and the fin mask layer, and have a width aligned with the opposing first and second ends of the plurality of semiconductor fins. Source and drain regions may be on opposite sides of the gate.
-
FIG. 1 is a flowchart illustrating a method for making a semiconductor device in accordance with the present embodiment. -
FIGS. 2 and 3 are top and cross-sectional side views showing formation of a fin mask layer on a semiconductor layer in accordance with the present embodiment. -
FIGS. 4 , 5 and 6 are top and cross-sectional side views showing formation of a dummy gate over a portion of the fin mask layer fin shown inFIG. 2 . -
FIGS. 7 , 8, 9 and 10 are top and cross-sectional side views showing removal of the portions of the fin mask layer that extend outwardly from the dummy gate shown inFIG. 4 . -
FIG. 11 is a cross-sectional side view showing sidewall spacers added to the dummy gate shown inFIG. 10 , and the formation of source and drain recesses. -
FIG. 12 is a cross-sectional side view showing raised source and drain regions formed in the source and drain recesses shown inFIG. 11 . -
FIGS. 13 , 14 and 15 are top and cross-sectional side views showing dielectric deposition and chemical mechanical planning (CMP) after forming the source and drain regions shown inFIG. 11 . -
FIGS. 16 , 17 and 18 are top and cross-sectional side views showing formation of the fins in the semiconductor layer using the fin mask layer shown inFIGS. 13 , 14 and 15. -
FIG. 19 is a cross-sectional side view showing removal of the fin mask layer from the fin shown inFIG. 17 . -
FIGS. 20 and 21 are cross-sectional side views showing the gate formed over the fins shown inFIGS. 17 and 18 . - The present embodiments will now be described more fully hereinafter with reference to the accompanying drawings, in which preferred embodiments are shown. The embodiments may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the disclosure to those skilled in the art. Like numbers refer to like elements throughout.
- A method of making a semiconductor device will now be discussed in reference to the flowchart 100 in
FIG. 1 and to the process flow illustrated inFIGS. 2-11 . As will be discussed in greater detail below, the fins are removed from outside of the gate so that the raised source and drain regions may be more easily formed. This helps to enable stain techniques, such as silicon-germanium and silicon-carbon. Dopant drive-in (i.e., anneal) of the raised source and drain regions without the fins in place also allows for better overlap control. - Referring initially to the
flowchart 200 inFIG. 1 and to the process flow illustrated inFIGS. 2 and 3 , the method includes, from the start (Block 202), forming afin mask layer 36 on asemiconductor layer 34 atBlock 204. The illustrated process flow includes forming thefin mask layer 36 across an active area of thesemiconductor layer 34. - A top view of the
fin mask layer 36 on thesemiconductor layer 34 is illustrated inFIG. 2 , and a cross-sectional side view along line AA′ is illustrated inFIG. 3 . The illustratedsemiconductor layer 34 is on adielectric layer 32 and is configured as a semiconductor on insulator (SOI). Thedielectric layer 32 is on asemiconductor layer 30. As an example, the semiconductor layers 30 and 34 are silicon, thedielectric layer 32 is a silicon dioxide or silicon oxide, and thefin mask layer 36 is silicon nitride. - A
dummy gate 44 is formed over a portion of thefin mask layer 36 atBlock 206 so thatportions 37 of the fin mask layer extend outwardly therefrom, as illustrated inFIG. 4 . Thedummy gate 44 is polysilicon, for example, and surrounds the upper and side surfaces of thefin mask layer 36. Adielectric layer 42 is between thefin mask layer 36 and thedummy gate 44. A dummygate mask layer 46 is then formed over thedummy gate 44 atBlock 208. A top view of the dummygate mask layer 46 anddummy gate 44 over a portion of thefin mask layer 36 is illustrated inFIG. 4 . - A cross-sectional side view along lines AA′ through a center of the
dummy gate 44 is illustrated inFIG. 5 . A cross-sectional side view along lines BB′ through theportions 37 of thefin mask layer 36 that extend outwardly from thedummy gate 44 is illustrated inFIG. 6 . The dummygate mask layer 46 is polysilicon, and thedielectric layer 42 is silicon dioxide, for example. - The
portions 37 of thefin mask layer 36 that extend outwardly from the dummy gate 40 are removed atBlock 210 using the dummygate mask layer 46, as illustrated inFIG. 7 . A reactive ion etching (RIE) process clears the active area of thefin mask layer 36 so that silicon only is in the area where the source and drain regions are to be formed. A top view of this process is illustrated inFIG. 7 . - A cross-sectional side view along lines AA′ through a center of the
dummy gate 44 is illustrated inFIG. 7 . A cross-sectional side view along lines BB′ with theportions 37 of thefin mask layer 36 removed is illustrated inFIG. 8 . Also, a cross-sectional side view along lines CC′ through thedummy gate 44 is illustrated inFIG. 10 . -
Sidewall spacers 50 are formed on thedummy gate 44 atBlock 212, as illustrated in 11. The sidwewall spacers 44 are silicon nitride, for example, and protect thedummy gate 44 during formation of the source and drain regions. Upper portions of thesemiconductor layer 34 on opposite sides of thedummy gate 44 are removed atBlock 214 to define source and drain recesses 52, 54. The 52, 54 are optional, but they provide better strain in the channel since the amount of material in front of the channel is increased.recesses - Source and
62, 64 are formed atdrain regions Block 216 in the source and drain recesses 52, 54. A selective epitaxial growth/deposition process is used to form the raised source and drain 62, 64. The raised source/regions 62, 64 typically comprise epitaxially grown silicon or silicon germanium, for example. In the illustrated embodiment, the raised source/drain regions 62, 64 are epitaxially grown silicon germanium.drain regions - Removing the
portions 37 of thefin mask layer 36 that extend outwardly from thedummy gate 44 advantageously allows the raised source and drain 62, 64 to be more easily formed. The raised source and drainregions 62, 64 may now be formed similar to bulk with comparable quality and control. This helps to enable stain techniques, as readily appreciated by those skilled in the art. Dopant drive-in (i.e., anneal) of the raised source and drainregions 62, 64 without the fins in place also allows for better source and drain extension overlap control.regions - After the raised source and drain
62, 64 have been formed, aregions dielectric layer 66 is deposited, as illustrated inFIG. 13 . A chemical mechanical planning (CMP) is then performed so that an upper surface of thedielectric layer 66 is coplanar with an upper surface of the dummygate mask layer 46. - A top view after deposition and CMP of the
dielectric layer 66 is illustrated inFIG. 13 . A cross-sectional side view along lines AA′ through a center of thedummy gate 44 is illustrated inFIG. 14 . Also, a cross-sectional side view along lines BB′ through thedummy gate 44 is illustrated inFIG. 15 . - The dummy
gate mask layer 46 and thedummy gate 44 are removed atBlock 218 and the underlyingfin mask layer 36 is used to define a plurality offins 70 in thesemiconductor layer 34, as illustrated inFIG. 17 . A top view of thefins 70 underlying thefin mask layer 36 is illustrated inFIG. 16 . A cross-sectional side view along lines AA′ through a center of thefins 70 is illustrated inFIG. 17 . Also, a cross-sectional side view along lines CC′ through thefins 70 is illustrated inFIG. 18 . Thefin mask layer 36 may optionally be removed atBlock 220, as illustrated inFIG. 19 . - A
gate 80 is formed over the plurality offins 70 at Block 222. Thegate 80 includes apolysilicon layer 82 on adielectric layer 84. The method ends atBlock 224. - After completion of the above described process flow, a resulting semiconductor device, as best illustrated in
FIGS. 20 and 21 , includes asemiconductor layer 34, a plurality ofsemiconductor fins 70 extending upwardly from the semiconductor layer and being spaced apart along the semiconductor layer, with each semiconductor fin having opposing first and second ends. Afin mask layer 36 is on the plurality ofsemiconductor fins 70. Thefin mask layer 36 includes a plurality of spaced apart fin mask sections, with each fin mask section on arespective semiconductor fin 70. Agate 80 overlies the plurality ofsemiconductor fins 70 and thefin mask layer 36, and has a width aligned with the opposing first and second ends of the plurality of semiconductor fins, as best illustrated by the top view inFIG. 16 . Source and 62, 64 are on opposite sides of thedrain regions gate 80. - Many modifications and other embodiments will come to the mind of one skilled in the art having the benefit of the teachings presented in the foregoing descriptions and the associated drawings. Therefore, it is understood that the disclosure is not to be limited to the specific embodiments disclosed, and that modifications and embodiments are intended to be included within the scope of the appended claims.
Claims (21)
Priority Applications (5)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/906,789 US20140353716A1 (en) | 2013-05-31 | 2013-05-31 | Method of making a semiconductor device using a dummy gate |
| US14/976,781 US9905662B2 (en) | 2013-05-31 | 2015-12-21 | Method of making a semiconductor device using a dummy gate |
| US15/331,714 US9991351B2 (en) | 2013-05-31 | 2016-10-21 | Method of making a semiconductor device using a dummy gate |
| US15/979,326 US20180261674A1 (en) | 2013-05-31 | 2018-05-14 | Method of making a semiconductor device using a dummy gate |
| US18/068,718 US12408368B2 (en) | 2013-05-31 | 2022-12-20 | Method of making a semiconductor device using a dummy gate |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/906,789 US20140353716A1 (en) | 2013-05-31 | 2013-05-31 | Method of making a semiconductor device using a dummy gate |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/976,781 Division US9905662B2 (en) | 2013-05-31 | 2015-12-21 | Method of making a semiconductor device using a dummy gate |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20140353716A1 true US20140353716A1 (en) | 2014-12-04 |
Family
ID=51984155
Family Applications (5)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/906,789 Abandoned US20140353716A1 (en) | 2013-05-31 | 2013-05-31 | Method of making a semiconductor device using a dummy gate |
| US14/976,781 Active 2033-09-28 US9905662B2 (en) | 2013-05-31 | 2015-12-21 | Method of making a semiconductor device using a dummy gate |
| US15/331,714 Active 2033-07-17 US9991351B2 (en) | 2013-05-31 | 2016-10-21 | Method of making a semiconductor device using a dummy gate |
| US15/979,326 Abandoned US20180261674A1 (en) | 2013-05-31 | 2018-05-14 | Method of making a semiconductor device using a dummy gate |
| US18/068,718 Active 2033-09-24 US12408368B2 (en) | 2013-05-31 | 2022-12-20 | Method of making a semiconductor device using a dummy gate |
Family Applications After (4)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/976,781 Active 2033-09-28 US9905662B2 (en) | 2013-05-31 | 2015-12-21 | Method of making a semiconductor device using a dummy gate |
| US15/331,714 Active 2033-07-17 US9991351B2 (en) | 2013-05-31 | 2016-10-21 | Method of making a semiconductor device using a dummy gate |
| US15/979,326 Abandoned US20180261674A1 (en) | 2013-05-31 | 2018-05-14 | Method of making a semiconductor device using a dummy gate |
| US18/068,718 Active 2033-09-24 US12408368B2 (en) | 2013-05-31 | 2022-12-20 | Method of making a semiconductor device using a dummy gate |
Country Status (1)
| Country | Link |
|---|---|
| US (5) | US20140353716A1 (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20180261674A1 (en) * | 2013-05-31 | 2018-09-13 | Stmicroelectronics, Inc. | Method of making a semiconductor device using a dummy gate |
Family Cites Families (23)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7358121B2 (en) | 2002-08-23 | 2008-04-15 | Intel Corporation | Tri-gate devices and methods of fabrication |
| WO2004073044A2 (en) | 2003-02-13 | 2004-08-26 | Massachusetts Institute Of Technology | Finfet device and method to make same |
| US7268058B2 (en) | 2004-01-16 | 2007-09-11 | Intel Corporation | Tri-gate transistors and methods to fabricate same |
| KR100598099B1 (en) * | 2004-02-24 | 2006-07-07 | 삼성전자주식회사 | Vertical channel fin field effect transistor with damascene gate and method of manufacturing same |
| US7002209B2 (en) | 2004-05-21 | 2006-02-21 | International Business Machines Corporation | MOSFET structure with high mechanical stress in the channel |
| KR100555567B1 (en) | 2004-07-30 | 2006-03-03 | 삼성전자주식회사 | Method of manufacturing multi-crosslink channel transistor |
| US7393733B2 (en) | 2004-12-01 | 2008-07-01 | Amberwave Systems Corporation | Methods of forming hybrid fin field-effect transistor structures |
| US7288802B2 (en) | 2005-07-27 | 2007-10-30 | International Business Machines Corporation | Virtual body-contacted trigate |
| US20070287256A1 (en) | 2006-06-07 | 2007-12-13 | International Business Machines Corporation | Contact scheme for FINFET structures with multiple FINs |
| US20080135949A1 (en) | 2006-12-08 | 2008-06-12 | Agency For Science, Technology And Research | Stacked silicon-germanium nanowire structure and method of forming the same |
| US7511344B2 (en) | 2007-01-17 | 2009-03-31 | International Business Machines Corporation | Field effect transistor |
| US8518767B2 (en) | 2007-02-28 | 2013-08-27 | International Business Machines Corporation | FinFET with reduced gate to fin overlay sensitivity |
| US7923337B2 (en) | 2007-06-20 | 2011-04-12 | International Business Machines Corporation | Fin field effect transistor devices with self-aligned source and drain regions |
| US7727830B2 (en) | 2007-12-31 | 2010-06-01 | Intel Corporation | Fabrication of germanium nanowire transistors |
| US8362568B2 (en) | 2009-08-28 | 2013-01-29 | International Business Machines Corporation | Recessed contact for multi-gate FET optimizing series resistance |
| US8232627B2 (en) | 2009-09-21 | 2012-07-31 | International Business Machines Corporation | Integrated circuit device with series-connected field effect transistors and integrated voltage equalization and method of forming the device |
| US8310013B2 (en) | 2010-02-11 | 2012-11-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabricating a FinFET device |
| US8753942B2 (en) | 2010-12-01 | 2014-06-17 | Intel Corporation | Silicon and silicon germanium nanowire structures |
| FR2973566A1 (en) | 2011-04-01 | 2012-10-05 | St Microelectronics Crolles 2 | METHOD OF FORMING AN EPITAXIC LAYER, ESPECIALLY ON SOURCE REGIONS AND TOTAL DEPLETIONAL TRANSISTOR DRAIN |
| US8900973B2 (en) | 2011-08-30 | 2014-12-02 | International Business Machines Corporation | Method to enable compressively strained pFET channel in a FinFET structure by implant and thermal diffusion |
| US8445334B1 (en) | 2011-12-20 | 2013-05-21 | International Business Machines Corporation | SOI FinFET with recessed merged Fins and liner for enhanced stress coupling |
| CN102832133B (en) | 2012-08-29 | 2014-12-03 | 北京大学 | Method for preparing independent bigrid FinFET (Fin Field Effect Transistor) on bulk silicon |
| US20140353716A1 (en) * | 2013-05-31 | 2014-12-04 | Stmicroelectronics, Inc | Method of making a semiconductor device using a dummy gate |
-
2013
- 2013-05-31 US US13/906,789 patent/US20140353716A1/en not_active Abandoned
-
2015
- 2015-12-21 US US14/976,781 patent/US9905662B2/en active Active
-
2016
- 2016-10-21 US US15/331,714 patent/US9991351B2/en active Active
-
2018
- 2018-05-14 US US15/979,326 patent/US20180261674A1/en not_active Abandoned
-
2022
- 2022-12-20 US US18/068,718 patent/US12408368B2/en active Active
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20180261674A1 (en) * | 2013-05-31 | 2018-09-13 | Stmicroelectronics, Inc. | Method of making a semiconductor device using a dummy gate |
| US20230121119A1 (en) * | 2013-05-31 | 2023-04-20 | Bell Semiconductor, Llc | Method of making a semiconductor device using a dummy gate |
| US12408368B2 (en) * | 2013-05-31 | 2025-09-02 | Bell Semiconductor, Llc | Method of making a semiconductor device using a dummy gate |
Also Published As
| Publication number | Publication date |
|---|---|
| US9905662B2 (en) | 2018-02-27 |
| US20160104772A1 (en) | 2016-04-14 |
| US20170040427A1 (en) | 2017-02-09 |
| US9991351B2 (en) | 2018-06-05 |
| US20180261674A1 (en) | 2018-09-13 |
| US20230121119A1 (en) | 2023-04-20 |
| US12408368B2 (en) | 2025-09-02 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10170375B2 (en) | FinFET devices with unique fin shape and the fabrication thereof | |
| US8674447B2 (en) | Transistor with improved sigma-shaped embedded stressor and method of formation | |
| US8673718B2 (en) | Methods of forming FinFET devices with alternative channel materials | |
| US9306019B2 (en) | Integrated circuits with nanowires and methods of manufacturing the same | |
| US9337193B2 (en) | Semiconductor device with epitaxial structures | |
| US10411120B2 (en) | Self-aligned inner-spacer replacement process using implantation | |
| US20110291188A1 (en) | Strained finfet | |
| US9929253B2 (en) | Method for making a semiconductor device with sidewal spacers for confinig epitaxial growth | |
| US20130037869A1 (en) | Semiconductor device and manufacturing method of semiconductor device | |
| US9385234B2 (en) | FinFETs with strained well regions | |
| US8963206B2 (en) | Method for increasing fin density | |
| US10453920B2 (en) | Techniques for forming finFET transistors with same fin pitch and different source/drain epitaxy configurations | |
| US12408368B2 (en) | Method of making a semiconductor device using a dummy gate | |
| US9911601B2 (en) | Epitaxial silicon germanium fin formation using sacrificial silicon fin templates | |
| US9082788B2 (en) | Method of making a semiconductor device including an all around gate | |
| US9324868B2 (en) | Epitaxial growth of silicon for FinFETS with non-rectangular cross-sections | |
| US9252215B2 (en) | Constrained epitaxial source/drain regions on semiconductor-on-insulator finFET device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: STMICROELECTRONICS, INC., TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LOUBET, NICOLAS;KHARE, PRASANNA;SIGNING DATES FROM 20130528 TO 20130529;REEL/FRAME:030524/0318 |
|
| STCB | Information on status: application discontinuation |
Free format text: EXPRESSLY ABANDONED -- DURING EXAMINATION |
|
| AS | Assignment |
Owner name: STMICROELECTRONICS INTERNATIONAL N.V., SWITZERLAND Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:STMICROELECTRONICS, INC.;REEL/FRAME:057791/0514 Effective date: 20211007 |
|
| AS | Assignment |
Owner name: BELL SEMICONDUCTOR, LLC, PENNSYLVANIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:STMICROELECTRONICS INTERNATIONAL N.V.;REEL/FRAME:058298/0235 Effective date: 20211016 |