US20130234124A1 - Thin-film transistor substrate, method of manufacturing the same, and display device including the same - Google Patents
Thin-film transistor substrate, method of manufacturing the same, and display device including the same Download PDFInfo
- Publication number
- US20130234124A1 US20130234124A1 US13/871,368 US201313871368A US2013234124A1 US 20130234124 A1 US20130234124 A1 US 20130234124A1 US 201313871368 A US201313871368 A US 201313871368A US 2013234124 A1 US2013234124 A1 US 2013234124A1
- Authority
- US
- United States
- Prior art keywords
- oxide semiconductor
- electrode
- semiconductor pattern
- pixel electrode
- tft substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 100
- 239000010409 thin film Substances 0.000 title claims abstract description 9
- 238000004519 manufacturing process Methods 0.000 title abstract description 19
- 239000004065 semiconductor Substances 0.000 claims abstract description 127
- 239000010408 film Substances 0.000 claims description 50
- 239000000463 material Substances 0.000 claims description 20
- 238000002161 passivation Methods 0.000 claims description 13
- 239000007789 gas Substances 0.000 claims description 7
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 claims description 6
- 239000001257 hydrogen Substances 0.000 claims description 6
- 229910052739 hydrogen Inorganic materials 0.000 claims description 6
- 239000004973 liquid crystal related substance Substances 0.000 claims description 4
- 239000010410 layer Substances 0.000 description 127
- 238000000034 method Methods 0.000 description 25
- 230000008569 process Effects 0.000 description 21
- 238000003860 storage Methods 0.000 description 21
- 238000009832 plasma treatment Methods 0.000 description 12
- 229910052751 metal Inorganic materials 0.000 description 11
- 239000002184 metal Substances 0.000 description 11
- 239000011651 chromium Substances 0.000 description 7
- -1 GaSnO Inorganic materials 0.000 description 6
- 229910021417 amorphous silicon Inorganic materials 0.000 description 5
- 239000003990 capacitor Substances 0.000 description 5
- 238000005229 chemical vapour deposition Methods 0.000 description 5
- 238000005530 etching Methods 0.000 description 5
- 239000010936 titanium Substances 0.000 description 5
- 239000010949 copper Substances 0.000 description 4
- 238000000206 photolithography Methods 0.000 description 4
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 3
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 3
- 230000008859 change Effects 0.000 description 3
- 229910052804 chromium Inorganic materials 0.000 description 3
- 239000011810 insulating material Substances 0.000 description 3
- 239000011368 organic material Substances 0.000 description 3
- 239000001301 oxygen Substances 0.000 description 3
- 229910052760 oxygen Inorganic materials 0.000 description 3
- 230000000704 physical effect Effects 0.000 description 3
- 229910052814 silicon oxide Inorganic materials 0.000 description 3
- 238000004544 sputter deposition Methods 0.000 description 3
- 229910052719 titanium Inorganic materials 0.000 description 3
- 229910000838 Al alloy Inorganic materials 0.000 description 2
- 229910016570 AlCu Inorganic materials 0.000 description 2
- 229910005265 GaInZnO Inorganic materials 0.000 description 2
- 229910005555 GaZnO Inorganic materials 0.000 description 2
- 229910001182 Mo alloy Inorganic materials 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 2
- 229910007717 ZnSnO Inorganic materials 0.000 description 2
- 238000004380 ashing Methods 0.000 description 2
- UMIVXZPTRXBADB-UHFFFAOYSA-N benzocyclobutene Chemical compound C1=CC=C2CCC2=C1 UMIVXZPTRXBADB-UHFFFAOYSA-N 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 239000004020 conductor Substances 0.000 description 2
- 239000012535 impurity Substances 0.000 description 2
- 238000002347 injection Methods 0.000 description 2
- 239000007924 injection Substances 0.000 description 2
- 239000011159 matrix material Substances 0.000 description 2
- 229910052750 molybdenum Inorganic materials 0.000 description 2
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 2
- 239000003870 refractory metal Substances 0.000 description 2
- 230000004044 response Effects 0.000 description 2
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 2
- 239000002356 single layer Substances 0.000 description 2
- 229910052715 tantalum Inorganic materials 0.000 description 2
- XLOMVQKBTHCTTD-UHFFFAOYSA-N zinc oxide Inorganic materials [Zn]=O XLOMVQKBTHCTTD-UHFFFAOYSA-N 0.000 description 2
- 239000011787 zinc oxide Substances 0.000 description 2
- 229910001316 Ag alloy Inorganic materials 0.000 description 1
- VYZAMTAEIAYCRO-UHFFFAOYSA-N Chromium Chemical compound [Cr] VYZAMTAEIAYCRO-UHFFFAOYSA-N 0.000 description 1
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 229910000599 Cr alloy Inorganic materials 0.000 description 1
- 229910000881 Cu alloy Inorganic materials 0.000 description 1
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 1
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 1
- 206010034972 Photosensitivity reaction Diseases 0.000 description 1
- 239000004642 Polyimide Substances 0.000 description 1
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 1
- 229910001362 Ta alloys Inorganic materials 0.000 description 1
- 229910001069 Ti alloy Inorganic materials 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- 206010047571 Visual impairment Diseases 0.000 description 1
- NIXOWILDQLNWCW-UHFFFAOYSA-N acrylic acid group Chemical group C(C=C)(=O)O NIXOWILDQLNWCW-UHFFFAOYSA-N 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 229910052729 chemical element Inorganic materials 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 230000001934 delay Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 229910052733 gallium Inorganic materials 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 229910052735 hafnium Inorganic materials 0.000 description 1
- VBJZVLUMGGDVMO-UHFFFAOYSA-N hafnium atom Chemical compound [Hf] VBJZVLUMGGDVMO-UHFFFAOYSA-N 0.000 description 1
- 229910052738 indium Inorganic materials 0.000 description 1
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 description 1
- AMGQUBHHOARCQH-UHFFFAOYSA-N indium;oxotin Chemical compound [In].[Sn]=O AMGQUBHHOARCQH-UHFFFAOYSA-N 0.000 description 1
- 229910010272 inorganic material Inorganic materials 0.000 description 1
- 239000011147 inorganic material Substances 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 239000011733 molybdenum Substances 0.000 description 1
- 230000000737 periodic effect Effects 0.000 description 1
- 229920002120 photoresistant polymer Polymers 0.000 description 1
- 230000036211 photosensitivity Effects 0.000 description 1
- 239000004033 plastic Substances 0.000 description 1
- 229920001721 polyimide Polymers 0.000 description 1
- 229910021332 silicide Inorganic materials 0.000 description 1
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 1
- 229910052709 silver Inorganic materials 0.000 description 1
- 239000004332 silver Substances 0.000 description 1
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 1
- JBQYATWDVHIOAR-UHFFFAOYSA-N tellanylidenegermanium Chemical compound [Te]=[Ge] JBQYATWDVHIOAR-UHFFFAOYSA-N 0.000 description 1
- 238000000427 thin-film deposition Methods 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
- 238000002834 transmittance Methods 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
- YVTHLONGBIQYBO-UHFFFAOYSA-N zinc indium(3+) oxygen(2-) Chemical compound [O--].[Zn++].[In+3] YVTHLONGBIQYBO-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H01L29/78693—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
- H10D86/60—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs wherein the TFTs are in active matrices
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1343—Electrodes
-
- H01L51/5203—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/674—Thin-film transistors [TFT] characterised by the active materials
- H10D30/6755—Oxide semiconductors, e.g. zinc oxide, copper aluminium oxide or cadmium stannate
- H10D30/6756—Amorphous oxide semiconductors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/01—Manufacture or treatment
- H10D86/021—Manufacture or treatment of multiple TFTs
- H10D86/0231—Manufacture or treatment of multiple TFTs using masks, e.g. half-tone masks
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
- H10D86/421—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs having a particular composition, shape or crystalline structure of the active layer
- H10D86/423—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs having a particular composition, shape or crystalline structure of the active layer comprising semiconductor materials not belonging to the Group IV, e.g. InGaZnO
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K50/00—Organic light-emitting devices
- H10K50/80—Constructional details
- H10K50/805—Electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/10—OLED displays
- H10K59/12—Active-matrix OLED [AMOLED] displays
- H10K59/121—Active-matrix OLED [AMOLED] displays characterised by the geometry or disposition of pixel elements
- H10K59/1213—Active-matrix OLED [AMOLED] displays characterised by the geometry or disposition of pixel elements the pixel elements being TFTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/10—OLED displays
- H10K59/12—Active-matrix OLED [AMOLED] displays
- H10K59/123—Connection of the pixel electrodes to the thin film transistors [TFT]
Definitions
- the present invention relates to a thin-film transistor (TFT) substrate, and more particularly, to a TFT, a method of manufacturing the same, and a display device including the same.
- TFT thin-film transistor
- LCDs which are one example of display devices
- TFT thin-film transistor
- photolithographic methods may be used to form these wirings.
- component materials are stacked and then patterned by a mask process.
- photolithography involves a plurality of process steps including thin film deposition, photoresist coating, mask alignment, exposure, development, etching, and stripping.
- photolithography increases processing time and product costs.
- TFT thin-film transistor
- aspects of the present invention provide a TFT substrate manufactured by using a reduced number of masks.
- aspects of the present invention also provide a method of manufacturing a TFT substrate by using a reduced number of masks.
- aspects of the present invention also provide a display device including a TFT substrate which is manufactured by using a reduced number of masks.
- a TFT substrate including a gate electrode formed on a substrate, a gate insulating layer formed on the gate electrode, an oxide semiconductor pattern formed on the gate insulating layer, a source electrode fainted on the oxide semiconductor pattern, a drain electrode formed on the oxide semiconductor pattern to face the source electrode, and a pixel electrode formed on the gate insulating layer.
- a method of manufacturing a TFT substrate includes forming a gate electrode on a substrate, fanning a gate insulating layer on the gate electrode, forming an oxide semiconductor pattern on the gate insulating layer, forming a source electrode and a drain electrode on the oxide semiconductor pattern to face each other, and forming a pixel electrode on the gate insulating layer to extend from the oxide semiconductor pattern.
- a display device including a TFT substrate including a gate electrode which is formed on a substrate, a gate insulating layer which is formed on the gate electrode, an oxide semiconductor pattern which is formed on the gate insulating layer, a source electrode which is formed on the oxide semiconductor pattern, a drain electrode which is formed on the oxide semiconductor pattern and is separated from the source electrode, a pixel electrode which is formed on the gate insulating layer and extends from the oxide semiconductor pattern, and a common electrode facing the pixel electrode.
- a method of manufacturing a TFT substrate includes forming a gate electrode on a substrate, forming a gate insulating layer on the gate electrode, forming an oxide semiconductor pattern on the gate insulating layer, forming a source electrode and a drain electrode on the oxide semiconductor pattern facing each other, and forming a pixel electrode on the gate insulating layer.
- FIG. 1 is a layout view of a thin-film transistor (TFT) substrate according to an exemplary embodiment of the present invention
- FIG. 2 is a cross-sectional view of the TFT substrate taken along the line I-I′ of FIG. 1 ;
- FIG. 3 is a flowchart illustrating a method of manufacturing a TFT substrate according to an exemplary embodiment of the present invention
- FIG. 4 is a layout view illustrating a method of manufacturing the TFT substrate illustrated in FIG. 3 according to an exemplary embodiment of the present invention
- FIG. 5 is a cross-sectional view of the TFT substrate taken along the II-II of FIG. 4 ;
- FIG. 6 is a layout view illustrating a method of manufacturing the TFT substrate illustrated in FIG. 3 according to an exemplary embodiment of the present invention
- FIGS. 7 through 14 are cross-sectional views of the TFT substrate taken along the line of FIG. 6 ;
- FIG. 15 is a plan view of a pixel included in an organic light-emitting diode (OLED) display device according to an exemplary embodiment of the present invention.
- OLED organic light-emitting diode
- FIG. 16 is a cross-sectional view of the pixel taken along the line IV-IV′ of FIG. 15 ;
- FIG. 17 is a cross-sectional view of a display device according to an exemplary embodiment of the present invention.
- FIG. 18 is a layout view of a TFT substrate according to an exemplary embodiment of the present invention.
- FIG. 19 is a cross-sectional view of the TFT substrate taken along the line IV-IV′ of FIG. 18 ;
- FIGS. 20 , 22 and 25 are layout views sequentially illustrating a method of manufacturing a TFT substrate according to an exemplary embodiment of the present invention
- FIG. 21 is a cross-sectional view of the TFT substrate taken along the V-V′ of FIG. 20 ;
- FIGS. 23 and 24 are cross-sectional views of the TFT substrate taken along the line VI-VI′ of FIG. 22 ;
- FIGS. 26 through 29 are cross-sectional views of the TFT substrate taken along the line VII-VII′ of FIG. 25 .
- TFT thin-film transistor
- FIG. 1 is a layout view of a TFT substrate according to an exemplary embodiment of the present invention.
- FIG. 2 is a cross-sectional view of the TFT substrate taken along the line I-I′ of FIG. 1 .
- the TFT substrate according to an exemplary embodiment may include a gate wiring, a gate insulating layer 30 , an oxide semiconductor pattern 46 , oxide semiconductor protection film patterns 55 and 56 , a data wiring, a passivation film 71 , and a pixel electrode 82 which are formed on a substrate 10 .
- the substrate 10 may be made of a material having insulating, heat-resistant, and light-transmitting properties, such as transparent glass or plastic.
- the gate wiring is formed on the substrate 10 and extended in a first direction, for example, a horizontal direction.
- the gate wiring includes a gate line 22 which delivers a gate signal and a gate electrode 24 which protrudes from the gate line 22 .
- the gate electrode 24 , a source electrode 64 , and a drain electrode 66 which will be described later, form three terminals of a thin-film transistor.
- a storage wiring may be formed on the substrate 10 and may be parallel to the gate wiring.
- the storage wiring may include a storage line which extends in the first direction (e.g., the horizontal direction) and a storage electrode which branches off from the storage line and protrudes in a second direction (e.g., a vertical direction) under a data line.
- the second direction may be perpendicular to the first direction, for example, as is the case when the first direction is horizontal and the second direction is vertical.
- the storage electrode may be wider than the data line, thereby preventing leakage of light around the data line. Accordingly, the storage electrode may function as a light-blocking film.
- a predetermined voltage e.g., a common voltage Vcom, is applied to the storage wiring.
- the storage electrode and the pixel electrode 82 overlap each other, and the gate insulating layer 30 is interposed, as a dielectric layer, between the storage electrode and the pixel electrode 82 , thereby forming a storage capacitor.
- Each of the gate wiring (including the gate line 22 and the gate electrode 24 ) and the storage wiring may be made of an aluminum (Al)-based metal such as Al or an Al alloy (e.g., Al, AlNd, AlCu, etc.), a silver (Ag)-based metal such as Ag or an Ag alloy, a copper (Cu)-based metal such as Cu or a Cu alloy, a molybdenum (Mo)-based metal such as Mo or a Mo alloy (e.g., Mo, MoN, MoNb, etc.), chromium (Cr), titanium (Ti), or tantalum (Ta).
- Al aluminum
- Al aluminum
- Al alloy e.g., Al, AlNd, AlCu, etc.
- a silver (Ag)-based metal such as Ag or an Ag alloy
- Cu copper
- Mo molybdenum
- Mo molybdenum-based metal
- Cr chromium
- Ti titanium
- each of the gate wiring and the storage wiring may have a multilayer structure composed of two conductive layers (not shown) with different physical characteristics.
- one of the two conductive layers may be made of a metal with low resistivity, such as Al-based metal, Ag-based metal or Cu-based metal, in order to reduce signal delays or voltage drops of the gate wiring and the storage wiring.
- the other one of the conductive layers may be made of a different material, in particular, a material having superior contact characteristics with indium tin oxide (ITO) and indium zinc oxide (IZO), such as Mo-based metal, Cr, Ti, or Ta.
- ITO indium tin oxide
- IZO indium zinc oxide
- the multilayer structure may include a combination of a Cr lower layer and an Al upper layer and a combination of an Al lower layer and a Mo upper layer.
- the gate wiring and the storage wiring may be made of various metals and conductors.
- the gate insulating layer 30 is formed on the gate wiring, the storage wiring, and a portion of the insulating substrate 10 on which the gate wiring and the storage wiring are not formed.
- the gate insulating layer 30 may be made of an inorganic insulating material such as silicon oxide (SiOx) or silicon nitride (SiNx), or may be made of an organic insulating material such as benzocyclobutene (BCB), an acrylic material, or polyimide.
- the gate insulating layer 30 covers the gate wiring and the storage wiring.
- the gate insulating layer 30 is formed on the whole surface of the insulating substrate 10 , including a pixel region in which the pixel electrode 82 is formed.
- a pixel region may be understood as a region which is defined by the gate wiring and the data wiring.
- the pixel region may be understood as a region through which light emitted from a backlight assembly (not shown) passes.
- the pixel region may be understood as an organic light-emitting layer.
- the oxide semiconductor pattern 46 is formed on the gate insulating layer 30 .
- the oxide semiconductor pattern 46 may be made of an oxide of a material such as zinc (Zn), indium (In), gallium (Ga), tin (SO, hafnium (Hf), or a combination of the same.
- the oxide semiconductor pattern 46 may be made of a mixed oxide such as InZnO, InGaO, InSnO, ZnSnO, GaSnO, GaZnO, GaZnSnO, GaInZnO, HfInZnO, or ZnO.
- the oxide semiconductor pattern 46 has 2 to 100 times greater effective charge mobility than hydrogenated amorphous silicon and an ON/OFF current rate of 10 5 to 10 8 .
- the oxide semiconductor pattern 46 shows excellent semiconductor properties.
- the oxide semiconductor pattern 46 has a band gap of approximately 3.0 to 3.5 eV. Therefore, even when the oxide semiconductor pattern 46 is exposed to visible light, it does not experience the leakage of photocurrent. Consequently, an instantaneous afterimage can be prevented from being formed by an oxide TFT. Furthermore, since there is no need to form a light-blocking film under the oxide TFT, an aperture ratio of the TFT substrate can be increased.
- the oxide semiconductor pattern 46 may additionally include an element, which belongs to group 3, 4 or 5 of the periodic table of the chemical elements, or a transition element thereof. While the oxide semiconductor pattern 46 is amorphous, it has high effective charge mobility and can be formed by using a conventional method of manufacturing amorphous silicon. Therefore, the oxide semiconductor pattern 46 can be applied to display devices having large areas.
- the oxide semiconductor pattern 46 is formed in a TFT region in which the gate electrode 24 is overlapped by the source electrode 64 and the drain electrode 66 and in a pixel electrode formation region in which the pixel electrode 82 is formed. Since the oxide semiconductor pattern 46 according to an exemplary embodiment is formed at the same time as a pixel electrode pattern 41 , which will be described later, the oxide semiconductor pattern 46 is formed in the pixel electrode formation region. A plasma-treatment process, which will be described later, is performed on the pixel electrode pattern 41 to form the pixel electrode 82 .
- the pixel electrode 82 extends from the oxide semiconductor pattern 46 . For example, the pixel electrode 82 and the oxide semiconductor pattern 46 may be connected to each other.
- the source electrode 64 , the drain electrode 66 , and the oxide semiconductor pattern 46 are etched simultaneously. Accordingly, the source or drain electrode 64 or 66 and a sidewall of the oxide semiconductor pattern 46 may have the same etched surface.
- the phrase “have the same etched surface” may denote that when two or more layers are simultaneously etched, their etched surfaces are connected to each other.
- the oxide semiconductor protection film patterns 55 and 56 are formed on the oxide semiconductor pattern 46 .
- the oxide semiconductor protection film patterns 55 and 56 are designed to protect an oxide semiconductor layer when a data wiring conductive layer is etched to form the source electrode 64 and the drain electrode 66 .
- the oxide semiconductor protection film patterns 55 and 56 are formed on the whole surface of the substrate 10 to protect the oxide semiconductor layer when the data wiring conductive layer is etched.
- the oxide semiconductor protection film patterns 55 and 56 are patterned in the same shape as the source and drain electrodes 64 and 66 .
- the oxide semiconductor protection film patterns 55 and 56 may be made of a material which has a high etch selectivity with respect to the data wiring conductive layer and which can form an ohmic contact with the oxide semiconductor pattern 46 and the source and drain electrodes 64 and 66 .
- the oxide semiconductor layer protection film patterns 55 and 56 may be made of a transparent conductor such as silicide, InSnO (ITO) or InZnO (IZO), n+ hydrogenated amorphous silicon doped with n-type impurities in high concentration, or a material doped with p-type impurities (such as ITO).
- the oxide semiconductor protection film patterns 55 and 56 can improve contact characteristics between the source electrode 64 and the oxide semiconductor pattern 46 and between the drain electrode 66 and the oxide semiconductor pattern 46 .
- the oxide semiconductor protection film patterns 55 and 56 may have a contact region (not shown) which is plasma-treated with a hydrogen-containing gas. The contact region electrically connects the pixel electrode 82 and the drain electrode 66 which will be described later.
- the data wiring is formed on the resultant structure including the oxide semiconductor protection film patterns 55 and 56 .
- the data wiring includes the data line, the source electrode 64 , the drain electrode 66 , and a data line end.
- the data line extends in the second direction, for example, the vertical direction.
- the data line is insulated from the gate line 22 and crosses the gate line 22 .
- the source electrode 64 branches off from the data line and extends onto the oxide semiconductor pattern 46 .
- the data line end is formed at an end of the data line.
- the data line end receives a data signal from another layer or an external source and delivers the received data signal to the data line.
- the source electrode 64 overlaps at least part of the oxide semiconductor pattern 46 .
- the drain electrode 66 is separated from the source electrode 64 and is disposed on the oxide semiconductor pattern 46 to face the source electrode 64 with respect to the gate electrode 24 .
- the oxide semiconductor pattern 46 is exposed by the gap between the source electrode 64 and the drain electrode 66 .
- a TFT is a three-terminal device composed of the gate electrode 24 , the source electrode 64 and the drain electrode 66 .
- the TFT is a switching device that allows current to flow between the source electrode 64 and the drain electrode 66 when a voltage is applied to the gate electrode 24 .
- the drain electrode 66 includes a bar-shaped pattern which is disposed on the oxide semiconductor pattern 46 and a drain electrode extension portion which extends from the bar-shaped pattern and has a large area.
- the data wiring may include a monolayer or a multilayer made of a material or materials selected from Al, an Al alloy (e.g., Al, AlNd, AlCu, etc.), Cr, a Cr alloy, Mo, a Mo alloy (e.g., Mo, MoN, MoNb, etc.), Ta, a Ta alloy, Ti, and a Ti alloy.
- Al Al
- AlNd Al
- Cr Cr
- Cr Cr
- Cr alloy e.g., Mo, MoN, MoNb, etc.
- Ta e.g., Mo, MoN, MoNb, etc.
- the data wiring may have a multilayer structure composed of a lower layer (not shown), which is made of refractory metal, and an upper layer (not shown) which is made of a material with low resistivity and is disposed on the lower layer.
- multilayer structures include a Cr lower layer and an Al upper layer and an Al lower layer and a Mo upper layer.
- the multilayer structure may be a three-layer structure having Mo—Al—Mo layers.
- the passivation film 71 is formed on the data wiring and the oxide semiconductor pattern 46 .
- the passivation film 71 may be made of an inorganic material such as silicon nitride or silicon oxide, an organic material having photosensitivity and superior planarization characteristics, or a low-k insulating material formed by plasma enhanced chemical vapor deposition (PECVD), such as a-Si:C:O or a-Si:O:F.
- PECVD plasma enhanced chemical vapor deposition
- the pixel electrode 82 is formed on the gate insulating layer 30 and extends from the oxide semiconductor pattern 46 . Accordingly, the pixel electrode 82 may be made of the same material as the oxide semiconductor pattern 46 . For example, like the oxide semiconductor pattern 46 , the pixel electrode 82 may be made of any one of InZnO, InGaO, InSnO, ZnSnO, GaSnO, GaZnO, GaZnSnO, GaInZnO, HfInZnO, and ZnO. If the pixel electrode 82 is made of any one of the above materials, it may be difficult for the pixel electrode 82 to have desired conductive properties. Thus, the pixel electrode 82 may be plasma-treated to enhance conductive properties thereof.
- the oxygen concentration in the above materials may be reduced, thereby improving conductive properties of the above materials.
- physical properties of the above materials change from semiconductive to conductive.
- the pixel electrode 82 can have required conductive properties.
- an oxide semiconductor used as an active layer in a channel region of a TFT can also be used as a pixel electrode.
- FIG. 3 is a flowchart illustrating a method of manufacturing a TFT substrate according to an exemplary embodiment of the present invention.
- FIGS. 4 and 6 are layout views sequentially illustrating the method of manufacturing the TFT substrate according to an exemplary embodiment of the present invention.
- FIG. 5 is a cross-sectional view of the TFT substrate taken along the II-II′ of FIG. 4 .
- FIGS. 7 through 14 are cross-sectional views of the TFT substrate taken along the line of FIG. 6 .
- a gate wiring including a gate electrode 24 is formed on a substrate 10 (operation S 1010 ).
- a gate conductive layer is stacked on the substrate 10 by, e.g., sputtering.
- a photolithography process is performed on the gate conductive layer to form a gate line 22 and the gate electrode 24 .
- a storage wiring (not shown) including a storage line (not shown) and a storage electrode (not shown) may also be formed.
- a gate insulating layer 30 , an oxide semiconductor layer 40 and an oxide semiconductor protection film layer 50 are formed on the resultant structure.
- the gate insulating layer 30 , the oxide semiconductor layer 40 and the oxide semiconductor protection film layer 50 may be deposited by, for example, chemical vapor deposition (CVD) (operation S 1020 ).
- CVD chemical vapor deposition
- a data conductive layer 60 is deposited on the oxide semiconductor protection film layer 50 by, for example, sputtering.
- the data conductive layer 60 is coated with a photosensitive film. Then, the photosensitive film is patterned to form a photosensitive film pattern.
- the photosensitive film pattern includes two regions having different thicknesses. Specifically, a first region 114 is formed on a data wiring and the gate electrode 24 . A second region 112 is thinner than the first region 114 and is formed to cover a region, in which a channel portion is to be formed, on the gate electrode 24 .
- the photosensitive film pattern having the first and second regions 112 and 114 of different thicknesses may be formed using a slit mask or a halftone mask.
- an exposed portion of the data conductive layer 60 is etched by using the photosensitive film pattern as an etch mask.
- the process of etching the data conductive layer 60 may vary according to the type and thickness of the data conductive layer 60 .
- the data conductive layer 60 may be wet-etched.
- a data line and a data conductive layer pattern 61 are formed.
- the data conductive layer pattern 61 formed on the gate electrode 24 remains undivided into a source electrode 65 and a drain electrode 66 .
- the oxide semiconductor protection film layer 50 protects the oxide semiconductor layer 40 thereunder while the data conductive layer 60 is etched.
- an exposed portion of the oxide semiconductor protection film layer 50 and the oxide semiconductor layer 40 thereunder are etched by using the photosensitive film pattern as an etch mask, thereby forming an oxide semiconductor protection film layer pattern 51 and an oxide semiconductor layer pattern thereunder (operation S 1030 ).
- the oxide semiconductor protection film layer 50 and the oxide semiconductor layer 40 may be, e.g., dry-etched.
- the gate insulating layer 30 is exposed.
- the oxide semiconductor layer pattern may include an oxide semiconductor pattern 46 and a pixel electrode pattern 41 .
- the pixel electrode pattern 41 extends from the oxide semiconductor pattern 46 .
- the pixel electrode pattern 41 and the oxide semiconductor pattern 46 are connected to each other.
- the whole surface of the photosensitive film pattern is etched.
- the second region 112 which is thinner than the first region 114 is removed, thereby exposing a portion of the data conductive layer pattern 61 under the second region 112 .
- the thickness of the first region 114 is also reduced.
- the whole surface of the photosensitive film pattern may be etched using an ashing process that uses, for example, oxygen plasma. Accordingly, a second photosensitive film pattern 115 is formed to expose a portion of the data conductive layer pattern 61 . If the second region 112 is also removed when the oxide semiconductor protection film layer 50 and the oxide semiconductor layer 40 are etched, the ashing process may be omitted.
- the exposed portion of the data conductive layer pattern 61 and the oxide semiconductor protection film pattern 51 thereunder are etched by using the second photosensitive film pattern 115 as an etch mask.
- the data conductive layer pattern 61 is divided into a source electrode 64 and a drain electrode 66
- the oxide semiconductor protection film layer pattern 51 is divided into a pair of oxide semiconductor protection film patterns 55 and 56 . Accordingly, the source electrode 64 , the drain electrode 66 , and the oxide semiconductor protection film patterns 55 and 56 are formed (operation S 1030 ).
- a passivation layer 70 is formed on the resultant structure by, for example, CVD.
- a third photosensitive film pattern 125 is formed on a portion of the passivation layer 70 which overlaps a TFT, and then the passivation layer 70 is patterned. Accordingly, a passivation film 71 is formed to cover the source and drain electrodes 64 and 66 and expose the pixel electrode pattern 41 .
- the pixel electrode pattern 41 of the resultant structure is plasma-treated (operation S 1050 ).
- the plasma-treatment process causes physical properties of the pixel electrode pattern 41 , which is made of the same material as the oxide semiconductor pattern 46 , to change from semiconductive to conductive.
- the plasma-treatment process may be performed using a hydrogen-containing gas, for example, in a gas atmosphere such as H 2 or NH 3 .
- the plasma-treatment process may be performed for 1 to 30 seconds under pressure conditions of approximately 1000 to 3000 mTorr and using a high-frequency RF power of approximately 100 to 400 mW/cm 2 -time.
- the oxide semiconductor protection film patterns 55 and 56 may also be plasma-treated with a hydrogen-containing gas. Accordingly, a contact region may be fowled at an edge of the oxide semiconductor protection film patterns 55 and 56 .
- the contact region electrically connects a pixel electrode 82 , which will be described later, to the drain electrode 66 .
- the pixel electrode 82 is formed as a result of the plasma-treatment process.
- the pixel electrode 82 extends from the oxide semiconductor pattern 46 .
- the pixel electrode 82 and the oxide semiconductor pattern 46 are formed as a single layer having a predetermined shape.
- the whole surface of the third photosensitive film pattern 125 is etched, thereby completing the TFT substrate of FIG. 2 .
- This etching process may be performed using an asking process that uses, e.g., oxygen plasma.
- FIGS. 15 and 16 a display device according to an exemplary embodiment of the present invention will be described with reference to FIGS. 15 and 16 .
- FIG. 15 is a plan view of a pixel P included in an organic light-emitting diode (OLED) display device according to an exemplary embodiment of the present invention.
- FIG. 16 is a cross-sectional view of the pixel P taken along the line IV-IV′ of FIG. 15 .
- elements having the same functions as those illustrated in the drawings for the first exemplary embodiment are indicated by like reference numerals, and thus their description will be omitted.
- the pixel P included in the OLED display device may include a first TFT TI, a scan line SL, a data line DL, a capacitor Cst, a light-emitting element L, and a second TFT T 2 .
- the scan line SL extends in a direction of a substrate, and the data line DL and a power line VDD are separated from each other and extend in a direction that intersects the direction in which the scan line SL extends.
- the direction of extension of the data line DL and the power line VDD may be perpendicular to that of the scan line SL.
- the first and second TFTs T 1 and T 2 , the capacitor Cst, and the light-emitting element L are formed in a region defined by the scan line SL, the data line DL, and the power line VDD.
- the first TFT T 1 is connected to each of the scan line SL and the data line DL. Accordingly, the first TFT TI applies a data voltage received from the data line DL to a gate electrode of the second TFT T 2 in response to a switching signal of the scan line SL.
- the capacitor Cst is connected to each of the first TFT T 1 and the power line VDD. Accordingly, the capacitor Cst accumulates the amount of electric charge, which corresponds to the voltage difference between the gate electrode of the second TFT T 2 and the power line VDD, in response to a voltage received from the data line DL.
- the OLED display device may include a common electrode 230 which faces a pixel electrode 82 , an organic light-emitting layer 220 , and a planarization layer 210 . Furthermore, the OLED display device may include a TFT substrate.
- the TFT substrate includes a gate electrode 24 formed on a substrate 10 , a gate insulating layer 30 formed on the gate electrode 24 , an oxide semiconductor pattern 46 formed on the gate insulating layer 30 , a source electrode 64 formed on the oxide semiconductor pattern 46 , a drain electrode 66 formed on the oxide semiconductor pattern 46 and separated from the source electrode 64 , and the pixel electrode 82 fanned on the gate insulating layer 30 and extending from the oxide semiconductor pattern 46 .
- the organic light-emitting layer 220 is formed between the pixel electrode 82 and the common electrode 230 .
- a current is supplied to the organic light-emitting layer 220 , electrons and holes in the organic light-emitting layer 220 recombine to form excitons, and the energy of the excitons causes light of a predetermined wavelength to be generated.
- the organic light-emitting layer 220 may be made of a low molecular organic material or a high molecular organic material.
- the organic light-emitting layer 220 may include a hole-injection layer, a hole-transporting layer, a hole-blocking layer, an electron-transporting layer, an electron-injection layer, and an electron-blocking layer.
- FIG. 17 is a cross-sectional view of a display device according to an exemplary embodiment of the present invention.
- elements having the same functions as those illustrated in the drawings for the first exemplary embodiment are indicated by like reference numerals, and thus their description will be omitted.
- the display device may include a TFT substrate and a common electrode 450 which faces a pixel electrode 82 .
- the TFT substrate includes a gate electrode 24 formed on a substrate 10 , a gate insulating layer 30 formed on the gate electrode 24 , an oxide semiconductor pattern 46 formed on the gate insulating layer 30 , a source electrode 64 formed on the oxide semiconductor pattern 46 , a drain electrode 66 formed on the oxide semiconductor pattern 46 that is separated from the source electrode 64 , and the pixel electrode 82 formed on the gate insulating layer 30 extending from the oxide semiconductor pattern 46 .
- the display device may further include an opposite substrate.
- the opposite substrate includes an insulating substrate 410 , a black matrix 420 for preventing leakage of light, a color filter 430 for representing a color, an overcoat 440 for reducing the step difference between the black matrix 420 and the color filter 430 , and the common electrode 450 formed on the overcoat 440 .
- the opposite substrate faces the TFT substrate.
- a liquid crystal layer 300 is interposed between the TFT substrate and the opposite substrate.
- the liquid crystal layer 300 controls transmittance of light emitted from a backlight (not shown) based on the voltage difference between the pixel electrode 82 and the common electrode 450 .
- FIG. 18 is a layout view of a TFT substrate according to an exemplary embodiment of the present invention.
- FIG. 19 is a cross-sectional view of the TFT substrate taken along the line IV-IV′ of FIG. 18 .
- the TFT substrate may include a gate wiring (including a gate line 22 and a gate electrode 24 ), a gate insulating layer 30 , an oxide semiconductor pattern 47 , a data wiring (including a source electrode 64 and a drain electrode 66 ), a passivation film 72 , and a pixel electrode 83 .
- the TFT substrate may be substantially the same as the TFT substrate described above with reference to FIGS. 1 and 2 except that the oxide semiconductor pattern 47 is separated from the pixel electrode 83 .
- elements having the same functions as those illustrated in FIGS. 1 and 2 are indicated by like reference numerals, and thus their description will be omitted or simplified.
- the oxide semiconductor pattern 47 and the pixel electrode 83 included in the TFT substrate may be formed on the same layer.
- the oxide semiconductor pattern 47 and the pixel electrode 83 are formed on the gate insulating layer 30 .
- the oxide semiconductor pattern 47 and the pixel electrode 83 may neighbor each other.
- the pixel electrode 83 and the oxide semiconductor pattern 47 are respectively made of the same materials as the pixel electrode 82 and the oxide semiconductor pattern 46 described above with respect to FIGS. 1 and 2 .
- the pixel electrode 83 may electrically contact the drain electrode 66 included in the data wiring. Specifically, a lower surface of the drain electrode 66 may contact an upper surface of the pixel electrode 83 .
- FIGS. 20 , 22 and 25 are layout views sequentially illustrating a method of manufacturing a TFT substrate according to an exemplary embodiment of the present invention.
- FIG. 21 is a cross-sectional view of the TFT substrate taken along the V-V′ of FIG. 20 .
- FIGS. 23 and 24 are cross-sectional views of the TFT substrate taken along the line VI-VI′ of FIG. 22 .
- FIGS. 26 through 29 are cross-sectional views of the TFT substrate taken along the line VII-VII′ of FIG. 25 .
- TFT substrate is substantially the same as the method of manufacturing the TFT substrate as described above with reference to FIGS. 3-14 except that an oxide semiconductor pattern 47 and a pixel electrode 83 are formed separated from each other.
- oxide semiconductor pattern 47 and a pixel electrode 83 are formed separated from each other.
- elements having the same functions as those illustrated in FIGS. 3-14 are indicated by like reference numerals, and thus their description will be omitted or simplified.
- a gate insulating layer 30 and an oxide semiconductor layer 40 are formed on a structure shown in FIG. 21 .
- the gate insulating layer 30 and the oxide semiconductor layer 40 may be deposited on the structure by, e.g., CVD.
- the oxide semiconductor layer 40 is patterned to form the oxide semiconductor pattern 47 and a pixel electrode pattern 45 .
- the oxide semiconductor pattern 47 and the pixel electrode pattern 45 may be fanned on the gate insulating layer 30 and may be separated from each other by a predetermined distance.
- the pixel electrode pattern 45 is changed to the pixel electrode 83 .
- a data conductive layer 60 is formed on the structure of FIG. 24 by, e.g., sputtering.
- the data conductive layer 60 is patterned and a source electrode 64 and a drain electrode 66 are formed thereby.
- the source electrode 64 and the drain electrode 66 may be formed facing each other.
- a passivation layer 70 is formed on the structure of FIG. 27 by, e.g., CVD.
- the passivation layer 70 is patterned and a passivation film 72 which exposes the pixel electrode pattern 45 is formed.
- the pixel electrode pattern 45 is plasma-treated.
- the plasma-treatment process causes physical properties of the pixel electrode pattern 45 , which is made of the same material as the oxide semiconductor pattern 47 , to change from semiconductive to conductive.
- the pixel electrode pattern 45 is changed to the pixel electrode 83 (see FIG. 19 ) by the plasma-treatment process.
- an oxide semiconductor used as an active layer in a channel region of a TFT can also be used as a pixel electrode.
- the plasma-treatment process may be substantially the same as the plasma-treatment process described above with reference to FIGS. 3-14 , and thus a description thereof will be omitted.
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Geometry (AREA)
- Optics & Photonics (AREA)
- Nonlinear Science (AREA)
- Mathematical Physics (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- General Physics & Mathematics (AREA)
- Thin Film Transistor (AREA)
Abstract
Provided are a thin-film transistor (TFT) substrate, a method of manufacturing the same, and a display device including the same. The TFT substrate includes a gate electrode formed on a substrate, a gate insulating layer formed on the gate electrode, an oxide semiconductor pattern formed on the gate insulating layer, a source electrode formed on the oxide semiconductor pattern, a drain electrode formed on the oxide semiconductor pattern to face the source electrode, and a pixel electrode formed on the gate insulating layer.
Description
- This application is a Divisional of U.S. patent application Ser. No. 13/027,453 filed Feb. 15, 2011, which claims priority from Korean Patent Application No. 10-2010-0015184, filed on Feb. 19, 2010 in the Korean Intellectual Property Office, the disclosure of which is incorporated herein by reference in its entirety.
- 1. Technical Field
- The present invention relates to a thin-film transistor (TFT) substrate, and more particularly, to a TFT, a method of manufacturing the same, and a display device including the same.
- 2. Discussion of the Related Art
- In liquid crystal displays (LCDs), which are one example of display devices, a plurality of wirings are formed on a thin-film transistor (TFT) substrate. Typically, photolithographic methods may be used to form these wirings. In photolithography, component materials are stacked and then patterned by a mask process. However, photolithography involves a plurality of process steps including thin film deposition, photoresist coating, mask alignment, exposure, development, etching, and stripping. Thus, photolithography increases processing time and product costs.
- It is an objective of the present invention to provide a technology for forming a thin-film transistor (TFT) substrate by using a reduced number of masks.
- Aspects of the present invention provide a TFT substrate manufactured by using a reduced number of masks.
- Aspects of the present invention also provide a method of manufacturing a TFT substrate by using a reduced number of masks.
- Aspects of the present invention also provide a display device including a TFT substrate which is manufactured by using a reduced number of masks.
- However, aspects of the present invention are not restricted to the one set forth herein. The above and other aspects of the present invention will become more apparent to one of ordinary skill in the art to which the present invention pertains by referencing the detailed description of the present invention given below.
- According to an aspect of the present invention, there is provided a TFT substrate including a gate electrode formed on a substrate, a gate insulating layer formed on the gate electrode, an oxide semiconductor pattern formed on the gate insulating layer, a source electrode fainted on the oxide semiconductor pattern, a drain electrode formed on the oxide semiconductor pattern to face the source electrode, and a pixel electrode formed on the gate insulating layer.
- According to an aspect of the present invention, there is provided a method of manufacturing a TFT substrate. The method includes forming a gate electrode on a substrate, fanning a gate insulating layer on the gate electrode, forming an oxide semiconductor pattern on the gate insulating layer, forming a source electrode and a drain electrode on the oxide semiconductor pattern to face each other, and forming a pixel electrode on the gate insulating layer to extend from the oxide semiconductor pattern.
- According to an aspect of the present invention, there is provided a display device including a TFT substrate including a gate electrode which is formed on a substrate, a gate insulating layer which is formed on the gate electrode, an oxide semiconductor pattern which is formed on the gate insulating layer, a source electrode which is formed on the oxide semiconductor pattern, a drain electrode which is formed on the oxide semiconductor pattern and is separated from the source electrode, a pixel electrode which is formed on the gate insulating layer and extends from the oxide semiconductor pattern, and a common electrode facing the pixel electrode.
- According to an aspect of the present invention, there is provided a method of manufacturing a TFT substrate. The method includes forming a gate electrode on a substrate, forming a gate insulating layer on the gate electrode, forming an oxide semiconductor pattern on the gate insulating layer, forming a source electrode and a drain electrode on the oxide semiconductor pattern facing each other, and forming a pixel electrode on the gate insulating layer.
- The above and other aspects and features of the present invention will become more apparent by describing in detail exemplary embodiments thereof with reference to the attached drawings, in which:
-
FIG. 1 is a layout view of a thin-film transistor (TFT) substrate according to an exemplary embodiment of the present invention; -
FIG. 2 is a cross-sectional view of the TFT substrate taken along the line I-I′ ofFIG. 1 ; -
FIG. 3 is a flowchart illustrating a method of manufacturing a TFT substrate according to an exemplary embodiment of the present invention; -
FIG. 4 is a layout view illustrating a method of manufacturing the TFT substrate illustrated inFIG. 3 according to an exemplary embodiment of the present invention; -
FIG. 5 is a cross-sectional view of the TFT substrate taken along the II-II ofFIG. 4 ; -
FIG. 6 is a layout view illustrating a method of manufacturing the TFT substrate illustrated inFIG. 3 according to an exemplary embodiment of the present invention; -
FIGS. 7 through 14 are cross-sectional views of the TFT substrate taken along the line ofFIG. 6 ; -
FIG. 15 is a plan view of a pixel included in an organic light-emitting diode (OLED) display device according to an exemplary embodiment of the present invention; -
FIG. 16 is a cross-sectional view of the pixel taken along the line IV-IV′ ofFIG. 15 ; -
FIG. 17 is a cross-sectional view of a display device according to an exemplary embodiment of the present invention; -
FIG. 18 is a layout view of a TFT substrate according to an exemplary embodiment of the present invention; -
FIG. 19 is a cross-sectional view of the TFT substrate taken along the line IV-IV′ ofFIG. 18 ; -
FIGS. 20 , 22 and 25 are layout views sequentially illustrating a method of manufacturing a TFT substrate according to an exemplary embodiment of the present invention; -
FIG. 21 is a cross-sectional view of the TFT substrate taken along the V-V′ ofFIG. 20 ; -
FIGS. 23 and 24 are cross-sectional views of the TFT substrate taken along the line VI-VI′ ofFIG. 22 ; and -
FIGS. 26 through 29 are cross-sectional views of the TFT substrate taken along the line VII-VII′ ofFIG. 25 . - Aspects and features of exemplary embodiments of the present invention may be understood more readily by reference to the accompanying drawings. The present invention may, however, be embodied in many different forms and should not be construed as being limited to the embodiments set forth herein: In the drawings, sizes and relative sizes of layers and regions may be exaggerated for clarity.
- It will be understood that when an element or layer is referred to as being “on” another element or layer, the element or layer can be directly on another element or layer or intervening elements or layers. Like reference numerals may refer to like elements throughout the specification.
- Hereinafter, a thin-film transistor (TFT) substrate, a method of manufacturing the TFT substrate, and a display device will be described in detail with reference to the attached drawings.
- First, a TFT substrate according to an exemplary embodiment of the present invention is described with reference to
FIGS. 1 and 2 .FIG. 1 is a layout view of a TFT substrate according to an exemplary embodiment of the present invention.FIG. 2 is a cross-sectional view of the TFT substrate taken along the line I-I′ ofFIG. 1 . Referring toFIGS. 1 and 2 , the TFT substrate according to an exemplary embodiment may include a gate wiring, agate insulating layer 30, anoxide semiconductor pattern 46, oxide semiconductor 55 and 56, a data wiring, aprotection film patterns passivation film 71, and apixel electrode 82 which are formed on asubstrate 10. - The
substrate 10 may be made of a material having insulating, heat-resistant, and light-transmitting properties, such as transparent glass or plastic. - The gate wiring is formed on the
substrate 10 and extended in a first direction, for example, a horizontal direction. - The gate wiring includes a
gate line 22 which delivers a gate signal and agate electrode 24 which protrudes from thegate line 22. Thegate electrode 24, asource electrode 64, and adrain electrode 66, which will be described later, form three terminals of a thin-film transistor. - A storage wiring (55 not shown) may be formed on the
substrate 10 and may be parallel to the gate wiring. For example, the storage wiring may include a storage line which extends in the first direction (e.g., the horizontal direction) and a storage electrode which branches off from the storage line and protrudes in a second direction (e.g., a vertical direction) under a data line. The second direction may be perpendicular to the first direction, for example, as is the case when the first direction is horizontal and the second direction is vertical. The storage electrode may be wider than the data line, thereby preventing leakage of light around the data line. Accordingly, the storage electrode may function as a light-blocking film. A predetermined voltage, e.g., a common voltage Vcom, is applied to the storage wiring. The storage electrode and thepixel electrode 82 overlap each other, and thegate insulating layer 30 is interposed, as a dielectric layer, between the storage electrode and thepixel electrode 82, thereby forming a storage capacitor. - Each of the gate wiring (including the
gate line 22 and the gate electrode 24) and the storage wiring may be made of an aluminum (Al)-based metal such as Al or an Al alloy (e.g., Al, AlNd, AlCu, etc.), a silver (Ag)-based metal such as Ag or an Ag alloy, a copper (Cu)-based metal such as Cu or a Cu alloy, a molybdenum (Mo)-based metal such as Mo or a Mo alloy (e.g., Mo, MoN, MoNb, etc.), chromium (Cr), titanium (Ti), or tantalum (Ta). - In addition, each of the gate wiring and the storage wiring may have a multilayer structure composed of two conductive layers (not shown) with different physical characteristics. In this case, one of the two conductive layers may be made of a metal with low resistivity, such as Al-based metal, Ag-based metal or Cu-based metal, in order to reduce signal delays or voltage drops of the gate wiring and the storage wiring. On the other hand, the other one of the conductive layers may be made of a different material, in particular, a material having superior contact characteristics with indium tin oxide (ITO) and indium zinc oxide (IZO), such as Mo-based metal, Cr, Ti, or Ta. Good examples of the multilayer structure may include a combination of a Cr lower layer and an Al upper layer and a combination of an Al lower layer and a Mo upper layer. However, the present invention is not limited thereto. The gate wiring and the storage wiring may be made of various metals and conductors.
- The
gate insulating layer 30 is formed on the gate wiring, the storage wiring, and a portion of the insulatingsubstrate 10 on which the gate wiring and the storage wiring are not formed. Thegate insulating layer 30 may be made of an inorganic insulating material such as silicon oxide (SiOx) or silicon nitride (SiNx), or may be made of an organic insulating material such as benzocyclobutene (BCB), an acrylic material, or polyimide. Thegate insulating layer 30 covers the gate wiring and the storage wiring. In particular, thegate insulating layer 30 is formed on the whole surface of the insulatingsubstrate 10, including a pixel region in which thepixel electrode 82 is formed. Here, a pixel region may be understood as a region which is defined by the gate wiring and the data wiring. In the case of LCDs, the pixel region may be understood as a region through which light emitted from a backlight assembly (not shown) passes. In the case of organic electroluminescent displays, the pixel region may be understood as an organic light-emitting layer. - The
oxide semiconductor pattern 46 is formed on thegate insulating layer 30. Theoxide semiconductor pattern 46 may be made of an oxide of a material such as zinc (Zn), indium (In), gallium (Ga), tin (SO, hafnium (Hf), or a combination of the same. For example, theoxide semiconductor pattern 46 may be made of a mixed oxide such as InZnO, InGaO, InSnO, ZnSnO, GaSnO, GaZnO, GaZnSnO, GaInZnO, HfInZnO, or ZnO. - The
oxide semiconductor pattern 46 has 2 to 100 times greater effective charge mobility than hydrogenated amorphous silicon and an ON/OFF current rate of 105 to 108. Thus, theoxide semiconductor pattern 46 shows excellent semiconductor properties. In addition, theoxide semiconductor pattern 46 has a band gap of approximately 3.0 to 3.5 eV. Therefore, even when theoxide semiconductor pattern 46 is exposed to visible light, it does not experience the leakage of photocurrent. Consequently, an instantaneous afterimage can be prevented from being formed by an oxide TFT. Furthermore, since there is no need to form a light-blocking film under the oxide TFT, an aperture ratio of the TFT substrate can be increased. - In order to enhance the properties of an oxide semiconductor, the
oxide semiconductor pattern 46 may additionally include an element, which belongs to group 3, 4 or 5 of the periodic table of the chemical elements, or a transition element thereof. While theoxide semiconductor pattern 46 is amorphous, it has high effective charge mobility and can be formed by using a conventional method of manufacturing amorphous silicon. Therefore, theoxide semiconductor pattern 46 can be applied to display devices having large areas. - The
oxide semiconductor pattern 46 is formed in a TFT region in which thegate electrode 24 is overlapped by thesource electrode 64 and thedrain electrode 66 and in a pixel electrode formation region in which thepixel electrode 82 is formed. Since theoxide semiconductor pattern 46 according to an exemplary embodiment is formed at the same time as apixel electrode pattern 41, which will be described later, theoxide semiconductor pattern 46 is formed in the pixel electrode formation region. A plasma-treatment process, which will be described later, is performed on thepixel electrode pattern 41 to form thepixel electrode 82. Thepixel electrode 82 extends from theoxide semiconductor pattern 46. For example, thepixel electrode 82 and theoxide semiconductor pattern 46 may be connected to each other. - The
source electrode 64, thedrain electrode 66, and theoxide semiconductor pattern 46 are etched simultaneously. Accordingly, the source or drain 64 or 66 and a sidewall of theelectrode oxide semiconductor pattern 46 may have the same etched surface. Here, the phrase “have the same etched surface” may denote that when two or more layers are simultaneously etched, their etched surfaces are connected to each other. - The oxide semiconductor
55 and 56 are formed on theprotection film patterns oxide semiconductor pattern 46. The oxide semiconductor 55 and 56 are designed to protect an oxide semiconductor layer when a data wiring conductive layer is etched to form theprotection film patterns source electrode 64 and thedrain electrode 66. Specifically, the oxide semiconductor 55 and 56 are formed on the whole surface of theprotection film patterns substrate 10 to protect the oxide semiconductor layer when the data wiring conductive layer is etched. After the source and drain 64 and 66 are formed by etching the data wiring conductive layer, the oxide semiconductorelectrodes 55 and 56 are patterned in the same shape as the source and drainprotection film patterns 64 and 66.electrodes - The oxide semiconductor
55 and 56 may be made of a material which has a high etch selectivity with respect to the data wiring conductive layer and which can form an ohmic contact with theprotection film patterns oxide semiconductor pattern 46 and the source and drain 64 and 66. For example, the oxide semiconductor layerelectrodes 55 and 56 may be made of a transparent conductor such as silicide, InSnO (ITO) or InZnO (IZO), n+ hydrogenated amorphous silicon doped with n-type impurities in high concentration, or a material doped with p-type impurities (such as ITO).protection film patterns - The oxide semiconductor
55 and 56 can improve contact characteristics between theprotection film patterns source electrode 64 and theoxide semiconductor pattern 46 and between thedrain electrode 66 and theoxide semiconductor pattern 46. The oxide semiconductor 55 and 56 may have a contact region (not shown) which is plasma-treated with a hydrogen-containing gas. The contact region electrically connects theprotection film patterns pixel electrode 82 and thedrain electrode 66 which will be described later. - The data wiring is formed on the resultant structure including the oxide semiconductor
55 and 56. The data wiring includes the data line, theprotection film patterns source electrode 64, thedrain electrode 66, and a data line end. - The data line extends in the second direction, for example, the vertical direction. In addition, the data line is insulated from the
gate line 22 and crosses thegate line 22. - The source electrode 64 branches off from the data line and extends onto the
oxide semiconductor pattern 46. The data line end is formed at an end of the data line. The data line end receives a data signal from another layer or an external source and delivers the received data signal to the data line. - The source electrode 64 overlaps at least part of the
oxide semiconductor pattern 46. Thedrain electrode 66 is separated from thesource electrode 64 and is disposed on theoxide semiconductor pattern 46 to face thesource electrode 64 with respect to thegate electrode 24. Theoxide semiconductor pattern 46 is exposed by the gap between thesource electrode 64 and thedrain electrode 66. - A TFT is a three-terminal device composed of the
gate electrode 24, thesource electrode 64 and thedrain electrode 66. in addition, the TFT is a switching device that allows current to flow between thesource electrode 64 and thedrain electrode 66 when a voltage is applied to thegate electrode 24. - The
drain electrode 66 includes a bar-shaped pattern which is disposed on theoxide semiconductor pattern 46 and a drain electrode extension portion which extends from the bar-shaped pattern and has a large area. - The data wiring (including the
source electrode 64 and the drain electrode 66) may include a monolayer or a multilayer made of a material or materials selected from Al, an Al alloy (e.g., Al, AlNd, AlCu, etc.), Cr, a Cr alloy, Mo, a Mo alloy (e.g., Mo, MoN, MoNb, etc.), Ta, a Ta alloy, Ti, and a Ti alloy. For example, the data wiring may be made of Cr, Mo-based metal, or refractory metal such as Ta and Ti. In addition, the data wiring may have a multilayer structure composed of a lower layer (not shown), which is made of refractory metal, and an upper layer (not shown) which is made of a material with low resistivity and is disposed on the lower layer. Examples of multilayer structures include a Cr lower layer and an Al upper layer and an Al lower layer and a Mo upper layer. Alternatively, the multilayer structure may be a three-layer structure having Mo—Al—Mo layers. - The
passivation film 71 is formed on the data wiring and theoxide semiconductor pattern 46. Thepassivation film 71 may be made of an inorganic material such as silicon nitride or silicon oxide, an organic material having photosensitivity and superior planarization characteristics, or a low-k insulating material formed by plasma enhanced chemical vapor deposition (PECVD), such as a-Si:C:O or a-Si:O:F. - The
pixel electrode 82 is formed on thegate insulating layer 30 and extends from theoxide semiconductor pattern 46. Accordingly, thepixel electrode 82 may be made of the same material as theoxide semiconductor pattern 46. For example, like theoxide semiconductor pattern 46, thepixel electrode 82 may be made of any one of InZnO, InGaO, InSnO, ZnSnO, GaSnO, GaZnO, GaZnSnO, GaInZnO, HfInZnO, and ZnO. If thepixel electrode 82 is made of any one of the above materials, it may be difficult for thepixel electrode 82 to have desired conductive properties. Thus, thepixel electrode 82 may be plasma-treated to enhance conductive properties thereof. Specifically, when a plasma-treatment process is performed in a hydrogen-containing gas atmosphere such as H2 or NH3, the oxygen concentration in the above materials may be reduced, thereby improving conductive properties of the above materials. For example, physical properties of the above materials change from semiconductive to conductive. Accordingly, thepixel electrode 82 can have required conductive properties. For example, after plasma treatment, an oxide semiconductor used as an active layer in a channel region of a TFT can also be used as a pixel electrode. - Hereinafter, a method of manufacturing a TFT substrate according to an exemplary embodiment of the present invention will be described with reference to
FIGS. 3 through 14 . -
FIG. 3 is a flowchart illustrating a method of manufacturing a TFT substrate according to an exemplary embodiment of the present invention.FIGS. 4 and 6 are layout views sequentially illustrating the method of manufacturing the TFT substrate according to an exemplary embodiment of the present invention.FIG. 5 is a cross-sectional view of the TFT substrate taken along the II-II′ ofFIG. 4 .FIGS. 7 through 14 are cross-sectional views of the TFT substrate taken along the line ofFIG. 6 . - Referring to
FIGS. 3 through 5 , a gate wiring including agate electrode 24 is formed on a substrate 10 (operation S1010). For example, a gate conductive layer is stacked on thesubstrate 10 by, e.g., sputtering. Then, a photolithography process is performed on the gate conductive layer to form agate line 22 and thegate electrode 24. At this time, a storage wiring (not shown) including a storage line (not shown) and a storage electrode (not shown) may also be formed. - Referring to
FIGS. 3 , 6 and 7, agate insulating layer 30, anoxide semiconductor layer 40 and an oxide semiconductorprotection film layer 50 are formed on the resultant structure. Thegate insulating layer 30, theoxide semiconductor layer 40 and the oxide semiconductorprotection film layer 50 may be deposited by, for example, chemical vapor deposition (CVD) (operation S1020). Then, a dataconductive layer 60 is deposited on the oxide semiconductorprotection film layer 50 by, for example, sputtering. - Next, referring to
FIG. 8 , the data conductivelayer 60 is coated with a photosensitive film. Then, the photosensitive film is patterned to form a photosensitive film pattern. The photosensitive film pattern includes two regions having different thicknesses. Specifically, afirst region 114 is formed on a data wiring and thegate electrode 24. Asecond region 112 is thinner than thefirst region 114 and is formed to cover a region, in which a channel portion is to be formed, on thegate electrode 24. The photosensitive film pattern having the first and 112 and 114 of different thicknesses may be formed using a slit mask or a halftone mask.second regions - Next, referring to
FIGS. 3 , 6 and 9, an exposed portion of the data conductivelayer 60 is etched by using the photosensitive film pattern as an etch mask. The process of etching the data conductivelayer 60 may vary according to the type and thickness of the data conductivelayer 60. For example, the data conductivelayer 60 may be wet-etched. As a result of the wet-etching process, a data line and a dataconductive layer pattern 61 are formed. Here, the dataconductive layer pattern 61 formed on thegate electrode 24 remains undivided into a source electrode 65 and adrain electrode 66. The oxide semiconductorprotection film layer 50 protects theoxide semiconductor layer 40 thereunder while the data conductivelayer 60 is etched. - Next, an exposed portion of the oxide semiconductor
protection film layer 50 and theoxide semiconductor layer 40 thereunder are etched by using the photosensitive film pattern as an etch mask, thereby forming an oxide semiconductor protectionfilm layer pattern 51 and an oxide semiconductor layer pattern thereunder (operation S1030). Here, the oxide semiconductorprotection film layer 50 and theoxide semiconductor layer 40 may be, e.g., dry-etched. As a result of the thy-etching process, thegate insulating layer 30 is exposed. - The oxide semiconductor layer pattern may include an
oxide semiconductor pattern 46 and apixel electrode pattern 41. Thepixel electrode pattern 41 extends from theoxide semiconductor pattern 46. For example, thepixel electrode pattern 41 and theoxide semiconductor pattern 46 are connected to each other. - Next, referring to
FIGS. 3 , 6 and 9, the whole surface of the photosensitive film pattern is etched. As a result, thesecond region 112 which is thinner than thefirst region 114 is removed, thereby exposing a portion of the dataconductive layer pattern 61 under thesecond region 112. Here, the thickness of thefirst region 114 is also reduced. The whole surface of the photosensitive film pattern may be etched using an ashing process that uses, for example, oxygen plasma. Accordingly, a secondphotosensitive film pattern 115 is formed to expose a portion of the dataconductive layer pattern 61. If thesecond region 112 is also removed when the oxide semiconductorprotection film layer 50 and theoxide semiconductor layer 40 are etched, the ashing process may be omitted. - Next, referring to
FIGS. 3 , 6 and 10, the exposed portion of the dataconductive layer pattern 61 and the oxide semiconductorprotection film pattern 51 thereunder are etched by using the secondphotosensitive film pattern 115 as an etch mask. As a result, the dataconductive layer pattern 61 is divided into asource electrode 64 and adrain electrode 66, and the oxide semiconductor protectionfilm layer pattern 51 is divided into a pair of oxide semiconductor 55 and 56. Accordingly, theprotection film patterns source electrode 64, thedrain electrode 66, and the oxide semiconductor 55 and 56 are formed (operation S1030).protection film patterns - Then, referring to
FIGS. 3 , 6, and 11, apassivation layer 70 is formed on the resultant structure by, for example, CVD. - Next, referring to
FIG. 12 , a thirdphotosensitive film pattern 125 is formed on a portion of thepassivation layer 70 which overlaps a TFT, and then thepassivation layer 70 is patterned. Accordingly, apassivation film 71 is formed to cover the source and drain 64 and 66 and expose theelectrodes pixel electrode pattern 41. - Then, referring to
FIGS. 3 , 6 and 13, thepixel electrode pattern 41 of the resultant structure is plasma-treated (operation S1050). The plasma-treatment process causes physical properties of thepixel electrode pattern 41, which is made of the same material as theoxide semiconductor pattern 46, to change from semiconductive to conductive. - The plasma-treatment process may be performed using a hydrogen-containing gas, for example, in a gas atmosphere such as H2 or NH3. In addition, the plasma-treatment process may be performed for 1 to 30 seconds under pressure conditions of approximately 1000 to 3000 mTorr and using a high-frequency RF power of approximately 100 to 400 mW/cm2-time. Here, the oxide semiconductor
55 and 56 may also be plasma-treated with a hydrogen-containing gas. Accordingly, a contact region may be fowled at an edge of the oxide semiconductorprotection film patterns 55 and 56. The contact region electrically connects aprotection film patterns pixel electrode 82, which will be described later, to thedrain electrode 66. - Referring to
FIG. 14 , thepixel electrode 82 is formed as a result of the plasma-treatment process. Thepixel electrode 82 extends from theoxide semiconductor pattern 46. For example, thepixel electrode 82 and theoxide semiconductor pattern 46 are formed as a single layer having a predetermined shape. Next, the whole surface of the thirdphotosensitive film pattern 125 is etched, thereby completing the TFT substrate ofFIG. 2 . This etching process may be performed using an asking process that uses, e.g., oxygen plasma. Hereinafter, a display device according to an exemplary embodiment of the present invention will be described with reference toFIGS. 15 and 16 . -
FIG. 15 is a plan view of a pixel P included in an organic light-emitting diode (OLED) display device according to an exemplary embodiment of the present invention.FIG. 16 is a cross-sectional view of the pixel P taken along the line IV-IV′ ofFIG. 15 . For simplicity, elements having the same functions as those illustrated in the drawings for the first exemplary embodiment are indicated by like reference numerals, and thus their description will be omitted. - Referring to
FIG. 15 , the pixel P included in the OLED display device may include a first TFT TI, a scan line SL, a data line DL, a capacitor Cst, a light-emitting element L, and a second TFT T2. - In the pixel P, the scan line SL extends in a direction of a substrate, and the data line DL and a power line VDD are separated from each other and extend in a direction that intersects the direction in which the scan line SL extends. For example, the direction of extension of the data line DL and the power line VDD may be perpendicular to that of the scan line SL. The first and second TFTs T1 and T2, the capacitor Cst, and the light-emitting element L are formed in a region defined by the scan line SL, the data line DL, and the power line VDD.
- The first TFT T1 is connected to each of the scan line SL and the data line DL. Accordingly, the first TFT TI applies a data voltage received from the data line DL to a gate electrode of the second TFT T2 in response to a switching signal of the scan line SL. The capacitor Cst is connected to each of the first TFT T1 and the power line VDD. Accordingly, the capacitor Cst accumulates the amount of electric charge, which corresponds to the voltage difference between the gate electrode of the second TFT T2 and the power line VDD, in response to a voltage received from the data line DL.
- Referring to
FIGS. 15 and 16 , the OLED display device according to an exemplary embodiment may include acommon electrode 230 which faces apixel electrode 82, an organic light-emittinglayer 220, and aplanarization layer 210. Furthermore, the OLED display device may include a TFT substrate. The TFT substrate includes agate electrode 24 formed on asubstrate 10, agate insulating layer 30 formed on thegate electrode 24, anoxide semiconductor pattern 46 formed on thegate insulating layer 30, asource electrode 64 formed on theoxide semiconductor pattern 46, adrain electrode 66 formed on theoxide semiconductor pattern 46 and separated from thesource electrode 64, and thepixel electrode 82 fanned on thegate insulating layer 30 and extending from theoxide semiconductor pattern 46. - The organic light-emitting
layer 220 is formed between thepixel electrode 82 and thecommon electrode 230. When a current is supplied to the organic light-emittinglayer 220, electrons and holes in the organic light-emittinglayer 220 recombine to form excitons, and the energy of the excitons causes light of a predetermined wavelength to be generated. - The organic light-emitting
layer 220 may be made of a low molecular organic material or a high molecular organic material. The organic light-emittinglayer 220 may include a hole-injection layer, a hole-transporting layer, a hole-blocking layer, an electron-transporting layer, an electron-injection layer, and an electron-blocking layer. - Hereinafter, a display device according to an exemplary embodiment of the present invention will be described with reference to
FIG. 17 .FIG. 17 is a cross-sectional view of a display device according to an exemplary embodiment of the present invention. For simplicity, elements having the same functions as those illustrated in the drawings for the first exemplary embodiment are indicated by like reference numerals, and thus their description will be omitted. - Referring to
FIG. 17 , the display device according to an exemplary embodiment may include a TFT substrate and acommon electrode 450 which faces apixel electrode 82. The TFT substrate includes agate electrode 24 formed on asubstrate 10, agate insulating layer 30 formed on thegate electrode 24, anoxide semiconductor pattern 46 formed on thegate insulating layer 30, asource electrode 64 formed on theoxide semiconductor pattern 46, adrain electrode 66 formed on theoxide semiconductor pattern 46 that is separated from thesource electrode 64, and thepixel electrode 82 formed on thegate insulating layer 30 extending from theoxide semiconductor pattern 46. - The display device may further include an opposite substrate. The opposite substrate includes an insulating
substrate 410, ablack matrix 420 for preventing leakage of light, acolor filter 430 for representing a color, anovercoat 440 for reducing the step difference between theblack matrix 420 and thecolor filter 430, and thecommon electrode 450 formed on theovercoat 440. The opposite substrate faces the TFT substrate. - A
liquid crystal layer 300 is interposed between the TFT substrate and the opposite substrate. Theliquid crystal layer 300 controls transmittance of light emitted from a backlight (not shown) based on the voltage difference between thepixel electrode 82 and thecommon electrode 450. - Hereinafter, a TFT substrate according to an exemplary embodiment of the present invention will be described with reference to
FIGS. 18 and 19 .FIG. 18 is a layout view of a TFT substrate according to an exemplary embodiment of the present invention.FIG. 19 is a cross-sectional view of the TFT substrate taken along the line IV-IV′ ofFIG. 18 . - The TFT substrate may include a gate wiring (including a
gate line 22 and a gate electrode 24), agate insulating layer 30, anoxide semiconductor pattern 47, a data wiring (including asource electrode 64 and a drain electrode 66), apassivation film 72, and apixel electrode 83. The TFT substrate may be substantially the same as the TFT substrate described above with reference toFIGS. 1 and 2 except that theoxide semiconductor pattern 47 is separated from thepixel electrode 83. For simplicity, elements having the same functions as those illustrated inFIGS. 1 and 2 are indicated by like reference numerals, and thus their description will be omitted or simplified. - The
oxide semiconductor pattern 47 and thepixel electrode 83 included in the TFT substrate may be formed on the same layer. For example, theoxide semiconductor pattern 47 and thepixel electrode 83 are formed on thegate insulating layer 30. Here, theoxide semiconductor pattern 47 and thepixel electrode 83 may neighbor each other. - The
pixel electrode 83 and theoxide semiconductor pattern 47 are respectively made of the same materials as thepixel electrode 82 and theoxide semiconductor pattern 46 described above with respect toFIGS. 1 and 2 . - The
pixel electrode 83 may electrically contact thedrain electrode 66 included in the data wiring. Specifically, a lower surface of thedrain electrode 66 may contact an upper surface of thepixel electrode 83. - Hereinafter, a method of manufacturing a TFT substrate according to an exemplary embodiment of the present invention will be described with reference to
FIGS. 20 through 29 . -
FIGS. 20 , 22 and 25 are layout views sequentially illustrating a method of manufacturing a TFT substrate according to an exemplary embodiment of the present invention.FIG. 21 is a cross-sectional view of the TFT substrate taken along the V-V′ ofFIG. 20 .FIGS. 23 and 24 are cross-sectional views of the TFT substrate taken along the line VI-VI′ ofFIG. 22 .FIGS. 26 through 29 are cross-sectional views of the TFT substrate taken along the line VII-VII′ ofFIG. 25 . The method of manufacturing the - TFT substrate is substantially the same as the method of manufacturing the TFT substrate as described above with reference to
FIGS. 3-14 except that anoxide semiconductor pattern 47 and apixel electrode 83 are formed separated from each other. For simplicity, elements having the same functions as those illustrated inFIGS. 3-14 are indicated by like reference numerals, and thus their description will be omitted or simplified. - Referring to
FIGS. 22 through 24 , agate insulating layer 30 and anoxide semiconductor layer 40 are formed on a structure shown inFIG. 21 . Thegate insulating layer 30 and theoxide semiconductor layer 40 may be deposited on the structure by, e.g., CVD. - Then, the
oxide semiconductor layer 40 is patterned to form theoxide semiconductor pattern 47 and apixel electrode pattern 45. Here, theoxide semiconductor pattern 47 and thepixel electrode pattern 45 may be fanned on thegate insulating layer 30 and may be separated from each other by a predetermined distance. In a subsequent process, thepixel electrode pattern 45 is changed to thepixel electrode 83. - Next, referring to
FIG. 26 , a dataconductive layer 60 is formed on the structure ofFIG. 24 by, e.g., sputtering. - Referring to
FIG. 27 , the data conductivelayer 60 is patterned and asource electrode 64 and adrain electrode 66 are formed thereby. Here, thesource electrode 64 and thedrain electrode 66 may be formed facing each other. - Referring to
FIG. 28 , apassivation layer 70 is formed on the structure ofFIG. 27 by, e.g., CVD. - Then, referring to
FIG. 29 , thepassivation layer 70 is patterned and apassivation film 72 which exposes thepixel electrode pattern 45 is formed. Thereafter, thepixel electrode pattern 45 is plasma-treated. The plasma-treatment process causes physical properties of thepixel electrode pattern 45, which is made of the same material as theoxide semiconductor pattern 47, to change from semiconductive to conductive. For example, thepixel electrode pattern 45 is changed to the pixel electrode 83 (seeFIG. 19 ) by the plasma-treatment process. After the plasma-treatment process, an oxide semiconductor used as an active layer in a channel region of a TFT can also be used as a pixel electrode. The plasma-treatment process may be substantially the same as the plasma-treatment process described above with reference toFIGS. 3-14 , and thus a description thereof will be omitted. - While the present invention has been particularly shown and described with reference to exemplary embodiments thereof, it will be understood by those of ordinary skill in the art that various changes in form and detail may be made therein without departing from the spirit and scope of the present invention. The exemplary embodiments should be considered in a descriptive sense only and not for purposes of limitation.
Claims (14)
1. A thin-film transistor (TFT) substrate comprising:
a gate electrode formed on a substrate;
a gate insulating layer formed on the gate electrode;
an oxide semiconductor pattern formed on the gate insulating layer;
a source electrode formed on the oxide semiconductor pattern;
a drain electrode formed on the oxide semiconductor pattern, the drain electrode facing the source electrode; and
a pixel electrode formed on the gate insulating layer.
2. The TFT substrate of claim 1 , wherein the pixel electrode extends from the oxide semiconductor pattern.
3. The TFT substrate of claim 1 , further comprising a passivation film formed on the source electrode and the drain electrode, the passivation film exposing the pixel electrode.
4. The TFT substrate of claim 1 , wherein the pixel electrode and the oxide semiconductor pattern are made of a same material and the pixel electrode is plasma-treated.
5. The TFT substrate of claim 4 , wherein the pixel electrode is plasma-treated with a hydrogen-containing gas.
6. The TFT substrate of claim 1 , further comprising one or more oxide semiconductor protection film patterns formed between the source and drain electrodes and the oxide semiconductor pattern.
7. The TFT substrate of claim 1 , wherein a side of the oxide semiconductor pattern and the source electrode share an etched surface.
8. The TFT substrate of claim 6 , wherein the one or more oxide semiconductor protection film patterns each have a contact region which is plasma-treated with a hydrogen-containing gas.
9. The TFT substrate of claim 8 , wherein the contact regions of the one or more oxide semiconductor protection film patterns electrically connect the pixel electrode and the drain electrode.
10. A display device comprising:
a TFT substrate comprising a gate electrode fanned on a substrate, a gate insulating layer formed on the gate electrode, an oxide semiconductor pattern formed on the gate insulating layer, a source electrode formed on the oxide semiconductor pattern, a drain electrode formed on the oxide semiconductor pattern, the drain electrode is spaced apart from the source electrode, and a pixel electrode formed on the gate insulating layer and extending from the oxide semiconductor pattern; and
a common electrode facing the pixel electrode.
11. The display device of claim 10 , further comprising an organic light-emitting layer formed between the common electrode and the pixel electrode.
12. The display device of claim 10 , further comprising:
an opposite substrate comprising the common electrode, the opposite substrate facing the TFT substrate; and
a liquid crystal layer interposed between the TFT substrate and the opposite substrate.
13. The TFT substrate of claim 1 , wherein the pixel electrode is spaced apart from the oxide semiconductor pattern.
14. The TFT substrate of claim 13 , wherein the pixel electrode contacts the drain electrode and wherein an upper surface of the pixel electrode contacts a lower surface of the drain electrode.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/871,368 US20130234124A1 (en) | 2010-02-19 | 2013-04-26 | Thin-film transistor substrate, method of manufacturing the same, and display device including the same |
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| KR10-2010-0015184 | 2010-02-19 | ||
| KR1020100015184A KR101627136B1 (en) | 2010-02-19 | 2010-02-19 | Thin film transistor substrate, method of manufacturing the same and display device comprising the same |
| US13/027,453 US8445301B2 (en) | 2010-02-19 | 2011-02-15 | Thin-film transistor substrate, method of manufacturing the same, and display device including the same |
| US13/871,368 US20130234124A1 (en) | 2010-02-19 | 2013-04-26 | Thin-film transistor substrate, method of manufacturing the same, and display device including the same |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/027,453 Division US8445301B2 (en) | 2010-02-19 | 2011-02-15 | Thin-film transistor substrate, method of manufacturing the same, and display device including the same |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20130234124A1 true US20130234124A1 (en) | 2013-09-12 |
Family
ID=44475758
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/027,453 Expired - Fee Related US8445301B2 (en) | 2010-02-19 | 2011-02-15 | Thin-film transistor substrate, method of manufacturing the same, and display device including the same |
| US13/871,368 Abandoned US20130234124A1 (en) | 2010-02-19 | 2013-04-26 | Thin-film transistor substrate, method of manufacturing the same, and display device including the same |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/027,453 Expired - Fee Related US8445301B2 (en) | 2010-02-19 | 2011-02-15 | Thin-film transistor substrate, method of manufacturing the same, and display device including the same |
Country Status (2)
| Country | Link |
|---|---|
| US (2) | US8445301B2 (en) |
| KR (1) | KR101627136B1 (en) |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2017128633A1 (en) * | 2016-01-28 | 2017-08-03 | 深圳市华星光电技术有限公司 | Method for manufacturing thin-film transistor |
| CN109003882A (en) * | 2018-06-27 | 2018-12-14 | 南京中电熊猫平板显示科技有限公司 | A kind of substrate and its manufacturing method |
| CN109387987A (en) * | 2018-11-26 | 2019-02-26 | 惠科股份有限公司 | Array substrate, manufacturing method thereof and display device |
| CN110797411A (en) * | 2019-10-09 | 2020-02-14 | 南京中电熊猫平板显示科技有限公司 | A kind of thin film transistor and its manufacturing method, array substrate |
Families Citing this family (17)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR101857248B1 (en) * | 2011-03-21 | 2018-05-14 | 삼성디스플레이 주식회사 | Organic light emitting display apparatus |
| KR102029389B1 (en) * | 2011-09-02 | 2019-11-08 | 엘지디스플레이 주식회사 | Flat panel display device with oxide thin film transistor and method for fabricating the same |
| CN102983141B (en) * | 2011-09-02 | 2015-07-01 | 乐金显示有限公司 | Flat panel display device with oxide thin film transistors and method for fabricating the same |
| KR101941439B1 (en) * | 2011-10-04 | 2019-01-24 | 엘지디스플레이 주식회사 | Oxide Thin Film Transistor Array Substrate and the method of manufacturing the same |
| TWI567985B (en) * | 2011-10-21 | 2017-01-21 | 半導體能源研究所股份有限公司 | Semiconductor device and method of manufacturing same |
| KR101960533B1 (en) * | 2011-11-10 | 2019-03-21 | 엘지디스플레이 주식회사 | Thin Film Transistor Substrate Having Metal Oxide Semiconductor and Manufacturing Method Thereof |
| CN102651455B (en) * | 2012-02-28 | 2015-11-25 | 京东方科技集团股份有限公司 | OLED, AMOLED device and manufacture method thereof |
| KR101915754B1 (en) | 2012-05-08 | 2018-11-07 | 삼성디스플레이 주식회사 | Thin film transistor substrate and display apparatus |
| US9276127B2 (en) * | 2012-06-19 | 2016-03-01 | Sharp Kabushiki Kaisha | Semiconductor device and method for producing same |
| US9379250B2 (en) * | 2012-06-22 | 2016-06-28 | Sharp Kabushiki Kaisha | Semiconductor device and method for producing same |
| KR102072800B1 (en) | 2012-11-29 | 2020-02-04 | 삼성디스플레이 주식회사 | Method of manufacturing for thin film transistor and thin film transistor thereof, and method of manufacturing for organic luminescence display |
| KR102081307B1 (en) * | 2012-12-10 | 2020-02-26 | 엘지디스플레이 주식회사 | Array Substrate Including Oxide Thin Film Transistor And Method Of Fabricating The Same |
| CN104319285A (en) * | 2014-10-27 | 2015-01-28 | 京东方科技集团股份有限公司 | Thin film transistor, manufacturing method thereof and array substrate |
| US10782580B2 (en) * | 2016-04-29 | 2020-09-22 | Samsung Display Co., Ltd. | Array substrate, liquid crystal display device having the same, and method for manufacturing array substrate |
| KR102068870B1 (en) * | 2016-06-17 | 2020-01-21 | 주식회사 엘지화학 | Electrode structure, electronic device comprising the same and manufacturing method thereof |
| CN107275342B (en) | 2017-06-12 | 2019-11-08 | 京东方科技集团股份有限公司 | A display device and method of making the same |
| KR102307712B1 (en) * | 2017-06-29 | 2021-09-30 | 엘지디스플레이 주식회사 | Tft substrate and display device including the same |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20090321731A1 (en) * | 2008-06-30 | 2009-12-31 | Samsung Mobile Display Co., Ltd. | Thin film transistor, method of manufacturing the same and flat panel display device having the same |
| US20100035379A1 (en) * | 2008-08-08 | 2010-02-11 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing semiconductor device |
Family Cites Families (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2937255B2 (en) * | 1997-05-02 | 1999-08-23 | 日本電気株式会社 | Method for patterning transparent conductive film |
| KR20020038482A (en) * | 2000-11-15 | 2002-05-23 | 모리시타 요이찌 | Thin film transistor array, method for producing the same, and display panel using the same |
| KR101363555B1 (en) * | 2006-12-14 | 2014-02-19 | 삼성디스플레이 주식회사 | Thin film transistor substrate and method of manufacturig the same |
| KR101592012B1 (en) * | 2008-12-01 | 2016-02-05 | 삼성디스플레이 주식회사 | Organic light emitting device and manufacturing method thereof |
| KR101593443B1 (en) * | 2009-02-19 | 2016-02-12 | 엘지디스플레이 주식회사 | Method of fabricating array substrate |
-
2010
- 2010-02-19 KR KR1020100015184A patent/KR101627136B1/en not_active Expired - Fee Related
-
2011
- 2011-02-15 US US13/027,453 patent/US8445301B2/en not_active Expired - Fee Related
-
2013
- 2013-04-26 US US13/871,368 patent/US20130234124A1/en not_active Abandoned
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20090321731A1 (en) * | 2008-06-30 | 2009-12-31 | Samsung Mobile Display Co., Ltd. | Thin film transistor, method of manufacturing the same and flat panel display device having the same |
| US20100035379A1 (en) * | 2008-08-08 | 2010-02-11 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing semiconductor device |
Cited By (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2017128633A1 (en) * | 2016-01-28 | 2017-08-03 | 深圳市华星光电技术有限公司 | Method for manufacturing thin-film transistor |
| CN109003882A (en) * | 2018-06-27 | 2018-12-14 | 南京中电熊猫平板显示科技有限公司 | A kind of substrate and its manufacturing method |
| CN109003882B (en) * | 2018-06-27 | 2021-11-05 | 南京京东方显示技术有限公司 | Substrate and manufacturing method thereof |
| CN109387987A (en) * | 2018-11-26 | 2019-02-26 | 惠科股份有限公司 | Array substrate, manufacturing method thereof and display device |
| WO2020107561A1 (en) * | 2018-11-26 | 2020-06-04 | 惠科股份有限公司 | Array substrate and manufacturing method thereof, and display device |
| CN110797411A (en) * | 2019-10-09 | 2020-02-14 | 南京中电熊猫平板显示科技有限公司 | A kind of thin film transistor and its manufacturing method, array substrate |
| WO2021068481A1 (en) * | 2019-10-09 | 2021-04-15 | 南京中电熊猫液晶显示科技有限公司 | Thin film transistor, manufacturing method therefor and array substrate |
Also Published As
| Publication number | Publication date |
|---|---|
| KR20110095615A (en) | 2011-08-25 |
| US8445301B2 (en) | 2013-05-21 |
| US20110204370A1 (en) | 2011-08-25 |
| KR101627136B1 (en) | 2016-06-07 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US8445301B2 (en) | Thin-film transistor substrate, method of manufacturing the same, and display device including the same | |
| US9236405B2 (en) | Array substrate, manufacturing method and the display device thereof | |
| KR101447843B1 (en) | Thin film transistor array substrate, method for manufacturing the same, display panel and display device | |
| US8796680B2 (en) | Thin-film transistor substrate and method of manufacturing the same | |
| US8164097B2 (en) | Thin film transistor array panel and manufacturing method thereof | |
| US9337213B2 (en) | Semiconductor device and method for manufacturing same | |
| KR101431136B1 (en) | Method of manufacturing thin film transistor substrate | |
| KR101542840B1 (en) | Thin film transistor substrate and method of fabricating thereof | |
| US20150214249A1 (en) | Array Substrate, Display Device and Manufacturing Method | |
| US8853699B2 (en) | Thin film transistor and method of forming the same | |
| US20150129865A1 (en) | Semiconductor device and method for manufacturing same | |
| US20150295092A1 (en) | Semiconductor device | |
| KR20110093113A (en) | Thin film transistor substrate and manufacturing method thereof | |
| WO2019114834A1 (en) | Array substrate and manufacturing method thereof, and display device | |
| KR102080484B1 (en) | Array substrate for Liquid crystal display device and Method for manufacturing the same | |
| KR20100070082A (en) | Thin film transistor substrate and method of fabricating thereof | |
| US11437519B2 (en) | TFT device and manufacturing method of same, TFT array substrate, and display device | |
| CN100446260C (en) | TFT array panel and its manufacturing method | |
| US9373648B2 (en) | Semiconductor device and method of manufacture thereof | |
| KR20100075058A (en) | Thin film transistor array substrate and method thereof | |
| US9035303B2 (en) | Semiconductor device and method for manufacturing same | |
| KR20140081413A (en) | Thin film transistor array panel and manufacturing method thereof | |
| KR20120058119A (en) | Thin film transistor array substrate and method thereof | |
| KR100986907B1 (en) | Liquid crystal display panel manufacturing method and a liquid crystal display panel produced by | |
| JP2012190978A (en) | Semiconductor device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |