US20120267715A1 - High voltage semiconductor device and method for fabricating the same - Google Patents
High voltage semiconductor device and method for fabricating the same Download PDFInfo
- Publication number
- US20120267715A1 US20120267715A1 US13/090,298 US201113090298A US2012267715A1 US 20120267715 A1 US20120267715 A1 US 20120267715A1 US 201113090298 A US201113090298 A US 201113090298A US 2012267715 A1 US2012267715 A1 US 2012267715A1
- Authority
- US
- United States
- Prior art keywords
- doped region
- conductivity type
- high voltage
- type
- voltage well
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
- H10D30/603—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended drain IGFETs [EDMOS]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/028—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
- H10D30/0281—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of lateral DMOS [LDMOS] FETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/028—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
- H10D30/0281—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of lateral DMOS [LDMOS] FETs
- H10D30/0285—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of lateral DMOS [LDMOS] FETs using formation of insulating sidewall spacers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/65—Lateral DMOS [LDMOS] FETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/213—Channel regions of field-effect devices
- H10D62/221—Channel regions of field-effect devices of FETs
- H10D62/235—Channel regions of field-effect devices of FETs of IGFETs
- H10D62/299—Channel regions of field-effect devices of FETs of IGFETs having lateral doping variations
- H10D62/307—Channel regions of field-effect devices of FETs of IGFETs having lateral doping variations the doping variations being parallel to the channel lengths
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/393—Body regions of DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/13—Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
- H10D62/149—Source or drain regions of field-effect devices
- H10D62/151—Source or drain regions of field-effect devices of IGFETs
- H10D62/152—Source regions of DMOS transistors
- H10D62/153—Impurity concentrations or distributions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/514—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the insulating layers
- H10D64/516—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the insulating layers the thicknesses being non-uniform
Definitions
- the invention relates to a high voltage semiconductor device, and in particular to a laterally diffused metal oxide semiconductor (LDMOS) transistor and a method for fabricating the same.
- LDMOS laterally diffused metal oxide semiconductor
- High voltage semiconductor technology is applied to integrated circuits with high voltages and high power.
- Traditional high voltage semiconductor devices such as vertically diffused metal oxide semiconductor (VDMOS) transistors and LDMOS transistors are mainly used for devices with at least 18 volts or higher.
- VDMOS vertically diffused metal oxide semiconductor
- LDMOS transistors are mainly used for devices with at least 18 volts or higher.
- the advantages of high voltage device technology include cost effectiveness and process compatibility, and thus high voltage device technology has been widely used in display driver IC devices, and power supply devices, and the power management, communications, autotronics, and industrial control fields, etc.
- LDMOS transistors typically control current flowing between a drain and a source by a channel resulting from the gate voltage.
- the channel length must be extended in order to prevent source-drain punch-through effect.
- device size increases with increased channel length, thereby resulting in increased chip area and increased on resistance (Ron).
- Ron on resistance
- the on resistance of a p-type diffused metal oxide semiconductor (PDMOS) transistor is higher than that of an n-type diffused metal oxide semiconductor (NDMOS) transistor, and this is detrimental for performance enhancement of PDMOS transistors.
- An exemplary embodiment of a high voltage semiconductor device comprises a semiconductor substrate having a high voltage well with a first conductivity type therein.
- a gate structure is disposed on the semiconductor substrate of the high voltage well.
- a source doped region and a drain doped region are in the high voltage well on both sides of the gate structure, respectively.
- a lightly doped region with the first conductivity type is between the source and drain doped regions and relatively near to the source doped region.
- a high voltage semiconductor device comprises an epitaxial layer with a first conductivity type formed on a semiconductor substrate, having a first high voltage well with a second conductivity type opposite to the first conductivity type therein.
- a gate structure is disposed on the epitaxial layer of the first high voltage well.
- a body doped region with the first conductivity type is in the first high voltage well on a first side of the gate structure.
- a source doped region is in the body doped region.
- a drain doped region is in the first high voltage well on a second side opposite to the first side of the gate structure.
- a first lightly doped region with the first conductivity type is in the body doped region and near to the source doped region.
- An exemplary embodiment of a method for fabricating a high voltage semiconductor device comprises forming an epitaxial layer with a first conductivity type on a semiconductor substrate.
- a first high voltage well with a second conductivity type opposite to the first conductivity type is formed in the epitaxial layer.
- a body doped region with the first conductivity type is formed in the first high voltage well.
- a drain doped region is formed in the first high voltage well.
- a source doped region is formed in the body doped region.
- a gate structure is formed on the epitaxial layer of the first high voltage well, such that the body doped region and the drain doped region are in the first high voltage well on both sides of the gate structure.
- a first lightly doped region with the first conductivity type is in the body doped region and near to the source doped region.
- FIG. 1 is a cross section of an exemplary embodiment of a high voltage semiconductor device according to the invention.
- FIG. 2 is a cross section of another exemplary embodiment of a high voltage semiconductor device according to the invention.
- FIGS. 3A to 3G are cross sections of an exemplary embodiment of a method for fabricating a high voltage semiconductor device shown in FIG. 2 .
- the embodiment of the invention provides a high voltage semiconductor device, such as an LDMOS transistor, which uses a halo or pocket implant region to mitigate the occurrence of the punch-through effect, thereby resulting in reduced on resistance (Ron) and reduced device size by shrinking the channel of the transistor.
- a high voltage semiconductor device such as an LDMOS transistor
- the high voltage semiconductor device 10 such as an LDMOS transistor, comprises a semiconductor substrate 100 having an active region OD defined by an isolation structure 103 .
- the semiconductor substrate 100 may comprise silicon, SiGe, bulk semiconductor, compound semiconductor, silicon on insulator (SOI), or other commonly used semiconductor substrates.
- the semiconductor substrate 100 may have a desired conductivity type by implanting p-type or n-type dopants.
- the substrate 200 may be a P-type substrate.
- the isolation structure 103 may comprise local oxidation of silicon (LOCOS). In alternative embodiments, the isolation structure 103 may comprise a shallow trench isolation (STI) structure.
- LOCS local oxidation of silicon
- STI shallow trench isolation
- a high voltage well 102 with a first conductivity type is in the semiconductor substrate 100 of the active region OD.
- a gate structure 117 is disposed on the semiconductor substrate 100 of the high voltage well 102 .
- the gate structure 117 may comprise a gate dielectric layer 114 contacting the semiconductor substrate 100 , a gate electrode 116 overlying the gate dielectric layer 114 and coupling to a gate voltage V G , and gate spacers 115 on the sidewalls of the gate electrode 116 .
- a source doped region 109 and a drain doped region 113 are in the high voltage well 102 on both sides of the gate structure 117 , respectively.
- the source doped region 109 is coupled to a source voltage V S and may comprise a first heavily doped region 106 with a first conductivity type and a second heavily doped region 108 with a second conductivity type adjacent to the first heavily doped region 106 , wherein the second conductivity type is opposite to the first conductivity type.
- the first conductivity type is n-type and the second conductivity type is p-type.
- the first conductivity type is p-type and the second conductivity type is n-type.
- the drain doped region 113 is coupled to a drain voltage V D and may comprise a double diffused region 112 with the second conductivity type and a third heavily doped region 110 with the second conductivity type in the double diffused region 112 .
- a well 104 with the second conductivity type is in the semiconductor substrate 100 and surrounds the high voltage well 102 .
- the surface of the well 104 may have a fourth heavily doped region 122 with the second conductivity type and be coupled to a substrate voltage V sub .
- a lightly doped region 120 with the first conductivity type is between the source doped region 109 and the drain doped region 113 and is relatively near to the source doped region 109 .
- the lightly doped region 120 has a doping concentration in a range of 10 8 /cm 2 to 10 16 /cm 2 and may be formed by a halo implantation process, such that the lightly doped region 120 (i.e., halo implantation region) substantially surrounds the source doped region 109 (i.e., the first heavily doped region 106 and the second heavily doped region 108 ).
- the lightly doped region 120 can effectively reduce the leakage current causing a punch-through effect between the source and drain sides.
- the high voltage semiconductor device 20 such as an LDMOS transistor, comprises a semiconductor substrate 100 having an epitaxial layer 101 with a first conductivity type thereon.
- the epitaxial layer 101 may have the same conductivity type as that of the semiconductor substrate 100 .
- the epitaxial layer 101 has an active area OD defined by an isolation structure 103 .
- a first high voltage well 202 with a second conductivity type opposite to the first conductivity type is in the epitaxial layer 101 of the active area OD.
- the first conductivity type is n-type and the second conductivity type is p-type.
- the first conductivity type is p-type and the second conductivity type is n-type.
- a gate structure 117 is disposed on the epitaxial layer 101 of the first high voltage well 202 and is coupled to a gate voltage V G .
- gate electrode 116 of the gate structure 117 may extend above a portion of the isolation structure 103 , as shown in FIG. 2 .
- a body doped region 111 with a first conductivity type is in the first high voltage well 202 on a first side of the gate structure 117 .
- a source doped region 109 is in the body doped region 111 and is coupled to a source voltage V S .
- a first lightly doped region 220 with the first conductivity type is in the body doped region 111 and near to the source doped region 109 .
- the first lightly doped region 220 has a doping concentration in a range of 10 8 /cm 2 to 10 16 /cm 2 .
- the source doped region 109 may comprise a first heavily doped region 106 with a first conductivity type and a second heavily doped region 108 with a second conductivity type adjacent to the first heavily doped region 106 , and a second lightly doped region 105 with the second conductivity type adjacent to the second heavily doped region 108 .
- the first lightly doped region 220 may be formed by a pocket implantation process, such that the first lightly doped region 220 in the body doped region 111 is under the source doped region 109 or the second lightly doped region 105 , and near to the second heavily doped region 108 .
- the first lightly doped region 220 can effectively reduced the leakage current induced by a punch-through effect between the source and drain sides.
- a drain doped region 113 is in the high voltage well 102 on a second side opposite to the first side of the gate structure 117 .
- the drain doped region 113 is coupled to a drain voltage V D and may comprise a high voltage double diffused region 212 with the second conductivity type and a third heavily doped region 110 with the second conductivity type in the high voltage double diffused region 212 .
- a second high voltage well 204 with the second conductivity type is in the epitaxial layer 101 and surrounds the first high voltage well 202 .
- the surface of the second high voltage well 204 may have a fourth heavily doped region 122 with the first conductivity type and be coupled to a substrate voltage V sub .
- FIGS. 3A to 3G are cross sections of an exemplary embodiment of a method for fabricating the high voltage semiconductor device 20 shown in FIG. 2 .
- a semiconductor substrate 100 comprises silicon, SiGe, bulk semiconductor, compound semiconductor, silicon on insulator (SOI), or other commonly used semiconductor substrates.
- the semiconductor substrate 100 may have a desired conductivity type by implanting p-type or n-type dopants.
- an epitaxial layer 101 with a first conductivity type is formed on the semiconductor substrate 100 , wherein the epitaxial layer 101 may have the same conductivity type as that of the semiconductor substrate 100 and may be formed by selective epitaxial growth methods.
- a first high voltage well 202 with a second conductivity type opposite to the first conductivity type is formed in the epitaxial layer 101 .
- the first conductivity type is n-type and the second conductivity type is p-type.
- the first conductivity type is p-type and the second conductivity type is n-type.
- dopants may be implanted into the epitaxial layer 101 by an ion implantation process followed by a thermal diffusion process to form the first high voltage well 202 .
- an isolation structure 103 such as local oxidation of silicon (LOCOS), is formed in the epitaxial layer 101 to define an active area OD corresponding to the first high voltage well 202 .
- the isolation structure 103 may comprise a shallow trench isolation (STI) structure.
- dopants may be implanted into the epitaxial layer 101 by an ion implantation process followed by thermal diffusion and annealing processes to form a second high voltage well 204 with the first conductivity type and surrounding the first high voltage well 202 .
- a body doped region 111 with the first conductivity type and a high voltage diffused region 212 with the second conductivity type are formed in the first high voltage well 202 by different ion implantation and thermal diffusion processes.
- the body doped region 111 and the high voltage diffused region 212 are spaced apart from each other by a predetermined distance.
- a gate dielectric layer 114 comprises oxide, nitride, oxynitride, oxycarbide or combinations thereof or other high-k (k>8) dielectric materials (for example, aluminum oxide (Al 2 O 3 ), hafnium oxide (HfO 2 ), hafnium oxynitride (HfON), zirconium oxide (ZrO 2 ), zirconium oxynitride (ZrON) or combinations thereof.
- the gate dielectric layer 114 may be formed by a chemical vapor deposition (CVD) process or other well known deposition process.
- a gate electrode 116 is formed on the gate dielectric layer 114 by a CVD process or other well known deposition process.
- the gate electrode 116 may comprise polysilicon or metal. Thereafter, the gate electrode 116 and the gate dielectric layer 114 are patterned by conventional lithography and etching processes. The patterned gate electrode 116 and gate dielectric layer 114 are substantially above the first high voltage well 202 between the body doped region 111 and the high voltage double diffused region 212 and partially cover the body doped region 111 , the high voltage double diffused region 212 , and the isolation structure 103 .
- a photoresist pattern layer 119 is formed on the epitaxial layer 101 to expose the high voltage double diffused region 212 and a portion of the body doped region 111 . Thereafter, lightly doped regions 105 with the second conductivity type are formed in the high voltage double diffused region 212 and the body doped region 111 .
- gate spacers 115 are formed on the sidewalls of the gate electrode 116 and gate dielectric layer 114 to complete the fabrication of the gate structure 117 .
- the gate spacers 115 may comprise oxide, nitride, oxynitride or a combination thereof, and may be formed by conventional deposition and anisotropic etching processes.
- a first heavily doped region 106 with the first conductivity type and a second heavily doped region 108 with the second conductivity type adjacent thereto are formed in the body doped region 111
- a third heavily doped region 110 with the second conductivity type are formed in the high voltage double diffused region 212
- a fourth heavily doped region 122 with the first conductivity type is formed in the surface of the second high voltage well 204 , by different ion implantation processes, respectively.
- the first heavily doped region 106 , second heavily doped region 108 , and lightly doped regions 105 form a source doped region 109
- the third heavily doped region 110 and high voltage double diffused region 212 form a drain doped region 113 , such that the body doped region 111 and the drain doped region 113 are on both sides of the gate structure 117 , respectively.
- a lightly doped region 220 (i.e., pocket implantation region) with the first conductivity type may be formed in the body doped region 111 and near to the source doped region 109 by a pocket implantation process. Following, the fabrication of the high voltage semiconductor device 20 is completed.
- the lightly doped region 220 is in the body doped region 111 and under the lightly doped region 105 .
- the lightly doped region 222 is near to the second heavily doped region 108 and has a doping concentration in a range of 10 8 /cm 2 to 10 16 /cm 2 .
- the ion implantation mask layer used for formation of the lightly doped region 220 and that used for formation of the lightly doped region 105 may be formed by using the same photomask for the respective lithography processes. Accordingly, additional manufacturing costs can be saved.
- the lightly doped region (halo implantation region) 120 and the lightly doped region (pocket implantation region) 220 is capable of effectively reducing leakage current causing a punch-through effect between the source and drain sides, the channel length of the high voltage semiconductor devices 10 and 20 can be properly reduced, thereby reducing the on resistances (Ron) and sizes of the high voltage semiconductor devices 10 and 20 .
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
- 1. Field of the Invention
- The invention relates to a high voltage semiconductor device, and in particular to a laterally diffused metal oxide semiconductor (LDMOS) transistor and a method for fabricating the same.
- 2. Description of the Related Art
- High voltage semiconductor technology is applied to integrated circuits with high voltages and high power. Traditional high voltage semiconductor devices, such as vertically diffused metal oxide semiconductor (VDMOS) transistors and LDMOS transistors are mainly used for devices with at least 18 volts or higher. The advantages of high voltage device technology include cost effectiveness and process compatibility, and thus high voltage device technology has been widely used in display driver IC devices, and power supply devices, and the power management, communications, autotronics, and industrial control fields, etc.
- LDMOS transistors typically control current flowing between a drain and a source by a channel resulting from the gate voltage. In a traditional LDMOS transistor, the channel length must be extended in order to prevent source-drain punch-through effect. However, device size increases with increased channel length, thereby resulting in increased chip area and increased on resistance (Ron). Moreover, since the mobility of a hole carrier is lower than that of the electron carrier, the on resistance of a p-type diffused metal oxide semiconductor (PDMOS) transistor is higher than that of an n-type diffused metal oxide semiconductor (NDMOS) transistor, and this is detrimental for performance enhancement of PDMOS transistors.
- Accordingly, there exists a need in the art for development of an improved high voltage semiconductor device structure, capable of mitigating or addressing the above-described problems.
- A detailed description is given in the following embodiments with reference to the accompanying drawings. A high voltage semiconductor device and a method for fabricating the same are provided. An exemplary embodiment of a high voltage semiconductor device comprises a semiconductor substrate having a high voltage well with a first conductivity type therein. A gate structure is disposed on the semiconductor substrate of the high voltage well. A source doped region and a drain doped region are in the high voltage well on both sides of the gate structure, respectively. A lightly doped region with the first conductivity type is between the source and drain doped regions and relatively near to the source doped region.
- Another exemplary embodiment of a high voltage semiconductor device comprises an epitaxial layer with a first conductivity type formed on a semiconductor substrate, having a first high voltage well with a second conductivity type opposite to the first conductivity type therein. A gate structure is disposed on the epitaxial layer of the first high voltage well. A body doped region with the first conductivity type is in the first high voltage well on a first side of the gate structure. A source doped region is in the body doped region. A drain doped region is in the first high voltage well on a second side opposite to the first side of the gate structure. A first lightly doped region with the first conductivity type is in the body doped region and near to the source doped region.
- An exemplary embodiment of a method for fabricating a high voltage semiconductor device comprises forming an epitaxial layer with a first conductivity type on a semiconductor substrate. A first high voltage well with a second conductivity type opposite to the first conductivity type is formed in the epitaxial layer. A body doped region with the first conductivity type is formed in the first high voltage well. A drain doped region is formed in the first high voltage well. A source doped region is formed in the body doped region. A gate structure is formed on the epitaxial layer of the first high voltage well, such that the body doped region and the drain doped region are in the first high voltage well on both sides of the gate structure. A first lightly doped region with the first conductivity type is in the body doped region and near to the source doped region.
- The invention can be more fully understood by reading the subsequent detailed description and examples with references made to the accompanying drawings, wherein:
-
FIG. 1 is a cross section of an exemplary embodiment of a high voltage semiconductor device according to the invention; -
FIG. 2 is a cross section of another exemplary embodiment of a high voltage semiconductor device according to the invention; and -
FIGS. 3A to 3G are cross sections of an exemplary embodiment of a method for fabricating a high voltage semiconductor device shown inFIG. 2 . - The following description is of the best-contemplated mode of carrying out the invention. This description is provided for the purpose of illustrating the general principles of the invention and should not be taken in a limiting sense. The scope of the invention is best determined by reference to the appended claims.
- The embodiment of the invention provides a high voltage semiconductor device, such as an LDMOS transistor, which uses a halo or pocket implant region to mitigate the occurrence of the punch-through effect, thereby resulting in reduced on resistance (Ron) and reduced device size by shrinking the channel of the transistor.
- Refer to
FIG. 1 , which illustrates a cross section of an exemplary embodiment of a high voltage semiconductor device 10 according to the invention. In the embodiment, the high voltage semiconductor device 10, such as an LDMOS transistor, comprises asemiconductor substrate 100 having an active region OD defined by anisolation structure 103. In the embodiment, thesemiconductor substrate 100 may comprise silicon, SiGe, bulk semiconductor, compound semiconductor, silicon on insulator (SOI), or other commonly used semiconductor substrates. Moreover, thesemiconductor substrate 100 may have a desired conductivity type by implanting p-type or n-type dopants. In one embodiment, the substrate 200 may be a P-type substrate. Theisolation structure 103 may comprise local oxidation of silicon (LOCOS). In alternative embodiments, theisolation structure 103 may comprise a shallow trench isolation (STI) structure. - A high voltage well 102 with a first conductivity type is in the
semiconductor substrate 100 of the active region OD. - A
gate structure 117 is disposed on thesemiconductor substrate 100 of the high voltage well 102. Thegate structure 117 may comprise a gatedielectric layer 114 contacting thesemiconductor substrate 100, agate electrode 116 overlying the gatedielectric layer 114 and coupling to a gate voltage VG, andgate spacers 115 on the sidewalls of thegate electrode 116. - A source doped
region 109 and a drain dopedregion 113 are in the high voltage well 102 on both sides of thegate structure 117, respectively. In the embodiment, the source dopedregion 109 is coupled to a source voltage VS and may comprise a first heavily dopedregion 106 with a first conductivity type and a second heavily dopedregion 108 with a second conductivity type adjacent to the first heavily dopedregion 106, wherein the second conductivity type is opposite to the first conductivity type. In one embodiment, the first conductivity type is n-type and the second conductivity type is p-type. In an alternative embodiment, the first conductivity type is p-type and the second conductivity type is n-type. Moreover, the drain dopedregion 113 is coupled to a drain voltage VD and may comprise a double diffused region 112 with the second conductivity type and a third heavily dopedregion 110 with the second conductivity type in the double diffused region 112. - A well 104 with the second conductivity type is in the
semiconductor substrate 100 and surrounds the high voltage well 102. The surface of the well 104 may have a fourth heavily dopedregion 122 with the second conductivity type and be coupled to a substrate voltage Vsub. - A lightly doped region 120 with the first conductivity type is between the source doped
region 109 and the drain dopedregion 113 and is relatively near to the source dopedregion 109. In one embodiment, the lightly doped region 120 has a doping concentration in a range of 108/cm2 to 1016/cm2 and may be formed by a halo implantation process, such that the lightly doped region 120 (i.e., halo implantation region) substantially surrounds the source doped region 109 (i.e., the first heavily dopedregion 106 and the second heavily doped region 108). Particularly, in the embodiment, the lightly doped region 120 can effectively reduce the leakage current causing a punch-through effect between the source and drain sides. - Refer to
FIG. 2 , which illustrates a cross section of another exemplary embodiment of a highvoltage semiconductor device 20 according to the invention. Elements inFIG. 2 that are the same as those inFIG. 1 are labeled with the same reference numbers as inFIG. 1 and are not described again for brevity. In the embodiment, the highvoltage semiconductor device 20, such as an LDMOS transistor, comprises asemiconductor substrate 100 having anepitaxial layer 101 with a first conductivity type thereon. Theepitaxial layer 101 may have the same conductivity type as that of thesemiconductor substrate 100. Moreover, theepitaxial layer 101 has an active area OD defined by anisolation structure 103. - A first high voltage well 202 with a second conductivity type opposite to the first conductivity type is in the
epitaxial layer 101 of the active area OD. In one embodiment, the first conductivity type is n-type and the second conductivity type is p-type. In an alternative embodiment, the first conductivity type is p-type and the second conductivity type is n-type. - A
gate structure 117 is disposed on theepitaxial layer 101 of the first high voltage well 202 and is coupled to a gate voltage VG. In the embodiment,gate electrode 116 of thegate structure 117 may extend above a portion of theisolation structure 103, as shown inFIG. 2 . - A body doped
region 111 with a first conductivity type is in the first high voltage well 202 on a first side of thegate structure 117. A source dopedregion 109 is in the body dopedregion 111 and is coupled to a source voltage VS. Moreover, a first lightly dopedregion 220 with the first conductivity type is in the body dopedregion 111 and near to the source dopedregion 109. The first lightly dopedregion 220 has a doping concentration in a range of 108/cm2 to 1016/cm2. In the embodiment, the source dopedregion 109 may comprise a first heavily dopedregion 106 with a first conductivity type and a second heavily dopedregion 108 with a second conductivity type adjacent to the first heavily dopedregion 106, and a second lightly dopedregion 105 with the second conductivity type adjacent to the second heavily dopedregion 108. In one embodiment, the first lightly dopedregion 220 may be formed by a pocket implantation process, such that the first lightly dopedregion 220 in the body dopedregion 111 is under the source dopedregion 109 or the second lightly dopedregion 105, and near to the second heavily dopedregion 108. Particularly, in the embodiment, the first lightly dopedregion 220 can effectively reduced the leakage current induced by a punch-through effect between the source and drain sides. - A drain doped
region 113 is in the high voltage well 102 on a second side opposite to the first side of thegate structure 117. The drain dopedregion 113 is coupled to a drain voltage VD and may comprise a high voltage double diffusedregion 212 with the second conductivity type and a third heavily dopedregion 110 with the second conductivity type in the high voltage double diffusedregion 212. - A second high voltage well 204 with the second conductivity type is in the
epitaxial layer 101 and surrounds the firsthigh voltage well 202. The surface of the second high voltage well 204 may have a fourth heavily dopedregion 122 with the first conductivity type and be coupled to a substrate voltage Vsub. -
FIGS. 3A to 3G are cross sections of an exemplary embodiment of a method for fabricating the highvoltage semiconductor device 20 shown inFIG. 2 . Referring toFIG. 3A , asemiconductor substrate 100 comprises silicon, SiGe, bulk semiconductor, compound semiconductor, silicon on insulator (SOI), or other commonly used semiconductor substrates. Moreover, thesemiconductor substrate 100 may have a desired conductivity type by implanting p-type or n-type dopants. Next, anepitaxial layer 101 with a first conductivity type is formed on thesemiconductor substrate 100, wherein theepitaxial layer 101 may have the same conductivity type as that of thesemiconductor substrate 100 and may be formed by selective epitaxial growth methods. - Thereafter, a first high voltage well 202 with a second conductivity type opposite to the first conductivity type is formed in the
epitaxial layer 101. In one embodiment, the first conductivity type is n-type and the second conductivity type is p-type. In an alternative embodiment, the first conductivity type is p-type and the second conductivity type is n-type. In the embodiment, dopants may be implanted into theepitaxial layer 101 by an ion implantation process followed by a thermal diffusion process to form the firsthigh voltage well 202. - Referring to
FIG. 3B , anisolation structure 103, such as local oxidation of silicon (LOCOS), is formed in theepitaxial layer 101 to define an active area OD corresponding to the firsthigh voltage well 202. In alternative embodiments, theisolation structure 103 may comprise a shallow trench isolation (STI) structure. - Referring to
FIG. 3C , dopants may be implanted into theepitaxial layer 101 by an ion implantation process followed by thermal diffusion and annealing processes to form a second high voltage well 204 with the first conductivity type and surrounding the firsthigh voltage well 202. - Referring to
FIG. 3D , a body dopedregion 111 with the first conductivity type and a high voltage diffusedregion 212 with the second conductivity type are formed in the first high voltage well 202 by different ion implantation and thermal diffusion processes. The body dopedregion 111 and the high voltage diffusedregion 212 are spaced apart from each other by a predetermined distance. - Referring to
FIG. 3E , agate dielectric layer 114, comprises oxide, nitride, oxynitride, oxycarbide or combinations thereof or other high-k (k>8) dielectric materials (for example, aluminum oxide (Al2O3), hafnium oxide (HfO2), hafnium oxynitride (HfON), zirconium oxide (ZrO2), zirconium oxynitride (ZrON) or combinations thereof. Thegate dielectric layer 114 may be formed by a chemical vapor deposition (CVD) process or other well known deposition process. Next, agate electrode 116 is formed on thegate dielectric layer 114 by a CVD process or other well known deposition process. Thegate electrode 116 may comprise polysilicon or metal. Thereafter, thegate electrode 116 and thegate dielectric layer 114 are patterned by conventional lithography and etching processes. The patternedgate electrode 116 andgate dielectric layer 114 are substantially above the first high voltage well 202 between the body dopedregion 111 and the high voltage double diffusedregion 212 and partially cover the body dopedregion 111, the high voltage double diffusedregion 212, and theisolation structure 103. - Next, a
photoresist pattern layer 119 is formed on theepitaxial layer 101 to expose the high voltage double diffusedregion 212 and a portion of the body dopedregion 111. Thereafter, lightly dopedregions 105 with the second conductivity type are formed in the high voltage double diffusedregion 212 and the body dopedregion 111. - Referring to
FIG. 3F , after removal of thephotoresist pattern layer 119,gate spacers 115 are formed on the sidewalls of thegate electrode 116 andgate dielectric layer 114 to complete the fabrication of thegate structure 117. The gate spacers 115 may comprise oxide, nitride, oxynitride or a combination thereof, and may be formed by conventional deposition and anisotropic etching processes. After formation of thegate structure 117, a first heavily dopedregion 106 with the first conductivity type and a second heavily dopedregion 108 with the second conductivity type adjacent thereto are formed in the body dopedregion 111, a third heavily dopedregion 110 with the second conductivity type are formed in the high voltage double diffusedregion 212, and a fourth heavily dopedregion 122 with the first conductivity type is formed in the surface of the second high voltage well 204, by different ion implantation processes, respectively. The first heavily dopedregion 106, second heavily dopedregion 108, and lightly dopedregions 105 form a source dopedregion 109, and the third heavily dopedregion 110 and high voltage double diffusedregion 212 form a drain dopedregion 113, such that the body dopedregion 111 and the drain dopedregion 113 are on both sides of thegate structure 117, respectively. - Referring to
FIG. 3G , a lightly doped region 220 (i.e., pocket implantation region) with the first conductivity type may be formed in the body dopedregion 111 and near to the source dopedregion 109 by a pocket implantation process. Following, the fabrication of the highvoltage semiconductor device 20 is completed. In one embodiment, the lightly dopedregion 220 is in the body dopedregion 111 and under the lightly dopedregion 105. Moreover, the lightly doped region 222 is near to the second heavily dopedregion 108 and has a doping concentration in a range of 108/cm2 to 1016/cm2. Additionally, and in particular, the ion implantation mask layer used for formation of the lightly dopedregion 220 and that used for formation of the lightly dopedregion 105 may be formed by using the same photomask for the respective lithography processes. Accordingly, additional manufacturing costs can be saved. - According to the foregoing embodiments, since the lightly doped region (halo implantation region) 120 and the lightly doped region (pocket implantation region) 220 is capable of effectively reducing leakage current causing a punch-through effect between the source and drain sides, the channel length of the high
voltage semiconductor devices 10 and 20 can be properly reduced, thereby reducing the on resistances (Ron) and sizes of the highvoltage semiconductor devices 10 and 20. - While the invention has been described by way of example and in terms of preferred embodiment, it is to be understood that the invention is not limited thereto. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Claims (26)
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/090,298 US8847332B2 (en) | 2011-04-20 | 2011-04-20 | Laterally diffused metal oxide semiconductor device having halo or pocket implant region |
| US14/468,503 US9224862B2 (en) | 2011-04-20 | 2014-08-26 | High voltage semiconductor device and method for fabricating the same |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/090,298 US8847332B2 (en) | 2011-04-20 | 2011-04-20 | Laterally diffused metal oxide semiconductor device having halo or pocket implant region |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/468,503 Division US9224862B2 (en) | 2011-04-20 | 2014-08-26 | High voltage semiconductor device and method for fabricating the same |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20120267715A1 true US20120267715A1 (en) | 2012-10-25 |
| US8847332B2 US8847332B2 (en) | 2014-09-30 |
Family
ID=47020632
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/090,298 Active 2031-09-16 US8847332B2 (en) | 2011-04-20 | 2011-04-20 | Laterally diffused metal oxide semiconductor device having halo or pocket implant region |
| US14/468,503 Active US9224862B2 (en) | 2011-04-20 | 2014-08-26 | High voltage semiconductor device and method for fabricating the same |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/468,503 Active US9224862B2 (en) | 2011-04-20 | 2014-08-26 | High voltage semiconductor device and method for fabricating the same |
Country Status (1)
| Country | Link |
|---|---|
| US (2) | US8847332B2 (en) |
Cited By (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20140346597A1 (en) * | 2013-05-24 | 2014-11-27 | International Business Machines Corporation | High voltage laterally diffused metal oxide semiconductor |
| CN104392924A (en) * | 2014-10-08 | 2015-03-04 | 中国电子科技集团公司第五十八研究所 | Technical method for preparing SOI LDMOS device |
| CN104934463A (en) * | 2014-03-19 | 2015-09-23 | 旺宏电子股份有限公司 | Semiconductor device with deep implanted region and manufacturing method thereof |
| CN105226101A (en) * | 2014-06-30 | 2016-01-06 | 无锡华润上华半导体有限公司 | Junction field effect transistor and manufacture method thereof |
| US9236449B2 (en) | 2013-07-11 | 2016-01-12 | Globalfoundries Inc. | High voltage laterally diffused metal oxide semiconductor |
| US9240463B2 (en) | 2013-05-24 | 2016-01-19 | Globalfoundries Inc. | High voltage laterally diffused metal oxide semiconductor |
| US9343572B1 (en) * | 2015-01-23 | 2016-05-17 | Vangaurd International Semiconductor Corporation | High-voltage semiconductor device and method for manufacturing the same |
| US9825118B2 (en) * | 2013-07-18 | 2017-11-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | High voltage metal-oxide-metal (HV-MOM) device, HV-MOM layout and method of making the HV-MOM device |
| US20180182863A1 (en) * | 2016-12-23 | 2018-06-28 | Nuvoton Technology Corporation | Semiconductor device and method of fabricating the same |
| US10930636B2 (en) * | 2018-08-20 | 2021-02-23 | Amazing Microelectronic Corp. | Transient voltage suppression device |
| CN117457747A (en) * | 2023-12-22 | 2024-01-26 | 粤芯半导体技术股份有限公司 | DEMOS structure of embedded flash memory technology and preparation method thereof |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9666711B1 (en) * | 2016-05-31 | 2017-05-30 | Vanguard International Semiconductor Corporation | Semiconductor device and method for manufacturing the same |
| TWI615968B (en) * | 2017-02-23 | 2018-02-21 | 旺宏電子股份有限公司 | Semiconductor device and method of manufacturing the same |
Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5585660A (en) * | 1994-04-08 | 1996-12-17 | Texas Instruments Incorporated | Extended drain resurf lateral DMOS devices |
| US5739061A (en) * | 1993-10-26 | 1998-04-14 | Fuji Electric Co., Ltd. | Method of manufacturing a semiconductor device using gate side wall as mask for self-alignment |
| US6831331B2 (en) * | 1995-11-15 | 2004-12-14 | Denso Corporation | Power MOS transistor for absorbing surge current |
| US6979875B2 (en) * | 2002-05-09 | 2005-12-27 | Fairchild Korea Semiconductor Ltd. | Reduced surface field technique for semiconductor devices |
| US7575977B2 (en) * | 2007-03-26 | 2009-08-18 | Tower Semiconductor Ltd. | Self-aligned LDMOS fabrication method integrated deep-sub-micron VLSI process, using a self-aligned lithography etches and implant process |
| US8159001B2 (en) * | 2004-07-02 | 2012-04-17 | Synopsys, Inc. | Graded junction high voltage semiconductor device |
-
2011
- 2011-04-20 US US13/090,298 patent/US8847332B2/en active Active
-
2014
- 2014-08-26 US US14/468,503 patent/US9224862B2/en active Active
Patent Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5739061A (en) * | 1993-10-26 | 1998-04-14 | Fuji Electric Co., Ltd. | Method of manufacturing a semiconductor device using gate side wall as mask for self-alignment |
| US5585660A (en) * | 1994-04-08 | 1996-12-17 | Texas Instruments Incorporated | Extended drain resurf lateral DMOS devices |
| US6831331B2 (en) * | 1995-11-15 | 2004-12-14 | Denso Corporation | Power MOS transistor for absorbing surge current |
| US6979875B2 (en) * | 2002-05-09 | 2005-12-27 | Fairchild Korea Semiconductor Ltd. | Reduced surface field technique for semiconductor devices |
| US8159001B2 (en) * | 2004-07-02 | 2012-04-17 | Synopsys, Inc. | Graded junction high voltage semiconductor device |
| US7575977B2 (en) * | 2007-03-26 | 2009-08-18 | Tower Semiconductor Ltd. | Self-aligned LDMOS fabrication method integrated deep-sub-micron VLSI process, using a self-aligned lithography etches and implant process |
Cited By (17)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9059276B2 (en) * | 2013-05-24 | 2015-06-16 | International Business Machines Corporation | High voltage laterally diffused metal oxide semiconductor |
| US20140346597A1 (en) * | 2013-05-24 | 2014-11-27 | International Business Machines Corporation | High voltage laterally diffused metal oxide semiconductor |
| US9240463B2 (en) | 2013-05-24 | 2016-01-19 | Globalfoundries Inc. | High voltage laterally diffused metal oxide semiconductor |
| US9236449B2 (en) | 2013-07-11 | 2016-01-12 | Globalfoundries Inc. | High voltage laterally diffused metal oxide semiconductor |
| US9825118B2 (en) * | 2013-07-18 | 2017-11-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | High voltage metal-oxide-metal (HV-MOM) device, HV-MOM layout and method of making the HV-MOM device |
| US9312380B2 (en) * | 2014-03-19 | 2016-04-12 | Macronix International Co., Ltd. | Semiconductor device having deep implantation region and method of fabricating same |
| US20150270388A1 (en) * | 2014-03-19 | 2015-09-24 | Macronix International Co., Ltd. | Semiconductor Device Having Deep Implantation Region And Method Of Fabricating Same |
| CN104934463A (en) * | 2014-03-19 | 2015-09-23 | 旺宏电子股份有限公司 | Semiconductor device with deep implanted region and manufacturing method thereof |
| CN105226101A (en) * | 2014-06-30 | 2016-01-06 | 无锡华润上华半导体有限公司 | Junction field effect transistor and manufacture method thereof |
| US20170133505A1 (en) * | 2014-06-30 | 2017-05-11 | Csmc Technologies Fab1 Co., Ltd. | Junction field effect transistor and manufacturing method therefor |
| US9947785B2 (en) * | 2014-06-30 | 2018-04-17 | Csmc Technologies Fab1 Co., Ltd. | Junction field effect transistor and manufacturing method therefor |
| CN104392924A (en) * | 2014-10-08 | 2015-03-04 | 中国电子科技集团公司第五十八研究所 | Technical method for preparing SOI LDMOS device |
| US9343572B1 (en) * | 2015-01-23 | 2016-05-17 | Vangaurd International Semiconductor Corporation | High-voltage semiconductor device and method for manufacturing the same |
| US20180182863A1 (en) * | 2016-12-23 | 2018-06-28 | Nuvoton Technology Corporation | Semiconductor device and method of fabricating the same |
| US10546944B2 (en) * | 2016-12-23 | 2020-01-28 | Nuvoton Technology Corporation | Semiconductor device and method of fabricating the same |
| US10930636B2 (en) * | 2018-08-20 | 2021-02-23 | Amazing Microelectronic Corp. | Transient voltage suppression device |
| CN117457747A (en) * | 2023-12-22 | 2024-01-26 | 粤芯半导体技术股份有限公司 | DEMOS structure of embedded flash memory technology and preparation method thereof |
Also Published As
| Publication number | Publication date |
|---|---|
| US20150054071A1 (en) | 2015-02-26 |
| US9224862B2 (en) | 2015-12-29 |
| US8847332B2 (en) | 2014-09-30 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US9224862B2 (en) | High voltage semiconductor device and method for fabricating the same | |
| US10777551B2 (en) | Integrated semiconductor device and method for manufacturing the same | |
| US7525150B2 (en) | High voltage double diffused drain MOS transistor with medium operation voltage | |
| US6277675B1 (en) | Method of fabricating high voltage MOS device | |
| US7602037B2 (en) | High voltage semiconductor devices and methods for fabricating the same | |
| US7816744B2 (en) | Gate electrodes of HVMOS devices having non-uniform doping concentrations | |
| US9054075B2 (en) | Strip-shaped gate tunneling field effect transistor with double-diffusion and a preparation method thereof | |
| US8809950B2 (en) | Semiconductor structure and fabrication method thereof | |
| US8981421B2 (en) | Strip-shaped gate-modulated tunneling field effect transistor and a preparation method thereof | |
| TWI393190B (en) | Semiconductor device and method of manufacturing same | |
| TWI455318B (en) | High voltage semiconductor device and method for manufacturing the same | |
| US10217828B1 (en) | Transistors with field plates on fully depleted silicon-on-insulator platform and method of making the same | |
| US7344947B2 (en) | Methods of performance improvement of HVMOS devices | |
| US7453127B2 (en) | Double-diffused-drain MOS device with floating non-insulator spacers | |
| US20080023761A1 (en) | Semiconductor devices and methods of fabricating the same | |
| US8466019B2 (en) | Semiconductor device and bipolar-CMOS-DMOS | |
| US9397191B2 (en) | Methods of making a self-aligned channel drift device | |
| TW201535747A (en) | Semiconductor structure | |
| US8138565B2 (en) | Lateral double diffused metal oxide semiconductor device and method of making the same | |
| JP2005175011A (en) | Field effect transistor and its manufacturing method | |
| US20080203497A1 (en) | Semiconductor Devices Including Assymetric Source and Drain Regions Having a Same Width and Related Methods | |
| US20170033214A1 (en) | Mos transistor structure with hump-free effect | |
| US20180076280A1 (en) | Shallow drain metal-oxide-semiconductor transistors |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: VANGUARD INTERNATIONAL SEMICONDUCTOR CORPORATION, Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHOU, WEI-CHUN;CHIU, YI-HUNG;CHEN, CHU-FENG;AND OTHERS;SIGNING DATES FROM 20010316 TO 20110316;REEL/FRAME:026162/0314 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551) Year of fee payment: 4 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |