US20110169528A1 - Clock buffer circuit - Google Patents
Clock buffer circuit Download PDFInfo
- Publication number
- US20110169528A1 US20110169528A1 US12/685,681 US68568110A US2011169528A1 US 20110169528 A1 US20110169528 A1 US 20110169528A1 US 68568110 A US68568110 A US 68568110A US 2011169528 A1 US2011169528 A1 US 2011169528A1
- Authority
- US
- United States
- Prior art keywords
- transistor
- cmos
- transistors
- clock
- power supply
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/04—Generating or distributing clock signals or signals derived directly therefrom
- G06F1/10—Distribution of clock signals, e.g. skew
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/15—Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors
- H03K5/15013—Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors with more than two outputs
- H03K5/1506—Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors with more than two outputs with parallel driven output stages; with synchronously driven series connected output stages
Definitions
- the present invention relates to a clock network of an integrated circuit, and more particularly, to a clock buffer circuit for a clock network.
- An integrated circuit includes a plurality of internal circuits that receive a clock signal and operate in synchronism with the clock signal. Each internal circuit receives the clock signal via one or more clock buffers. However, there is a limit to the number of internal circuits that can be operated by a clock signal originating from a single clock buffer. Additionally, to meet the timing of the circuit, it is essential to keep the clock latency and skew (between different internal circuits receiving the clock inputs), within prescribed limits. Thus, to provide the clock signal to a plurality of internal circuits, the IC includes a plurality of clock networks, each including a plurality of clock buffers.
- FIG. 1 is a schematic circuit diagram of a clock buffer circuit according to an embodiment of the present invention.
- FIG. 2 is a schematic circuit diagram showing a clock network incorporating the clock buffer circuits of FIG. 1 in a semiconductor integrated circuit device.
- assert or “set” and “negate” (or “de-assert” or “clear”) are used herein when referring to the rendering of a signal into its logically true or logically false state, respectively. If the logically true state is a logic level one, the logically false state is a logic level zero. And if the logically true state is a logic level zero, the logically false state is a logic level one.
- Each signal described herein may be designed as positive or negative logic, where negative logic can be indicated by a bar over the signal name or a forward slash (/) preceding the name.
- negative logic the signal is active low where the logically true state corresponds to a logic level zero.
- positive logic the signal is active high where the logically true state corresponds to a logic level one.
- any of the signals described herein can be designed as either negative or positive logic signals. Therefore, in alternate embodiments, those signals described as positive logic signals may be implemented as negative logic signals, and those signals described as negative logic signals may be implemented as positive logic signals.
- the present invention provides a low power and low leakage clock buffer circuit for use in a clock network of a semiconductor integrated circuit.
- the present invention is a clock buffer circuit including a first CMOS transistor connected between a power supply line and a ground line.
- a second CMOS transistor is connected to the first CMOS transistor, and also connected between the power supply line and the ground line.
- a first PMOS transistor is connected between a source of a PMOS transistor in the first CMOS transistor and the power supply line.
- a gate of the first PMOS transistor receives an enable signal.
- a second PMOS transistor is connected between a source of a PMOS transistor in the second CMOS transistor and the power supply line, and a gate of the second PMOS transistor receives the enable signal.
- the first and second PMOS transistors are deactivated in response to the enable signal, which disconnects the first and second CMOS transistors from the power supply line.
- the present invention provides a clock network for providing a clock signal to the plurality of internal circuit blocks.
- the clock network includes a plurality of clock buffer circuits that sequentially receive and output a clock signal to the plurality of internal circuits.
- Each of the plurality of clock buffer circuits includes a first CMOS transistor connected between a power supply line and a ground line, and a second CMOS transistor connected between the power supply line and the ground line, and also connected to the first CMOS transistor.
- a first switch is connected between a source of a PMOS transistor of the first CMOS transistor and the power supply line.
- a second switch is connected between a source of a PMOS transistor of the second CMOS transistor and the power supply line.
- the first and second switches are deactivated in response to an enable signal that is generated when the circuit block to which the clock buffer circuit is connected does not require the clock signal. Deactivating the first and second switches disconnects the first and second CMOS transistors from the power supply line.
- the present invention provides a clock buffer circuit for use in a clock network.
- the clock buffer circuit includes a clock driver circuit and a leakage current prevention circuit.
- the clock driver circuits includes a first CMOS transistor connected between a power supply line and a ground line, and a second CMOS transistor connected to the first CMOS transistor and also connected between the power supply line and the ground line.
- the leakage current prevention circuit disconnects the first and second CMOS transistors from the power supply line.
- the leakage current prevention circuit includes a first PMOS transistor connected between a source of a PMOS transistor in the first CMOS transistor and the power supply line. A gate of the first PMOS transistor receives an enable signal.
- the leakage current prevention circuit also includes a second PMOS transistor connected between a source of a PMOS transistor in the second CMOS transistor and the power supply line. A gate of the second PMOS transistor receives the enable signal. The first and second PMOS transistors are deactivated in response to the enable signal, which disconnects the first and second CMOS transistors from the power supply line, which prevents the first and second CMOS transistors from leaking.
- FIG. 1 is a schematic circuit diagram of a clock buffer circuit 10 in accordance with an embodiment of the present invention.
- the clock buffer circuit 10 includes a clock driver circuit 12 and a leakage current prevention circuit 14 .
- each of the clock driver circuits includes a first CMOS transistor 16 and a second CMOS transistor 18 .
- the first CMOS transistor 16 and the second CMOS transistor 18 are connected between a power supply line (VDD) and a ground line (GND), and in series with each other.
- VDD power supply line
- GND ground line
- the first CMOS transistor 16 includes a PMOS transistor 20 connected in series with an NMOS transistor 22 , as is well known to those skilled in the art.
- the PMOS transistor 20 has a source connected to a power supply line (VDD), a drain connected to the drain of the NMOS transistor 22 , and a gate connected to an input terminal of the clock buffer circuit 10 , which is an input clock line CLK.
- the source of the NMOS transistor 22 is connected to a ground line (GND) and the gate of the NMOS transistor 22 is connected the input clock line CLK.
- the second CMOS transistor 18 includes a PMOS transistor 24 connected in series with an NMOS transistor 26 .
- the PMOS transistor 24 has a source connected to the power supply line (VDD), a drain connected to the drain of the NMOS transistor 26 , and a gate connected to a node N 1 between the drains of the PMOS transistor 20 and the NMOS transistor 22 of the first CMOS transistor 16 .
- the source of the NMOS transistor 26 is connected to the ground line (GND) and the gate of the NMOS transistor 26 is connected the node N 1 .
- the gates of the PMOS transistors 20 and 24 and the gates of the NMOS transistors 22 and 26 are all connected together.
- the drains of the PMOS transistor 24 and the NMOS transistor 26 are connected to each other at a node N 2 , which is an output of the clock buffer circuit 12 .
- the leakage current prevention circuit 14 is provided for disconnecting the first and second CMOS transistors from the power supply line.
- the leakage current prevention circuit includes a first switch or power supply blocking transistor 28 and a second switch or second power supply blocking transistor 30 .
- the first power supply blocking transistor 28 is formed from a PMOS transistor and is connected between the first CMOS transistor 16 (i.e., the source of the PMOS transistor 20 ) and the power supply line VDD.
- the second power supply blocking transistor 30 also is formed from a PMOS transistor and is connected between the second CMOS transistor 18 (i.e., the source of the PMOS transistor 24 ) and the power supply line VDD.
- the first and second power supply blocking transistors 28 and 30 have pre-defined widths and lengths that are chosen such that the propagation delay of the clock circuit 12 is not affected by the inclusion of the leakage current prevention circuit 14 .
- the gates of the first and second power supply blocking transistors 28 and 30 each receive an enable signal EN.
- the enable signal EN can be provided from another circuit block of the integrated circuit.
- the enable signal is a low active signal.
- the two transistors 28 and 30 are activated, which closes the path between the power supply line VDD and the CMOS transistors 16 and 18 , so the first and second CMOS transistors 16 and 18 receive power supply voltage VDD.
- the two transistors 28 and 30 are deactivated, which blocks the supply of power supply voltage VDD to the first and second CMOS transistors 16 and 18 .
- the supply voltage VDD is not applied to the first and second CMOS transistors 16 and 18 , there is no leakage current produced from the first and second CMOS transistors 16 and 18 . That is, there is no potential difference between the source and gate of the activated one of the MOS transistors. Further, there is no potential difference between the source and drain of the deactivated one of the MOS transistors. Since there is no section that has a potential difference, leakage current is not produced.
- Leakage current is produced in the following manner.
- CMOS transistors in the activated one of the MOS transistors, a channel is formed and a source-gate potential difference is produced.
- a channel In the deactivated one of the MOS transistors, a channel is inactive and a source-drain potential difference is produced.
- the potential difference results in the flow of leakage current.
- gate leakage current flows in a section in which a potential difference is produced between the source and gate
- off current flows in a section in which a potential difference is produced between the source and drain.
- the clock buffer circuit 10 may be formed using high threshold voltage (HVT) cells.
- HVT high threshold voltage
- LVT low threshold voltage
- SVT standard threshold voltage
- One trade-off being that LVT and SVT cells consume more power.
- the leakage current would be nearly twenty times greater than that when the clock buffer circuit 10 is formed from cells having a threshold voltage set at a high potential such as a high voltage threshold (HVT) cell.
- the clock buffer circuit 10 is formed using HVT cells. Even so, the clock buffer circuit 10 has a high operation speed, one which is nearly the same as the operation speed when forming a clock buffer from LVT cells. In addition, as discussed above, the clock buffer circuit 10 reduces leakage current considerably.
- the leakage current prevention circuit 14 includes an output stabilization holding transistor 32 , which is formed from an NMOS transistor.
- the output stabilization holding transistor 32 has a drain connected to the output terminal of the clock driver circuit 12 at the node N 2 , a source connected to the ground line GND, and a gate that receives the enable signal EN in the same manner as the first and second power supply blocking transistors 28 and 30 .
- the output stabilization holding transistor 32 has a small size and a small driving capacity.
- the transistor 32 When the gate of the output stabilization holding transistor 32 receives a high enable signal EN, the transistor 32 is activated so that the node N 2 is held at ground level GND. That is, when blocking the supply of voltage VDD to the first and second CMOS transistors 16 and 18 , the output level of the clock buffer circuit 10 is held at the ground GND level so as not to shift to a floating state. This prevents the output level of the clock buffer circuit 10 from suddenly changing when the supply voltage VDD is blocked and thereby prevents erroneous operation of the circuits connected to the output of clock buffer circuit 10 and receive their input signal from clock circuit 10 .
- the transistor 32 When the gate of the output stabilization holding transistor 32 receives a low enable signal EN, the transistor 32 is deactivated. Thus, when the first and second CMOS transistors 16 and 18 are provided with the supply voltage VDD, the clock signal CLK is output from the clock buffer circuit at the output terminal (node N 2 ).
- FIG. 2 a schematic block diagram of a semiconductor integrated circuit (IC) 40 having a low leakage clock network 42 and multiple circuit blocks 44 (only one is shown here) is shown.
- a clock signal CLK is received by the clock network 42 , buffered, and then output to the circuit blocks 44 .
- the circuit blocks 44 can be predefined circuit blocks, often referred to by designers as IPs, which means the blocks or IPs can be taken from one IC and used in another IC. That is, the circuit blocks 44 can be stand-alone circuits that can be re-used by other designers for other designs, such as system-on-chip (SOC) ICs.
- SOC system-on-chip
- the clock network comprises a plurality of series connected clock circuit buffers 46 .
- Individual buffers 46 a - 46 e are shown, however, as will be understood by those skilled in the art, the clock network 42 could contain more or fewer clock circuit buffers 46 .
- the clock circuit buffers 46 preferably have a circuit structure like the buffer circuit 10 shown in FIG. 1 and described above.
- the circuit blocks 44 include a plurality of internal circuit elements, such as latches 48 that receive the buffered clock signal CLK from the clock network 42 .
- the clock network 42 also includes a low power clock gating circuit (LPCG) 50 .
- the LPCG 50 receives the clock signal CLK from an external circuit such as a clock generator (not shown) and receives an enable signal EN from a clock or power control module (not shown).
- the LPCG 50 enables the clock signal CLK to be passed to the clock buffer circuits 46 .
- the LPCG 50 may be formed from logic gates, such as an AND gate, as will be understood by those of skill in the art.
- the use of an enable signal allows the clock signal to be turned off and not provided to the circuit blocks 44 . In such a scenario, when the circuit block 44 does not receive an active clock signal, the circuit block 44 is effectively turned off and thus it does not consume active power.
- a low enable signal EN is input to the LPCG 50 .
- the clock signal CLK is not required by the circuit block 44 (e.g., when the internal circuit elements 48 are not being used (standby state)
- a high enable signal EN is input to the LPCG 50 .
- the buffer circuits 46 a - 46 e have the circuit structure of the buffer circuit 10 ( FIG. 1 ) discussed above, when the high enable signal EN is provided to the leakage current prevention circuit 14 , the first and second PMOS transistors 28 and 30 are turned off so the CMOS transistors 16 and 18 do not receive the voltage signal VDD and thus the CMOS transistors 16 and 18 do not leak, which saves on the leakage component of power.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Logic Circuits (AREA)
Abstract
Description
- The present invention relates to a clock network of an integrated circuit, and more particularly, to a clock buffer circuit for a clock network.
- An integrated circuit (IC) includes a plurality of internal circuits that receive a clock signal and operate in synchronism with the clock signal. Each internal circuit receives the clock signal via one or more clock buffers. However, there is a limit to the number of internal circuits that can be operated by a clock signal originating from a single clock buffer. Additionally, to meet the timing of the circuit, it is essential to keep the clock latency and skew (between different internal circuits receiving the clock inputs), within prescribed limits. Thus, to provide the clock signal to a plurality of internal circuits, the IC includes a plurality of clock networks, each including a plurality of clock buffers.
- The recent tendency for the use of more internal circuits has increased the number of clock buffers in a clock network. However, as is well known, clock buffers slow down the clock signal and contribute to the problem of clock skew. Thus, there is a demand for faster clock buffers. To increase the speed of a clock buffer circuit, faster transistors can be used to form the circuit, such as low voltage threshold (LVT) transistors. However, LVT transistors increase power consumption and their use is thus in conflict with today's demands for low power circuits.
- Thus, it would be desirable to have a low power but fast clock buffer circuit.
- The present invention is illustrated by way of example and is not limited by the accompanying figures, in which like references indicate similar elements. Elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale.
-
FIG. 1 is a schematic circuit diagram of a clock buffer circuit according to an embodiment of the present invention; and -
FIG. 2 is a schematic circuit diagram showing a clock network incorporating the clock buffer circuits ofFIG. 1 in a semiconductor integrated circuit device. - The terms “assert” or “set” and “negate” (or “de-assert” or “clear”) are used herein when referring to the rendering of a signal into its logically true or logically false state, respectively. If the logically true state is a logic level one, the logically false state is a logic level zero. And if the logically true state is a logic level zero, the logically false state is a logic level one.
- Each signal described herein may be designed as positive or negative logic, where negative logic can be indicated by a bar over the signal name or a forward slash (/) preceding the name. In the case of a negative logic signal, the signal is active low where the logically true state corresponds to a logic level zero. In the case of a positive logic signal, the signal is active high where the logically true state corresponds to a logic level one. Note that any of the signals described herein can be designed as either negative or positive logic signals. Therefore, in alternate embodiments, those signals described as positive logic signals may be implemented as negative logic signals, and those signals described as negative logic signals may be implemented as positive logic signals.
- The present invention provides a low power and low leakage clock buffer circuit for use in a clock network of a semiconductor integrated circuit. In one embodiment, the present invention is a clock buffer circuit including a first CMOS transistor connected between a power supply line and a ground line. A second CMOS transistor is connected to the first CMOS transistor, and also connected between the power supply line and the ground line. A first PMOS transistor is connected between a source of a PMOS transistor in the first CMOS transistor and the power supply line. A gate of the first PMOS transistor receives an enable signal. A second PMOS transistor is connected between a source of a PMOS transistor in the second CMOS transistor and the power supply line, and a gate of the second PMOS transistor receives the enable signal. The first and second PMOS transistors are deactivated in response to the enable signal, which disconnects the first and second CMOS transistors from the power supply line.
- In another embodiment, in an integrated circuit having a plurality of internal circuit blocks, the present invention provides a clock network for providing a clock signal to the plurality of internal circuit blocks. The clock network includes a plurality of clock buffer circuits that sequentially receive and output a clock signal to the plurality of internal circuits. Each of the plurality of clock buffer circuits includes a first CMOS transistor connected between a power supply line and a ground line, and a second CMOS transistor connected between the power supply line and the ground line, and also connected to the first CMOS transistor. A first switch is connected between a source of a PMOS transistor of the first CMOS transistor and the power supply line. A second switch is connected between a source of a PMOS transistor of the second CMOS transistor and the power supply line. The first and second switches are deactivated in response to an enable signal that is generated when the circuit block to which the clock buffer circuit is connected does not require the clock signal. Deactivating the first and second switches disconnects the first and second CMOS transistors from the power supply line.
- In yet another embodiment, the present invention provides a clock buffer circuit for use in a clock network. The clock buffer circuit includes a clock driver circuit and a leakage current prevention circuit. The clock driver circuits includes a first CMOS transistor connected between a power supply line and a ground line, and a second CMOS transistor connected to the first CMOS transistor and also connected between the power supply line and the ground line. The leakage current prevention circuit disconnects the first and second CMOS transistors from the power supply line. In one embodiment, the leakage current prevention circuit includes a first PMOS transistor connected between a source of a PMOS transistor in the first CMOS transistor and the power supply line. A gate of the first PMOS transistor receives an enable signal. The leakage current prevention circuit also includes a second PMOS transistor connected between a source of a PMOS transistor in the second CMOS transistor and the power supply line. A gate of the second PMOS transistor receives the enable signal. The first and second PMOS transistors are deactivated in response to the enable signal, which disconnects the first and second CMOS transistors from the power supply line, which prevents the first and second CMOS transistors from leaking.
- Other aspects and advantages of the present invention will become apparent from the following description, taken in conjunction with the accompanying drawings, illustrating by way of example the principles of the invention. A preferred embodiment of the present invention will now be discussed with reference to
FIG. 1 . -
FIG. 1 is a schematic circuit diagram of aclock buffer circuit 10 in accordance with an embodiment of the present invention. Theclock buffer circuit 10 includes aclock driver circuit 12 and a leakagecurrent prevention circuit 14. As shown inFIG. 1 , each of the clock driver circuits includes afirst CMOS transistor 16 and asecond CMOS transistor 18. Thefirst CMOS transistor 16 and thesecond CMOS transistor 18 are connected between a power supply line (VDD) and a ground line (GND), and in series with each other. - The
first CMOS transistor 16 includes aPMOS transistor 20 connected in series with anNMOS transistor 22, as is well known to those skilled in the art. ThePMOS transistor 20 has a source connected to a power supply line (VDD), a drain connected to the drain of theNMOS transistor 22, and a gate connected to an input terminal of theclock buffer circuit 10, which is an input clock line CLK. The source of theNMOS transistor 22 is connected to a ground line (GND) and the gate of theNMOS transistor 22 is connected the input clock line CLK. - The
second CMOS transistor 18 includes aPMOS transistor 24 connected in series with anNMOS transistor 26. ThePMOS transistor 24 has a source connected to the power supply line (VDD), a drain connected to the drain of theNMOS transistor 26, and a gate connected to a node N1 between the drains of thePMOS transistor 20 and theNMOS transistor 22 of thefirst CMOS transistor 16. The source of theNMOS transistor 26 is connected to the ground line (GND) and the gate of theNMOS transistor 26 is connected the node N1. Thus, as shown, the gates of the 20 and 24 and the gates of thePMOS transistors 22 and 26 are all connected together. The drains of theNMOS transistors PMOS transistor 24 and theNMOS transistor 26 are connected to each other at a node N2, which is an output of theclock buffer circuit 12. - The leakage
current prevention circuit 14 is provided for disconnecting the first and second CMOS transistors from the power supply line. In one embodiment, the leakage current prevention circuit includes a first switch or powersupply blocking transistor 28 and a second switch or second powersupply blocking transistor 30. - The first power
supply blocking transistor 28 is formed from a PMOS transistor and is connected between the first CMOS transistor 16 (i.e., the source of the PMOS transistor 20) and the power supply line VDD. The second powersupply blocking transistor 30 also is formed from a PMOS transistor and is connected between the second CMOS transistor 18 (i.e., the source of the PMOS transistor 24) and the power supply line VDD. The first and second power 28 and 30 have pre-defined widths and lengths that are chosen such that the propagation delay of thesupply blocking transistors clock circuit 12 is not affected by the inclusion of the leakagecurrent prevention circuit 14. - The gates of the first and second power
28 and 30 each receive an enable signal EN. The enable signal EN can be provided from another circuit block of the integrated circuit. In one embodiment, the enable signal is a low active signal. Thus, when the gates of the first and second powersupply blocking transistors 28 and 30 receive a low enable signal EN, the twosupply blocking transistors 28 and 30 are activated, which closes the path between the power supply line VDD and thetransistors 16 and 18, so the first andCMOS transistors 16 and 18 receive power supply voltage VDD.second CMOS transistors - On the other hand, when the gates of the first and second power
28 and 30 receive a high enable signal EN, the twosupply blocking transistors 28 and 30 are deactivated, which blocks the supply of power supply voltage VDD to the first andtransistors 16 and 18. When the supply voltage VDD is not applied to the first andsecond CMOS transistors 16 and 18, there is no leakage current produced from the first andsecond CMOS transistors 16 and 18. That is, there is no potential difference between the source and gate of the activated one of the MOS transistors. Further, there is no potential difference between the source and drain of the deactivated one of the MOS transistors. Since there is no section that has a potential difference, leakage current is not produced.second CMOS transistors - Leakage current is produced in the following manner. With CMOS transistors, in the activated one of the MOS transistors, a channel is formed and a source-gate potential difference is produced. In the deactivated one of the MOS transistors, a channel is inactive and a source-drain potential difference is produced. In the sections in which the two potential differences are produced, the potential difference results in the flow of leakage current. In other words, gate leakage current flows in a section in which a potential difference is produced between the source and gate, and off current flows in a section in which a potential difference is produced between the source and drain.
- The
clock buffer circuit 10 may be formed using high threshold voltage (HVT) cells. As is known by those skilled in the art, the use of HVT cells provides for less power loss, although with slower switching speed than when a circuit is formed using low threshold voltage (LVT) or standard threshold voltage (SVT) cells. One trade-off being that LVT and SVT cells consume more power. When forming theclock buffer circuit 10 from cells having a threshold voltage set at a low potential (i.e., SVT or LVT cells), under a high temperature (105° C.), the leakage current would be nearly twenty times greater than that when theclock buffer circuit 10 is formed from cells having a threshold voltage set at a high potential such as a high voltage threshold (HVT) cell. Additionally, if theclock buffer circuit 10 were formed from LVT cells having a narrow line width and a threshold voltage set at a low potential, the leakage current would further increase. Thus, in the presently preferred embodiment, the clock buffer circuit is formed using HVT cells. Even so, theclock buffer circuit 10 has a high operation speed, one which is nearly the same as the operation speed when forming a clock buffer from LVT cells. In addition, as discussed above, theclock buffer circuit 10 reduces leakage current considerably. - In one embodiment of the invention, the leakage
current prevention circuit 14 includes an outputstabilization holding transistor 32, which is formed from an NMOS transistor. The outputstabilization holding transistor 32 has a drain connected to the output terminal of theclock driver circuit 12 at the node N2, a source connected to the ground line GND, and a gate that receives the enable signal EN in the same manner as the first and second power 28 and 30.supply blocking transistors - Preferably, the output
stabilization holding transistor 32 has a small size and a small driving capacity. When the gate of the outputstabilization holding transistor 32 receives a high enable signal EN, thetransistor 32 is activated so that the node N2 is held at ground level GND. That is, when blocking the supply of voltage VDD to the first and 16 and 18, the output level of thesecond CMOS transistors clock buffer circuit 10 is held at the ground GND level so as not to shift to a floating state. This prevents the output level of theclock buffer circuit 10 from suddenly changing when the supply voltage VDD is blocked and thereby prevents erroneous operation of the circuits connected to the output ofclock buffer circuit 10 and receive their input signal fromclock circuit 10. - When the gate of the output
stabilization holding transistor 32 receives a low enable signal EN, thetransistor 32 is deactivated. Thus, when the first and 16 and 18 are provided with the supply voltage VDD, the clock signal CLK is output from the clock buffer circuit at the output terminal (node N2).second CMOS transistors - Referring now to
FIG. 2 , a schematic block diagram of a semiconductor integrated circuit (IC) 40 having a lowleakage clock network 42 and multiple circuit blocks 44 (only one is shown here) is shown. A clock signal CLK is received by theclock network 42, buffered, and then output to the circuit blocks 44. The circuit blocks 44 can be predefined circuit blocks, often referred to by designers as IPs, which means the blocks or IPs can be taken from one IC and used in another IC. That is, the circuit blocks 44 can be stand-alone circuits that can be re-used by other designers for other designs, such as system-on-chip (SOC) ICs. - In one embodiment of the invention, the clock network comprises a plurality of series connected clock circuit buffers 46.
Individual buffers 46 a-46 e are shown, however, as will be understood by those skilled in the art, theclock network 42 could contain more or fewer clock circuit buffers 46. The clock circuit buffers 46 preferably have a circuit structure like thebuffer circuit 10 shown inFIG. 1 and described above. The circuit blocks 44 include a plurality of internal circuit elements, such aslatches 48 that receive the buffered clock signal CLK from theclock network 42. - The
clock network 42 also includes a low power clock gating circuit (LPCG) 50. TheLPCG 50 receives the clock signal CLK from an external circuit such as a clock generator (not shown) and receives an enable signal EN from a clock or power control module (not shown). TheLPCG 50 enables the clock signal CLK to be passed to theclock buffer circuits 46. TheLPCG 50 may be formed from logic gates, such as an AND gate, as will be understood by those of skill in the art. The use of an enable signal allows the clock signal to be turned off and not provided to the circuit blocks 44. In such a scenario, when thecircuit block 44 does not receive an active clock signal, thecircuit block 44 is effectively turned off and thus it does not consume active power. - In one embodiment of the invention, if the
circuit block 44 is put in operation and clock signal CLK is therefore necessary to operate the internal circuit elements 48 (operation state), a low enable signal EN is input to theLPCG 50. On the other hand, if the clock signal CLK is not required by the circuit block 44 (e.g., when theinternal circuit elements 48 are not being used (standby state)), a high enable signal EN is input to theLPCG 50. - In addition, since the
buffer circuits 46 a-46 e have the circuit structure of the buffer circuit 10 (FIG. 1 ) discussed above, when the high enable signal EN is provided to the leakagecurrent prevention circuit 14, the first and 28 and 30 are turned off so thesecond PMOS transistors 16 and 18 do not receive the voltage signal VDD and thus theCMOS transistors 16 and 18 do not leak, which saves on the leakage component of power.CMOS transistors - It should be apparent to those skilled in the art that the present invention may be embodied in many other specific forms without departing from the spirit or scope of the invention. Therefore, the present examples and embodiments are to be considered as illustrative and not restrictive, and the invention is not to be limited to the details given herein, but may be modified within the scope and equivalence of the appended claims.
Claims (6)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/685,681 US7986166B1 (en) | 2010-01-12 | 2010-01-12 | Clock buffer circuit |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/685,681 US7986166B1 (en) | 2010-01-12 | 2010-01-12 | Clock buffer circuit |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20110169528A1 true US20110169528A1 (en) | 2011-07-14 |
| US7986166B1 US7986166B1 (en) | 2011-07-26 |
Family
ID=44258079
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/685,681 Expired - Fee Related US7986166B1 (en) | 2010-01-12 | 2010-01-12 | Clock buffer circuit |
Country Status (1)
| Country | Link |
|---|---|
| US (1) | US7986166B1 (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20130088261A1 (en) * | 2011-10-06 | 2013-04-11 | Oracle International Corporation | Low leakage spare gates for integrated circuits |
| US20150153811A1 (en) * | 2013-11-30 | 2015-06-04 | Dzung T. Tran | Processing system with low power wake-up pad |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8645892B1 (en) | 2013-01-07 | 2014-02-04 | Freescale Semiconductor, Inc. | Configurable circuit and mesh structure for integrated circuit |
Citations (19)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5051625A (en) * | 1988-10-28 | 1991-09-24 | Nissan Motor Co., Ltd. | Output buffer circuits for reducing noise |
| US5583457A (en) * | 1992-04-14 | 1996-12-10 | Hitachi, Ltd. | Semiconductor integrated circuit device having power reduction mechanism |
| US5614847A (en) * | 1992-04-14 | 1997-03-25 | Hitachi, Ltd. | Semiconductor integrated circuit device having power reduction mechanism |
| US5952951A (en) * | 1996-08-16 | 1999-09-14 | Sony Corporation | Chopper comparator and A/D converter |
| US6100726A (en) * | 1998-10-30 | 2000-08-08 | Sony Corporation Of Japan | High input impedance buffer circuit having a high-side current source circuit with RCB cancellation |
| US6140836A (en) * | 1997-03-03 | 2000-10-31 | Nippon Telegraph And Telephone Corporation | Self-timed pipelined datapath system and asynchronous signal control circuit |
| US6307236B1 (en) * | 1996-04-08 | 2001-10-23 | Hitachi, Ltd. | Semiconductor integrated circuit device |
| US20020008999A1 (en) * | 2000-06-05 | 2002-01-24 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor integrated circuit device operating with low power consumption |
| US6359489B1 (en) * | 2000-10-05 | 2002-03-19 | Silicon Integrated Systems Corp. | Clock signal generation and buffer circuit having high noise immunity and low power consumption |
| US6861878B2 (en) * | 2002-10-29 | 2005-03-01 | Renesas Technology Corp. | Chopper comparator |
| US20060145726A1 (en) * | 2002-10-25 | 2006-07-06 | Renesas Technology Corp. | Low power consumption MIS semiconductor device |
| US20060220722A1 (en) * | 2005-03-31 | 2006-10-05 | Fujitsu Limited | Power consumption reduction circuit for clock network |
| US7227383B2 (en) * | 2004-02-19 | 2007-06-05 | Mosaid Delaware, Inc. | Low leakage and data retention circuitry |
| US7237163B2 (en) * | 2004-11-05 | 2007-06-26 | International Business Machines Corporation | Leakage current reduction system and method |
| US7327993B2 (en) * | 2001-06-25 | 2008-02-05 | Freescale Semiconductor, Inc. | Low leakage local oscillator system |
| US20080238510A1 (en) * | 2007-03-30 | 2008-10-02 | Aksamit Randy J | Low leakage state retention circuit |
| US7560976B2 (en) * | 2004-07-27 | 2009-07-14 | Samsung Electronics Co., Ltd. | Method of operating a semiconductor device and the semiconductor device |
| US20090199038A1 (en) * | 2008-02-01 | 2009-08-06 | Sigal Leon J | Low-power multi-output local clock buffer |
| US20090237164A1 (en) * | 2008-03-24 | 2009-09-24 | Kiyoshi Kase | Low leakage current amplifier |
-
2010
- 2010-01-12 US US12/685,681 patent/US7986166B1/en not_active Expired - Fee Related
Patent Citations (20)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5051625A (en) * | 1988-10-28 | 1991-09-24 | Nissan Motor Co., Ltd. | Output buffer circuits for reducing noise |
| US5051625B1 (en) * | 1988-10-28 | 1993-11-16 | Nissan Motor Co.,Ltd. | Output buffer circuits for reducing noise |
| US5583457A (en) * | 1992-04-14 | 1996-12-10 | Hitachi, Ltd. | Semiconductor integrated circuit device having power reduction mechanism |
| US5614847A (en) * | 1992-04-14 | 1997-03-25 | Hitachi, Ltd. | Semiconductor integrated circuit device having power reduction mechanism |
| US6307236B1 (en) * | 1996-04-08 | 2001-10-23 | Hitachi, Ltd. | Semiconductor integrated circuit device |
| US5952951A (en) * | 1996-08-16 | 1999-09-14 | Sony Corporation | Chopper comparator and A/D converter |
| US6140836A (en) * | 1997-03-03 | 2000-10-31 | Nippon Telegraph And Telephone Corporation | Self-timed pipelined datapath system and asynchronous signal control circuit |
| US6100726A (en) * | 1998-10-30 | 2000-08-08 | Sony Corporation Of Japan | High input impedance buffer circuit having a high-side current source circuit with RCB cancellation |
| US20020008999A1 (en) * | 2000-06-05 | 2002-01-24 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor integrated circuit device operating with low power consumption |
| US6359489B1 (en) * | 2000-10-05 | 2002-03-19 | Silicon Integrated Systems Corp. | Clock signal generation and buffer circuit having high noise immunity and low power consumption |
| US7327993B2 (en) * | 2001-06-25 | 2008-02-05 | Freescale Semiconductor, Inc. | Low leakage local oscillator system |
| US20060145726A1 (en) * | 2002-10-25 | 2006-07-06 | Renesas Technology Corp. | Low power consumption MIS semiconductor device |
| US6861878B2 (en) * | 2002-10-29 | 2005-03-01 | Renesas Technology Corp. | Chopper comparator |
| US7227383B2 (en) * | 2004-02-19 | 2007-06-05 | Mosaid Delaware, Inc. | Low leakage and data retention circuitry |
| US7560976B2 (en) * | 2004-07-27 | 2009-07-14 | Samsung Electronics Co., Ltd. | Method of operating a semiconductor device and the semiconductor device |
| US7237163B2 (en) * | 2004-11-05 | 2007-06-26 | International Business Machines Corporation | Leakage current reduction system and method |
| US20060220722A1 (en) * | 2005-03-31 | 2006-10-05 | Fujitsu Limited | Power consumption reduction circuit for clock network |
| US20080238510A1 (en) * | 2007-03-30 | 2008-10-02 | Aksamit Randy J | Low leakage state retention circuit |
| US20090199038A1 (en) * | 2008-02-01 | 2009-08-06 | Sigal Leon J | Low-power multi-output local clock buffer |
| US20090237164A1 (en) * | 2008-03-24 | 2009-09-24 | Kiyoshi Kase | Low leakage current amplifier |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20130088261A1 (en) * | 2011-10-06 | 2013-04-11 | Oracle International Corporation | Low leakage spare gates for integrated circuits |
| US8810280B2 (en) * | 2011-10-06 | 2014-08-19 | Oracle International Corporation | Low leakage spare gates for integrated circuits |
| US20150153811A1 (en) * | 2013-11-30 | 2015-06-04 | Dzung T. Tran | Processing system with low power wake-up pad |
| US9494987B2 (en) * | 2013-11-30 | 2016-11-15 | Freescale Semiconductor, Inc. | Processing system with low power wake-up pad |
Also Published As
| Publication number | Publication date |
|---|---|
| US7986166B1 (en) | 2011-07-26 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US9246489B1 (en) | Integrated clock gating cell using a low area and a low power latch | |
| US7977972B2 (en) | Ultra-low power multi-threshold asynchronous circuit design | |
| US8890573B2 (en) | Clock gating latch, method of operation thereof and integrated circuit employing the same | |
| EP3245735B1 (en) | Clock-gating cell with low area, low power, and low setup time | |
| US7859310B2 (en) | Semiconductor integrated circuit | |
| US8575965B2 (en) | Internal clock gating apparatus | |
| US10268790B2 (en) | Online monitoring unit and control circuit for ultra-wide voltage range applications | |
| US9203405B2 (en) | Low-power internal clock gated cell and method | |
| US20090027082A1 (en) | Level shifter | |
| KR20170043995A (en) | Apparatus for low power high speed integrated clock gating cell | |
| US20110148496A1 (en) | Leakage current reduction in a sequential circuit | |
| US7279935B2 (en) | Method and apparatus for reducing clock enable setup time in a multi-enabled clock gating circuit | |
| US7986166B1 (en) | Clock buffer circuit | |
| US20250038749A1 (en) | Circuit unit, logic circuit, processor, and computing apparatus | |
| US10541680B2 (en) | Low area enable flip-flop | |
| US7928792B2 (en) | Apparatus for outputting complementary signals using bootstrapping technology | |
| US20060226874A1 (en) | Interface circuit including voltage level shifter | |
| US10396790B1 (en) | State control of a digital logic circuit within an integrated circuit during low power mode | |
| US9178730B2 (en) | Clock distribution module, synchronous digital system and method therefor | |
| US8692581B2 (en) | Constant switching current flip-flop | |
| US7759999B2 (en) | Externally asynchronous internally clocked system | |
| CN105391430B (en) | Multiplexing two data input master-slave type D trigger | |
| US10706916B1 (en) | Method and apparatus for integrated level-shifter and memory clock | |
| Verma et al. | Review of various GDI techniques for low power digital circuits | |
| US8621296B2 (en) | Integrated circuit devices having selectively enabled scan paths with power saving circuitry |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:VERMA, CHETAN;VERMA, NITIN;REEL/FRAME:023800/0236 Effective date: 20091215 |
|
| AS | Assignment |
Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024915/0759 Effective date: 20100506 Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024915/0777 Effective date: 20100506 |
|
| AS | Assignment |
Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024933/0316 Effective date: 20100506 Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024933/0340 Effective date: 20100506 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| AS | Assignment |
Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:030633/0424 Effective date: 20130521 Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:030633/0424 Effective date: 20130521 |
|
| AS | Assignment |
Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:031591/0266 Effective date: 20131101 Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:031591/0266 Effective date: 20131101 |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0866 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037357/0194 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037357/0120 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0027 Effective date: 20151207 |
|
| AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037486/0517 Effective date: 20151207 |
|
| AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037518/0292 Effective date: 20151207 |
|
| AS | Assignment |
Owner name: NORTH STAR INNOVATIONS INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:037694/0264 Effective date: 20151002 |
|
| AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:038017/0058 Effective date: 20160218 |
|
| AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12092129 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:039361/0212 Effective date: 20160218 |
|
| AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: PATENT RELEASE;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:039707/0471 Effective date: 20160805 |
|
| AS | Assignment |
Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001 Effective date: 20160912 Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NE Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001 Effective date: 20160912 |
|
| AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040928/0001 Effective date: 20160622 |
|
| AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:041703/0536 Effective date: 20151207 |
|
| AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12681366 PREVIOUSLY RECORDED ON REEL 039361 FRAME 0212. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:042762/0145 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12681366 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:042985/0001 Effective date: 20160218 |
|
| AS | Assignment |
Owner name: SHENZHEN XINGUODU TECHNOLOGY CO., LTD., CHINA Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO. FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536. ASSIGNOR(S) HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS.;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:048734/0001 Effective date: 20190217 Owner name: SHENZHEN XINGUODU TECHNOLOGY CO., LTD., CHINA Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO. FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536. ASSIGNOR(S) HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS.;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:048734/0001 Effective date: 20190217 |
|
| FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:050745/0001 Effective date: 20190903 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20190726 |
|
| AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 042762 FRAME 0145. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051145/0184 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 039361 FRAME 0212. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051029/0387 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 042985 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051029/0001 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION12298143 PREVIOUSLY RECORDED ON REEL 042985 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051029/0001 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051030/0001 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION12298143 PREVIOUSLY RECORDED ON REEL 039361 FRAME 0212. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051029/0387 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION12298143 PREVIOUSLY RECORDED ON REEL 042762 FRAME 0145. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051145/0184 Effective date: 20160218 |
|
| AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:053547/0421 Effective date: 20151207 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:053547/0421 Effective date: 20151207 |
|
| AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052915/0001 Effective date: 20160622 Owner name: NXP B.V., NETHERLANDS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052915/0001 Effective date: 20160622 |
|
| AS | Assignment |
Owner name: NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052917/0001 Effective date: 20160912 Owner name: NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052917/0001 Effective date: 20160912 |