US20100176871A1 - Signal receiver and voltage compensation method thereof - Google Patents
Signal receiver and voltage compensation method thereof Download PDFInfo
- Publication number
- US20100176871A1 US20100176871A1 US12/406,943 US40694309A US2010176871A1 US 20100176871 A1 US20100176871 A1 US 20100176871A1 US 40694309 A US40694309 A US 40694309A US 2010176871 A1 US2010176871 A1 US 2010176871A1
- Authority
- US
- United States
- Prior art keywords
- stage circuit
- circuit
- input end
- voltage
- transistor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims description 15
- 230000004044 response Effects 0.000 claims abstract description 11
- 230000003247 decreasing effect Effects 0.000 description 7
- 238000010586 diagram Methods 0.000 description 6
- 230000007423 decrease Effects 0.000 description 4
- 230000000630 rising effect Effects 0.000 description 3
- 230000004075 alteration Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/45—Differential amplifiers
- H03F3/45071—Differential amplifiers with semiconductor devices only
- H03F3/45076—Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier
- H03F3/45179—Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier using MOSFET transistors as the active amplifying circuit
- H03F3/45183—Long tailed pairs
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/45—Differential amplifiers
- H03F3/45071—Differential amplifiers with semiconductor devices only
- H03F3/45479—Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection
- H03F3/45632—Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection in differential amplifiers with FET transistors as the active amplifying circuit
- H03F3/45744—Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection in differential amplifiers with FET transistors as the active amplifying circuit by offset reduction
- H03F3/45766—Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection in differential amplifiers with FET transistors as the active amplifying circuit by offset reduction by using balancing means
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/45—Indexing scheme relating to differential amplifiers
- H03F2203/45628—Indexing scheme relating to differential amplifiers the LC comprising bias stabilisation means, e.g. DC level stabilisation means, and temperature coefficient dependent control, e.g. DC level shifting means
Definitions
- the present invention relates to a signal receiver and a related voltage compensation method, and more particularly, to a signal receiver and method for providing a compensation current to a first input end of a second-stage circuit of the signal receiver to stabilize its voltage level.
- a semiconductor memory can be divided into two categories: a volatile memory, e.g. a dynamic random access memory (DRAM), and a non-volatile memory.
- a volatile memory e.g. a dynamic random access memory (DRAM)
- a non-volatile memory e.g. a dynamic random access memory (DRAM)
- the difference between these categories is whether the stored data can be reserved for a long time when external electric power is turned off. The data stored in the DRAM will disappear but the data stored in the non-volatile memory will be preserved.
- FIG. 1 is a diagram showing a problem resulted from voltage offsets of a reference voltage in a signal receiver of a memory module according to the prior art.
- V REF represents a reference voltage in a signal receiver of the memory module
- offset reference voltages V REF ′ and V REF ′′ respectively represent the offsets of the reference voltage V REF
- V IN represents an input signal of the signal receiver
- V OUT represents an output signal after the input signal V IN passes through the signal receiver. If there is no offset exists in the reference voltage V REF , the output signal V OUT is generated after the input signal V IN passes through the signal receiver.
- the output signal V OUT ′ or V OUT ′′ is generated after the input signal V IN passes through the signal receiver.
- the delay time of the output signal V OUT ′/V OUT ′′ at the rising edge is different from that at the falling edge, which affects the accuracy for accessing data of the memory module.
- a signal receiver includes a first-stage circuit, a second-stage circuit, a current compensation circuit, and a biasing circuit.
- a first input end of the first-stage circuit receives a reference voltage
- a second end of the first-stage circuit receives an input signal.
- a first input end and a second input end of the second-stage circuit are respectively coupled to a first output end and a second output end of the first-stage circuit, and an output end of the second-stage circuit is used for outputting an output signal.
- the current compensation circuit is coupled to the first input end of the second-stage circuit for dynamically providing a compensation current to the first input end of the second-stage circuit in response to a biasing voltage, so as to stabilize its voltage level.
- the biasing circuit biases the first-stage circuit and the current compensation circuit, and sets the biasing voltage of the current compensation circuit in response to the reference voltage.
- the current compensation circuit is a current mirror circuit.
- the signal receiver is disposed inside a memory module.
- a voltage compensation method applied to a signal receiver includes a first-stage circuit, a second-stage circuit, and a biasing circuit.
- a first input end of the second-stage circuit is coupled to a first output end of the first-stage circuit, and a second input end of the second-stage circuit is coupled to a second output end of the first-stage circuit.
- the method includes the steps of utilizing a first input end of the first-stage circuit to receive a reference voltage, utilizing a second input end of the first-stage circuit to receive an input signal, and biasing the first-stage circuit and dynamically providing a compensation current to the first input end of the second-stage circuit in response to the reference voltage to stabilize a voltage level of the first input end of the second-stage circuit.
- FIG. 1 is a diagram showing a problem resulted from voltage offsets of a reference voltage in a signal receiver of a memory module according to the prior art.
- FIG. 2 is a block diagram of a signal receiver according to an embodiment of the present invention.
- FIG. 3 is a diagram showing detailed circuits of the signal receiver shown in FIG. 2 .
- FIG. 4 is a flowchart illustrating a voltage compensation method applied to a signal receiver according to an exemplary embodiment of the present invention.
- FIG. 2 is a block diagram of a signal receiver 200 according to an embodiment of the present invention.
- the signal receiver 200 includes a first-stage circuit 210 , a second-stage circuit 220 , a current compensation circuit 230 , and a biasing circuit 240 .
- the first-stage circuit 210 has a first input end 211 , a second input end 212 , a first output end 213 , and a second output end 214 .
- the first input end 211 receives a reference voltage V REF
- the second input end 212 receives an input signal V IN
- the first input end 211 and the second input end 212 are a differential signal pair.
- the biasing voltage employed in the first-stage circuit 210 is the same as the biasing voltage V Bias employed in the current compensation circuit 230 , but this should not be considered as a limitation of the present invention. In other embodiments, the first-stage circuit 210 and the current compensation circuit 230 can adopt different biasing voltages.
- FIG. 3 is a diagram showing detailed circuits of the signal receiver 200 shown in FIG. 2 .
- Each of the first-stage circuit 210 and the second-stage circuit 220 respectively includes a plurality of transistors, and the connection manner of the transistors is already shown in FIG. 3 .
- the current compensation circuit 230 is implemented by a current mirror circuit, which includes a first transistor Q 1 , a second transistor Q 2 , and a third transistor Q 3 .
- the third transistor Q 3 has a control end 331 , a first end 332 , and a second end 333 , wherein the control end 331 is coupled to the control end 321 of the second transistor Q 2 , the first end 332 is coupled to the second supply voltage V 2 , and the second end 333 is coupled to the first input end 221 of the second-stage circuit 220 .
- the fifth transistor Q 5 has a control end 351 , a first end 352 , and a second end 353 , wherein the control end 351 receives the reference voltage V REF , the first end 352 is coupled to the second supply voltage V 2 via a first loading R 1 , and the second end 353 is coupled to the second end 343 of the fourth transistor Q 4 .
- the sixth transistor Q 6 has a control end 361 , a first end 362 , and a second end 363 , wherein the control end 361 receives the reference voltage V REF , the first end 362 is coupled to the second supply voltage V 2 via a second loading R 2 , and the second end 363 is coupled to the second end 343 of the fourth transistor Q 4 .
- the first transistor Q 1 is an N-type transistor
- each of the second transistor Q 2 and the third transistor Q 3 is a P-type transistor
- the present invention is not limited to this only.
- the abovementioned current compensation circuit 230 is merely an example for illustrating the present invention, and should not be a limitation of the present invention. Those skilled in the art will readily observe that numerous modifications and alterations of the implementation of the current compensation circuit 230 may be made without departing from the spirit of the present invention.
- the aforementioned signal receiver 200 can be disposed inside a memory module, and the input signal V IN can be a data signal (DQ signal) of the memory module.
- the compensation current I 1 is increased by the current compensation circuit 230 to increase the current I 2 flowing through the first input end 221 of the second-stage circuit 220 , so as to compensate and stabilize the voltage level V A at the first input end 221 of the second-stage circuit 220 .
- the reference voltage V REF when the reference voltage V REF is decreased, the voltage level V A at the first input end 221 of the second-stage circuit 220 will be increased.
- the voltage at the second input end 382 of the comparator 380 is greater than the common voltage V COM at the first input end 381 , and then the comparator 380 decreases the biasing voltage V Bias of the current compensation circuit 230 .
- the compensation current I 1 is decreased by the current compensation circuit 230 to decrease the current I 2 flowing through the first input end 221 of the second-stage circuit 220 , so as to compensate and stabilize the voltage level V A at the first input end 221 of the second-stage circuit 220 . Therefore, the voltage level V A at the first input end 221 of the second-stage circuit 220 will not be affected by the offset of the reference voltage V REF .
- the signal receiver 200 and the voltage compensation mechanism disclosed in the present invention can stabilize the voltage level V A at the first input end 221 of the second-stage circuit 220 by adopting the current compensation circuit 230 . Even if there is an offset exists in the reference voltage V REF , it will not cause the delay time of the output signal V OUT at the rising edge to be different from that at the falling edge, so as to ensure the accuracy for accessing data of the memory module.
- Step 404 Utilize a first input end of the first-stage circuit to receive a reference voltage.
- Step 406 Utilize a second input end of the first-stage circuit to receive an input signal.
- Step 408 Bias the first-stage circuit in response to the reference voltage.
- Step 420 When the reference voltage is increased, increase a current flowing through the first input end of the second-stage circuit.
- Step 430 When the reference voltage is decreased, decrease the current flowing through the first input end of the second-stage circuit.
- the present invention provides a signal receiver and a related voltage compensation method.
- a current compensation circuit such as a current mirror
- the compensation current I 1 is increased to increase the current I 2 flowing through the first input end 221 of the second-stage circuit 220 if the reference voltage V REF is increased, while the compensation current I 1 is decreased to decrease the current I 2 flowing through the first input end 221 of the second-stage circuit 220 if the reference voltage V REF is decreased.
- the voltage level V A at the first input end 221 of the second-stage circuit 220 will not be affected by the offset of the reference voltage V REF . Even if there is an offset exists in the reference voltage V REF , it will not cause the delay time of the output signal V OUT at the rising edge to be different from that at the falling edge, so as to ensure the accuracy for accessing data of the memory module.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Logic Circuits (AREA)
- Amplifiers (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention relates to a signal receiver and a related voltage compensation method, and more particularly, to a signal receiver and method for providing a compensation current to a first input end of a second-stage circuit of the signal receiver to stabilize its voltage level.
- 2. Description of the Prior Art
- A semiconductor memory can be divided into two categories: a volatile memory, e.g. a dynamic random access memory (DRAM), and a non-volatile memory. The difference between these categories is whether the stored data can be reserved for a long time when external electric power is turned off. The data stored in the DRAM will disappear but the data stored in the non-volatile memory will be preserved.
- Please refer to
FIG. 1 .FIG. 1 is a diagram showing a problem resulted from voltage offsets of a reference voltage in a signal receiver of a memory module according to the prior art. As shown inFIG. 1 , VREF represents a reference voltage in a signal receiver of the memory module, offset reference voltages VREF′ and VREF″ respectively represent the offsets of the reference voltage VREF, VIN represents an input signal of the signal receiver, and VOUT represents an output signal after the input signal VIN passes through the signal receiver. If there is no offset exists in the reference voltage VREF, the output signal VOUT is generated after the input signal VIN passes through the signal receiver. If there is an offset exists in the reference voltage VREF, such as the offset reference voltage VREF′ or VREF″, the output signal VOUT′ or VOUT″ is generated after the input signal VIN passes through the signal receiver. As can be known fromFIG. 1 , if there is an offset exists in the reference voltage VREF, the delay time of the output signal VOUT′/VOUT″ at the rising edge is different from that at the falling edge, which affects the accuracy for accessing data of the memory module. - Hence, how to overcome such problem, resulted from the voltage offsets of the reference voltage in the signal receiver of the memory module, has become an important topic of the field.
- It is one of the objectives of the claimed invention to provide a signal receiver and a related voltage compensation method to solve the abovementioned problems.
- According to one embodiment, a signal receiver is provided. The signal receiver includes a first-stage circuit, a second-stage circuit, a current compensation circuit, and a biasing circuit. A first input end of the first-stage circuit receives a reference voltage, and a second end of the first-stage circuit receives an input signal. A first input end and a second input end of the second-stage circuit are respectively coupled to a first output end and a second output end of the first-stage circuit, and an output end of the second-stage circuit is used for outputting an output signal. The current compensation circuit is coupled to the first input end of the second-stage circuit for dynamically providing a compensation current to the first input end of the second-stage circuit in response to a biasing voltage, so as to stabilize its voltage level. The biasing circuit biases the first-stage circuit and the current compensation circuit, and sets the biasing voltage of the current compensation circuit in response to the reference voltage. The current compensation circuit is a current mirror circuit. The signal receiver is disposed inside a memory module.
- According to another embodiment, a voltage compensation method applied to a signal receiver is provided. The signal receiver includes a first-stage circuit, a second-stage circuit, and a biasing circuit. A first input end of the second-stage circuit is coupled to a first output end of the first-stage circuit, and a second input end of the second-stage circuit is coupled to a second output end of the first-stage circuit. The method includes the steps of utilizing a first input end of the first-stage circuit to receive a reference voltage, utilizing a second input end of the first-stage circuit to receive an input signal, and biasing the first-stage circuit and dynamically providing a compensation current to the first input end of the second-stage circuit in response to the reference voltage to stabilize a voltage level of the first input end of the second-stage circuit.
- These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
-
FIG. 1 is a diagram showing a problem resulted from voltage offsets of a reference voltage in a signal receiver of a memory module according to the prior art. -
FIG. 2 is a block diagram of a signal receiver according to an embodiment of the present invention. -
FIG. 3 is a diagram showing detailed circuits of the signal receiver shown inFIG. 2 . -
FIG. 4 is a flowchart illustrating a voltage compensation method applied to a signal receiver according to an exemplary embodiment of the present invention. - Please refer to
FIG. 2 .FIG. 2 is a block diagram of asignal receiver 200 according to an embodiment of the present invention. As shown inFIG. 2 , thesignal receiver 200 includes a first-stage circuit 210, a second-stage circuit 220, acurrent compensation circuit 230, and abiasing circuit 240. The first-stage circuit 210 has afirst input end 211, asecond input end 212, afirst output end 213, and asecond output end 214. Thefirst input end 211 receives a reference voltage VREF, thesecond input end 212 receives an input signal VIN, and thefirst input end 211 and thesecond input end 212 are a differential signal pair. The second-stage circuit 220 has afirst input end 221, asecond input end 222, and at least oneoutput end 223. Thefirst input end 221 of the second-stage circuit 220 is coupled to thefirst output end 213 of the first-stage circuit 210, thesecond input end 222 of the second-stage circuit 220 is coupled to thesecond output end 214 of the first-stage circuit 210, and thefirst input end 221 and thesecond input end 222 of the second-stage circuit 220 are a differential signal pair. Theoutput end 223 of the second-stage circuit 220 is used for outputting an output signal VOUT. Thecurrent compensation circuit 230 is coupled to thefirst input end 221 of the second-stage circuit 220 for dynamically providing a compensation current I1 to thefirst input end 221 of the second-stage circuit 220 in response to a biasing voltage VBias, so as to stabilize a voltage level VA at thefirst input end 221 of the second-stage circuit 220. Thebiasing circuit 240 is coupled to the first-stage circuit 210 and thecurrent compensation circuit 230 for biasing the first-stage circuit 210 and thecurrent compensation circuit 230 in response to the reference voltage VREF, and for setting the biasing voltage VBias of thecurrent compensation circuit 230. - In this embodiment, the biasing voltage employed in the first-
stage circuit 210 is the same as the biasing voltage VBias employed in thecurrent compensation circuit 230, but this should not be considered as a limitation of the present invention. In other embodiments, the first-stage circuit 210 and thecurrent compensation circuit 230 can adopt different biasing voltages. - Please refer to
FIG. 3 .FIG. 3 is a diagram showing detailed circuits of thesignal receiver 200 shown inFIG. 2 . Each of the first-stage circuit 210 and the second-stage circuit 220 respectively includes a plurality of transistors, and the connection manner of the transistors is already shown inFIG. 3 . In this embodiment, thecurrent compensation circuit 230 is implemented by a current mirror circuit, which includes a first transistor Q1, a second transistor Q2, and a third transistor Q3. The first transistor Q1 has acontrol end 311, afirst end 312, and asecond end 313, wherein thecontrol end 311 is coupled to the first-stage circuit 210 and thebiasing circuit 240, thefirst end 312 is coupled to a first supply voltage V1. The second transistor Q2 has acontrol end 321, afirst end 322, and asecond end 323, wherein thecontrol end 321 and thesecond end 323 are coupled to thesecond end 313 of the first transistor Q1, and thefirst end 322 is coupled to a second supply voltage V2. The third transistor Q3 has a control end 331, a first end 332, and asecond end 333, wherein the control end 331 is coupled to thecontrol end 321 of the second transistor Q2, the first end 332 is coupled to the second supply voltage V2, and thesecond end 333 is coupled to thefirst input end 221 of the second-stage circuit 220. - Please keep referring to
FIG. 3 . Thebiasing circuit 240 includes a fourth transistor Q4, a fifth transistor Q5, a sixth transistor Q6, and a comparator 380. The fourth transistor Q4 has acontrol end 341, afirst end 342, and asecond end 343, wherein thecontrol end 341 is coupled to thecontrol end 311 of the first transistor Q1 and the first-stage circuit 210, and thefirst end 342 is coupled to the first supply voltage V1. The fifth transistor Q5 has a control end 351, afirst end 352, and asecond end 353, wherein the control end 351 receives the reference voltage VREF, thefirst end 352 is coupled to the second supply voltage V2 via a first loading R1, and thesecond end 353 is coupled to thesecond end 343 of the fourth transistor Q4. The sixth transistor Q6 has acontrol end 361, afirst end 362, and asecond end 363, wherein thecontrol end 361 receives the reference voltage VREF, thefirst end 362 is coupled to the second supply voltage V2 via a second loading R2, and thesecond end 363 is coupled to thesecond end 343 of the fourth transistor Q4. The comparator 380 has afirst input end 381, asecond input end 382, and anoutput end 383, wherein thefirst input end 381 receives a common voltage VCOM, thesecond input end 382 is coupled to thefirst end 362 of the sixth transistor Q6, and theoutput end 383 is coupled to the first-stage circuit 210 and the first transistor Q1 of thecurrent mirror circuit 230. The comparator 380 compares the received signals at thefirst input end 381 and thesecond input end 382 to generate the biasing voltage VBias. In one embodiment, thebiasing circuit 240 can generate the same biasing voltage to both the first-stage circuit 210 and thecurrent mirror circuit 230, but this should not be considered as limitations of the present invention. - Please note that, in this embodiment, the first transistor Q1 is an N-type transistor, and each of the second transistor Q2 and the third transistor Q3 is a P-type transistor, but the present invention is not limited to this only. Furthermore, the abovementioned
current compensation circuit 230 is merely an example for illustrating the present invention, and should not be a limitation of the present invention. Those skilled in the art will readily observe that numerous modifications and alterations of the implementation of thecurrent compensation circuit 230 may be made without departing from the spirit of the present invention. - Please also note that the
aforementioned signal receiver 200 can be disposed inside a memory module, and the input signal VIN can be a data signal (DQ signal) of the memory module. - In the following, several examples are taken for illustrating how the
current compensation circuit 230 provides the compensation current I1 to thefirst input end 221 of the second-stage circuit 220 to stabilize the voltage level VA. In a first example, when the reference voltage VREF is increased, the voltage level VA at thefirst input end 221 of the second-stage circuit 220 will be decreased. At this time, the voltage at thesecond input end 382 of the comparator 380 is smaller than the common voltage VCOM at thefirst input end 381, and then the comparator 380 increases the biasing voltage VBias of thecurrent compensation circuit 230. Due to the biasing voltage VBias of thecurrent compensation circuit 230 being increased, the compensation current I1 is increased by thecurrent compensation circuit 230 to increase the current I2 flowing through thefirst input end 221 of the second-stage circuit 220, so as to compensate and stabilize the voltage level VA at thefirst input end 221 of the second-stage circuit 220. In a second example, when the reference voltage VREF is decreased, the voltage level VA at thefirst input end 221 of the second-stage circuit 220 will be increased. At this time, the voltage at thesecond input end 382 of the comparator 380 is greater than the common voltage VCOM at thefirst input end 381, and then the comparator 380 decreases the biasing voltage VBias of thecurrent compensation circuit 230. Due to the biasing voltage VBias of thecurrent compensation circuit 230 being decreased, the compensation current I1 is decreased by thecurrent compensation circuit 230 to decrease the current I2 flowing through thefirst input end 221 of the second-stage circuit 220, so as to compensate and stabilize the voltage level VA at thefirst input end 221 of the second-stage circuit 220. Therefore, the voltage level VA at thefirst input end 221 of the second-stage circuit 220 will not be affected by the offset of the reference voltage VREF. - As can be known from the descriptions above, the
signal receiver 200 and the voltage compensation mechanism disclosed in the present invention can stabilize the voltage level VA at thefirst input end 221 of the second-stage circuit 220 by adopting thecurrent compensation circuit 230. Even if there is an offset exists in the reference voltage VREF, it will not cause the delay time of the output signal VOUT at the rising edge to be different from that at the falling edge, so as to ensure the accuracy for accessing data of the memory module. - Please refer to
FIG. 4 .FIG. 4 is a flowchart illustrating a voltage compensation method applied to a signal receiver according to an exemplary embodiment of the present invention. Please note that the following steps are not limited to be performed according to the exact sequence shown inFIG. 4 if a roughly identical result can be obtained. The method includes the following steps: - Step 402: Start.
- Step 404: Utilize a first input end of the first-stage circuit to receive a reference voltage.
- Step 406: Utilize a second input end of the first-stage circuit to receive an input signal.
- Step 408: Bias the first-stage circuit in response to the reference voltage.
- Step 410: Dynamically provide a compensation current to the first input end of the second-stage circuit to stabilize a voltage level at the first input end of the second-stage circuit.
- Step 420: When the reference voltage is increased, increase a current flowing through the first input end of the second-stage circuit.
- Step 430: When the reference voltage is decreased, decrease the current flowing through the first input end of the second-stage circuit.
- How each element operates can be known by collocating the steps shown in
FIG. 4 and the elements shown inFIG. 2 andFIG. 3 . Further description of the operations of each step shown inFIG. 4 is therefore omitted here for brevity. Be noted that thesteps 410˜430 are executed by thecurrent compensation circuit 230. - The steps of the flowchart mentioned above are merely a practicable embodiment of the present invention, and should not be taken as a limitation of the present invention. The method can include other intermediate steps or can merge several steps into a single step without departing from the spirit of the present invention.
- The abovementioned embodiments are presented merely for describing the present invention, and in no way should be considered to be limitations of the scope of the present invention. In summary, the present invention provides a signal receiver and a related voltage compensation method. By utilizing a current compensation circuit (such as a current mirror) to provide the compensation current to the
first input end 221 of the second-stage circuit 220 of the signal receiver, the compensation current I1 is increased to increase the current I2 flowing through thefirst input end 221 of the second-stage circuit 220 if the reference voltage VREF is increased, while the compensation current I1 is decreased to decrease the current I2 flowing through thefirst input end 221 of the second-stage circuit 220 if the reference voltage VREF is decreased. Therefore, the voltage level VA at thefirst input end 221 of the second-stage circuit 220 will not be affected by the offset of the reference voltage VREF. Even if there is an offset exists in the reference voltage VREF, it will not cause the delay time of the output signal VOUT at the rising edge to be different from that at the falling edge, so as to ensure the accuracy for accessing data of the memory module. - Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention.
Claims (7)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| TW098101362A TWI380153B (en) | 2009-01-15 | 2009-01-15 | Signal receiver and voltage compensation method thereof |
| TW98101362A | 2009-01-15 | ||
| TW098101362 | 2009-01-15 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20100176871A1 true US20100176871A1 (en) | 2010-07-15 |
| US7786764B2 US7786764B2 (en) | 2010-08-31 |
Family
ID=42318619
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/406,943 Active 2029-05-06 US7786764B2 (en) | 2009-01-15 | 2009-03-18 | Signal receiver and voltage compensation method thereof |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US7786764B2 (en) |
| TW (1) | TWI380153B (en) |
Families Citing this family (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP4911794B2 (en) * | 2008-10-08 | 2012-04-04 | パナソニック株式会社 | Receiver circuit, receiver system |
| US8289796B2 (en) | 2010-01-26 | 2012-10-16 | Micron Technology, Inc. | Sense amplifier having loop gain control |
| US8705304B2 (en) | 2010-03-26 | 2014-04-22 | Micron Technology, Inc. | Current mode sense amplifier with passive load |
| US8283950B2 (en) | 2010-08-11 | 2012-10-09 | Micron Technology, Inc. | Delay lines, amplifier systems, transconductance compensating systems and methods of compensating |
| US8810281B2 (en) | 2011-07-26 | 2014-08-19 | Micron Technology, Inc. | Sense amplifiers including bias circuits |
| CN106067316B (en) * | 2016-07-06 | 2019-03-15 | 西安紫光国芯半导体有限公司 | Common-mode voltage dynamic detection adjustment receiver and its control method in a kind of High Data Rate DRAM |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030193370A1 (en) * | 2002-04-16 | 2003-10-16 | Leifso Curtis R. | System and method of amplifier gain control by variable bias and degeneration |
| US7265620B2 (en) * | 2005-07-06 | 2007-09-04 | Pericom Semiconductor Corp. | Wide-band high-gain limiting amplifier with parallel resistor-transistor source loads |
-
2009
- 2009-01-15 TW TW098101362A patent/TWI380153B/en active
- 2009-03-18 US US12/406,943 patent/US7786764B2/en active Active
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030193370A1 (en) * | 2002-04-16 | 2003-10-16 | Leifso Curtis R. | System and method of amplifier gain control by variable bias and degeneration |
| US7265620B2 (en) * | 2005-07-06 | 2007-09-04 | Pericom Semiconductor Corp. | Wide-band high-gain limiting amplifier with parallel resistor-transistor source loads |
Also Published As
| Publication number | Publication date |
|---|---|
| TW201027294A (en) | 2010-07-16 |
| TWI380153B (en) | 2012-12-21 |
| US7786764B2 (en) | 2010-08-31 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US9305611B2 (en) | Sense amplifier for a memory cell with a fast sensing speed | |
| US7786764B2 (en) | Signal receiver and voltage compensation method thereof | |
| US8238184B2 (en) | Sense amplifier with a sensing transmission transistor and a reference transmission transistor operating in saturation regions and data sensing method thereof | |
| US7750727B2 (en) | Voltage generating circuit | |
| US20150235711A1 (en) | Low Voltage Current Reference Generator For A Sensing Amplifier | |
| US6490212B1 (en) | Bitline precharge matching | |
| US20110267126A1 (en) | Delay circuit of semiconductor device | |
| US9203407B2 (en) | Semiconductor device and method for detecting state of input signal of semiconductor device | |
| US7020036B2 (en) | Memory unit with sensing current stabilization | |
| CN101840724B (en) | Signal receiver and related voltage compensation method thereof | |
| US6751132B2 (en) | Semiconductor memory device and voltage generating method thereof | |
| US9425745B2 (en) | Buffer circuit capable of improving amplification performance | |
| US8106685B2 (en) | Signal receiver and voltage compensation method | |
| US10340857B2 (en) | Amplifier circuit | |
| US7956650B2 (en) | Input circuit of semiconductor integrated circuit | |
| US20090251981A1 (en) | Memory with a fast stable sensing amplifier | |
| US9030890B2 (en) | Semiconductor memory apparatus | |
| US7768842B2 (en) | Semiconductor memory device voltage generating circuit for avoiding leakage currents of parasitic diodes | |
| US20150303877A1 (en) | Semiconductor device | |
| US20080231350A1 (en) | Internal voltage generating circuit for use in a semiconductor device | |
| US7936620B2 (en) | Receiver of semiconductor memory apparatus | |
| US10720199B2 (en) | Buffering circuit, and semiconductor apparatus and system including buffering circuit | |
| US10305483B1 (en) | Receiving circuit and integrated circuit system using the receiving circuit | |
| US20140009000A1 (en) | Current conveyor circuit | |
| US9690310B2 (en) | Internal voltage generator of semiconductor device and method for driving the same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: NANYA TECHNOLOGY CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CHENG, WEN-CHANG;REEL/FRAME:022417/0449 Effective date: 20090316 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552) Year of fee payment: 8 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |