US20090279364A1 - Method of programming in a flash memory device - Google Patents
Method of programming in a flash memory device Download PDFInfo
- Publication number
- US20090279364A1 US20090279364A1 US12/506,156 US50615609A US2009279364A1 US 20090279364 A1 US20090279364 A1 US 20090279364A1 US 50615609 A US50615609 A US 50615609A US 2009279364 A1 US2009279364 A1 US 2009279364A1
- Authority
- US
- United States
- Prior art keywords
- memory cell
- voltage
- programmed
- verifying
- program
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title claims abstract description 40
- 238000009826 distribution Methods 0.000 description 33
- 230000000694 effects Effects 0.000 description 8
- 230000010354 integration Effects 0.000 description 3
- 238000012986 modification Methods 0.000 description 3
- 230000004048 modification Effects 0.000 description 3
- 238000007796 conventional method Methods 0.000 description 2
- 238000001514 detection method Methods 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 238000012795 verification Methods 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/34—Determination of programming status, e.g. threshold voltage, overprogramming or underprogramming, retention
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/56—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
- G11C11/5621—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using charge storage in a floating gate
- G11C11/5628—Programming or writing circuits; Data input circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
- G11C16/12—Programming voltage switching circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/24—Bit-line control circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/34—Determination of programming status, e.g. threshold voltage, overprogramming or underprogramming, retention
- G11C16/3418—Disturbance prevention or evaluation; Refreshing of disturbed memory data
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/34—Determination of programming status, e.g. threshold voltage, overprogramming or underprogramming, retention
- G11C16/3418—Disturbance prevention or evaluation; Refreshing of disturbed memory data
- G11C16/3427—Circuits or methods to prevent or reduce disturbance of the state of a memory cell when neighbouring cells are read or written
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
Definitions
- the present invention relates to a method of programming a flash memory device. More particularly, the present invention relates to a method of programming which reduces a threshold voltage imbalance due to interference effects in the flash memory device.
- a flash memory device is divided into a NAND flash memory and a NOR flash memory.
- NOR flash memory each of the memory cells is connected independently to a bit line and a word line, and so the NOR flash memory has excellent random access time.
- the NAND flash memory only one contact is required for one cell string because memory cells are connected in series, and so the NAND flash memory has excellent characteristics for integration. Accordingly, the NAND flash memory has been generally employed in high density flash memory.
- MLC multi-level cell
- SLC single level cell
- the MLC Since the MLC has at least four threshold voltage levels compared to an SLC which has two threshold voltage levels, the MLC can increase the number of bits by two or more times over the SLC.
- FIG. 1 is a view illustrating a threshold voltage distribution related to a conventional method of programming in a flash memory device.
- a memory cell array included in the flash memory device has a cell string structure in which memory cells are connected in series, wherein the memory cells are connected to an even bit line or an odd bit line.
- the odd bit line is adjacent to the even bit line.
- a first memory cell is programmed by applying a program voltage (e.g., 15V) to a word line of the first memory cell connected to the even bit line, and so the first memory cell has a threshold voltage distribution as shown in A of FIG. 1 .
- a program voltage e.g. 15V
- a second memory cell connected to the odd bit line adjacent to the first memory cell is programmed by applying the program voltage (e.g., 15V) to a word line of the second memory cell, and so the second memory cell has a threshold voltage distribution as shown in A′ of FIG. 1 .
- the threshold voltage distribution of the first memory cell is shifted from A into B due to the interference effect when the second memory cell is programmed.
- a method of programming in a flash memory device using ISPP program method includes programming a first memory cell coupled to an even bit line using a first program voltage increased in sequence by a first step voltage; and programming a second memory cell coupled to an odd bit line using a second program voltage increased in sequence by a second step voltage, wherein the second step voltage is higher than the first step voltage.
- a method of programming in a flash memory device includes programming a first memory cell by applying a first program voltage to a word line related to the first memory cell coupled to a first bit line; applying a second program voltage higher by a first step voltage than the first program voltage to the word line in case that the first memory cell is not programmed, and programming the first memory cell by applying new program voltage increased by the first step voltage until the first memory cell is programmed; programming a second memory cell by applying the first program voltage to a word line related to the second memory cell coupled to a second bit line, wherein the second bit line is adjacent to the first bit line; and applying a program voltage higher by a second step voltage than the first program voltage to the word line in case that the second memory cell is not programmed, and programming the second memory cell by applying new program voltage increased by the second step voltage until the second memory cell is programmed, wherein the second step voltage is higher than the first step voltage.
- a method of programming in a flash memory device includes performing a first program operation so that threshold voltage of a first memory cell coupled to a first bit line is increased to a first voltage smaller than an objection voltage; and performing a second program operation so that threshold voltage of a second memory cell coupled to a second bit line is increased to a second level identical to or higher than the objection voltage and the threshold voltage of the first memory cell is increased to a third level identical to or higher than the objection voltage.
- a method of programming in a flash memory device includes programming a first memory cell by applying a first program voltage to a word line related to the first memory cell coupled to a first bit line; verifying whether or not the first memory cell is programmed by applying a first verifying voltage smaller than an objection voltage to the word line; programming a second memory cell by applying a second program voltage to a word line related to the second memory cell coupled to a second bit line adjacent to the first bit line; and verifying whether or not the second memory cell is programmed by applying a second verifying voltage identical to the objection voltage to the word line.
- a method of programming in a flash memory device includes programming a first memory cell coupled to an even bit line by applying a first program voltage to a word line; verifying whether or not the first memory cell is programmed through a first verifying voltage, and programming the first memory cell using a program voltage increased in sequence by a step voltage than the first program voltage in case that the first memory cell is not programmed; programming a second memory cell coupled to an odd bit line by applying the first program voltage to the word line; and verifying whether or not the second memory cell is programmed through a second verifying voltage higher than the first verifying voltage, and programming the second memory cell using a program voltage increased in sequence by the step voltage than the first program voltage in case that the second memory cell is not programmed.
- a method of programming in a flash memory device performs a program operation related to an even bit line using a second verifying voltage smaller than a first verifying voltage so that threshold voltage distribution is smaller than usual threshold voltage distribution, wherein the first verifying voltage relates to a program operation of an odd bit line, and the second verifying voltage relates to the program operation of the even bit line. Then, threshold voltage distribution of a memory cell coupled to the even bit line is shifted into normal threshold voltage distribution due to an interference effect in accordance with a program voltage used when the program operation related to the odd bit line is performed. As a result, the memory cell coupled to the even bit line may have the same threshold voltage distribution as a memory cell coupled to the odd bit line.
- FIG. 1 is a view illustrating a threshold voltage distribution related to a conventional method of programming in a flash memory device
- FIG. 2 is a view illustrating a memory cell array in a flash memory device according to a first embodiment and a second embodiment of the present invention
- FIG. 3 is a view illustrating threshold voltage distribution in a method of programming a flash memory device according to a first embodiment of the present invention.
- FIG. 4 is a view illustrating threshold voltage distribution in a method of programming a flash memory device according to a second embodiment of the present invention.
- FIG. 2 is a view illustrating a memory cell array in a flash memory device according to a first embodiment and a second embodiment of the present invention.
- FIG. 3 is a view illustrating threshold voltage distribution in a method of programming a flash memory device according to a first embodiment of the present invention.
- ISPP incremental step pulse programming
- a first memory cell MC 1 coupled to an even bit line is programmed.
- a first program voltage is applied to a word line coupled to the first memory cell MC 1 .
- a pass voltage is applied to word lines not connected to the first memory cell MC 1 so as to prevent program of those memory cells.
- the first memory cell MC 1 is programmed by applying a verifying voltage Vverify to a corresponding word line in a verifying operation.
- a second program voltage higher than the first program voltage is applied to the word line.
- a difference in the first program voltage and the second program voltage i.e., first step voltage
- the program operation is ended. However, if it is verified that the first memory cell MC 1 is not programmed by the verifying operation, the program operation is performed again by applying a third program voltage higher than the second program voltage by the first step voltage to the word line. The program and the verifying operation are repeatedly performed until the first memory cell MC 1 is programmed.
- the first memory cell MC 1 has threshold voltage distribution as shown in C of FIG. 3 .
- the threshold voltage distribution of the first memory cell MC 1 has a narrow width because the first step voltage smaller than a conventional step voltage is used.
- the conventional step voltage is 0.5 V to 1.0 V.
- a second memory cell MC 2 coupled to the odd bit line BLo is programmed.
- a pass voltage is applied to word lines not connected to the second memory cell MC 2 so as to prevent program of those memory cells.
- the program operation is ended. However, if it is verified that the second memory cell MC 2 is programmed, a second program voltage higher than the first program voltage is applied to the word line.
- the difference of the first program voltage and the second program voltage i.e., second step voltage
- the difference is greater than the first step voltage used in the process of programming the first memory cell MC 1 coupled to the even bit line BLe.
- the second step voltage is 0.15V to 0.5V, preferably 0.4V.
- the second step voltage is greater than the first step voltage by about 0.1V in the present embodiment.
- the difference is 0.07V.
- the difference is 0.13V, 0.15, or 0.18V.
- the program and the verifying operation are repeatedly performed until the second memory cell MC 2 is programmed.
- the threshold voltage distribution of the programmed first memory cell MC 1 is shifted from C into D due to the interference effect (or disturbance effect or program disturb) in accordance with the program voltage used when the second memory cell MC 2 is programmed.
- the threshold voltage distribution of the first memory cell MC 1 is shifted to have substantially the same threshold voltage distribution as the second memory cell MC 2 .
- threshold voltage distributions of the memory cells MC 1 and MC 2 coupled to the bit lines BLe and BLo are improved.
- FIG. 4 is a view illustrating threshold voltage distribution in a method of programming a flash memory device according to a second embodiment of the present invention.
- the method of programming a flash memory device according to the second embodiment of the present invention will be described in detail with reference to FIG. 2 and FIG. 4 . It is desirable that the method uses the ISPP method.
- a first memory cell MC 1 coupled to the even bit line BLe is programmed.
- a first program voltage is applied to a word line coupled to the first memory cell MC 1 .
- a pass voltage is applied to word lines not connected to the first memory cell MC 1 so as to prevent program of those memory cells.
- the verifying operation is performed by applying a first verifying voltage Vverify 1 to the word line connected to the first memory cell MC 1 and detecting a voltage of the even bit line BLe.
- the program of the first memory cell MC 1 is verified through detection as to whether a precharged even bit line BLe is discharged or maintains its voltage level when the first verifying voltage Vverify 1 is applied.
- the first verifying voltage Vverify 1 is smaller than a second verifying voltage Vverify 2 used when a second memory cell MC 2 coupled to the odd bit line BLo is verified.
- the second verifying voltage Vverify 2 has the same voltage as the conventional verifying voltage Vverify.
- the program operation is ended. However, if it is verified that the first memory cell MC 1 is not programmed, a second program voltage higher than the first program voltage is applied to the word line of the first memory cell MC 1 .
- the step voltage is 0.3V.
- the program operation and the verifying operation are repeatedly performed until the first memory cell MC 1 is programmed.
- the first verify voltage Vverify 1 is used for the verification step during this stage.
- the first memory cell MC 1 has a threshold voltage distribution as shown in E of FIG. 4 .
- the second memory cell MC 2 coupled to the odd bit line BLo is programmed.
- a pass voltage is applied to word lines not connected to the second memory cell MC 2 so as to prevent program of those memory cells.
- the second verifying voltage Vverify 2 is higher than the first verifying voltage Vverify 1 .
- the second verifying voltage Vverify 2 is higher than the first verifying voltage Vverify 1 .
- the program operation is ended. However, if it is verified that the second memory cell MC 2 is not programmed, a second program voltage higher than the first program voltage is applied to the word line of the second memory cell MC 2 . The program and the verifying operation are repeatedly performed until the second memory cell MC 2 is programmed.
- the threshold voltage distribution of the programmed memory cell MC 2 is located in a more right direction compared to the threshold voltage distribution of the programmed memory cell MC 1 by performing the program operation using the second verifying voltage Vverify 2 higher than the first verifying voltage Vverify 1 used when the first memory cell MC 1 is programmed.
- the threshold voltage distribution of the first memory cell MC 1 is shifted from E into F due to the interference effect in accordance with the program voltage used when the second memory cell MC 2 is programmed. As a result, the first memory cell MC 1 has substantially the same threshold voltage distribution as the second memory cell MC 2 . Accordingly, the threshold voltage distributions of the memory cells MC 1 and MC 2 coupled to the bit lines BLe and BLo are improved.
- the memory cells are described as being grouped together in a unit of even and odd bit lines (or even and odd cell strings).
- even and odd bit lines refer to bit lines (or cell strings) that are adjacent to each other.
- the memory cells may be grouped together in a unit of three or more bit lines.
- any reference in this specification to “one embodiment,” “an embodiment,” “example embodiment,” etc. means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment of the invention.
- the appearances of such phrases in various places in the specification are not necessarily all referring to the same embodiment.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Read Only Memory (AREA)
Abstract
A method of programming a flash memory device includes programming a first memory cell coupled to an even bit line by applying a first program voltage to a word line, and verifying whether the first memory cell is programmed through a first verifying voltage. The first program voltage that is repeatedly increased by a step voltage when the first memory cell is not programmed. A second memory cell coupled to an odd bit line is programmed by applying the first program voltage to the word line. Whether the second memory cell is programmed is verified using a second verifying voltage that is higher than the first verifying voltage. The second memory cell is programmed using a program voltage that is repeatedly increased by the step voltage when the second memory cell is not programmed.
Description
- This application is a continuation of U.S. patent application Ser. No. 11/962,049, filed Dec. 20, 2007, which claims priority from Korean Patent Application No. 2007-78556, filed on Aug. 06, 2007, the contents of which are incorporated herein by reference in their entirety.
- The present invention relates to a method of programming a flash memory device. More particularly, the present invention relates to a method of programming which reduces a threshold voltage imbalance due to interference effects in the flash memory device.
- Recently, the demand has increased for a non-volatile memory device which electrically programs and erases data, and does not require a refresh function for periodically rewriting data.
- In addition, high integration techniques for a memory device have been studied so as to develop a high capacity memory device (e.g., flash memory device).
- Generally, a flash memory device is divided into a NAND flash memory and a NOR flash memory. In the NOR flash memory, each of the memory cells is connected independently to a bit line and a word line, and so the NOR flash memory has excellent random access time. Whereas, in the NAND flash memory, only one contact is required for one cell string because memory cells are connected in series, and so the NAND flash memory has excellent characteristics for integration. Accordingly, the NAND flash memory has been generally employed in high density flash memory.
- Recently, multi-bit cells for storing a plurality of data bits in one memory cell have been actively studied so as to enhance the degree of integration of the above flash memory. This memory cell is referred to as a multi-level cell (hereinafter, referred to as “MLC”). A memory cell for storing one data bit is referred to as a single level cell (SLC).
- Since the MLC has at least four threshold voltage levels compared to an SLC which has two threshold voltage levels, the MLC can increase the number of bits by two or more times over the SLC.
- On the other hand, it is important to reduce a change in the threshold voltage of a cell so as to embody the MLC. Here, one of the causes for the change is an interference effect due to capacitance between cells.
-
FIG. 1 is a view illustrating a threshold voltage distribution related to a conventional method of programming in a flash memory device. - Generally, a memory cell array included in the flash memory device has a cell string structure in which memory cells are connected in series, wherein the memory cells are connected to an even bit line or an odd bit line. Here, the odd bit line is adjacent to the even bit line.
- In a program operation of the flash memory device, a first memory cell is programmed by applying a program voltage (e.g., 15V) to a word line of the first memory cell connected to the even bit line, and so the first memory cell has a threshold voltage distribution as shown in A of
FIG. 1 . - Subsequently, a second memory cell connected to the odd bit line adjacent to the first memory cell is programmed by applying the program voltage (e.g., 15V) to a word line of the second memory cell, and so the second memory cell has a threshold voltage distribution as shown in A′ of
FIG. 1 . In this case, the threshold voltage distribution of the first memory cell is shifted from A into B due to the interference effect when the second memory cell is programmed. - This change of the threshold voltage distribution deteriorates program characteristics of the flash memory device. Specially, sensing margin is reduced due to the change of the threshold voltage distribution in the MLC flash memory device.
- It is a feature of the present invention to provide a method of programming in a flash memory device for performing a program operation related to an even bit line using a second verifying voltage smaller than a first verifying voltage so that threshold voltage distribution is smaller than usual threshold voltage distribution, wherein the first verifying voltage relates to a program operation of an odd bit line, and the second verifying voltage relates to the program operation of the even bit line. Then, threshold voltage distribution of a memory cell coupled to the even bit line is shifted into normal threshold voltage distribution due to an interference effect in accordance with a program voltage used when the program operation related to the odd bit line is performed. As a result, the memory cell coupled to the even bit line has the same threshold voltage distribution as a memory cell coupled to the odd bit line.
- A method of programming in a flash memory device using ISPP program method according to on an embodiment of the present invention includes programming a first memory cell coupled to an even bit line using a first program voltage increased in sequence by a first step voltage; and programming a second memory cell coupled to an odd bit line using a second program voltage increased in sequence by a second step voltage, wherein the second step voltage is higher than the first step voltage.
- A method of programming in a flash memory device according to another embodiment of the present invention includes programming a first memory cell by applying a first program voltage to a word line related to the first memory cell coupled to a first bit line; applying a second program voltage higher by a first step voltage than the first program voltage to the word line in case that the first memory cell is not programmed, and programming the first memory cell by applying new program voltage increased by the first step voltage until the first memory cell is programmed; programming a second memory cell by applying the first program voltage to a word line related to the second memory cell coupled to a second bit line, wherein the second bit line is adjacent to the first bit line; and applying a program voltage higher by a second step voltage than the first program voltage to the word line in case that the second memory cell is not programmed, and programming the second memory cell by applying new program voltage increased by the second step voltage until the second memory cell is programmed, wherein the second step voltage is higher than the first step voltage.
- A method of programming in a flash memory device according to still another embodiment of the present invention includes performing a first program operation so that threshold voltage of a first memory cell coupled to a first bit line is increased to a first voltage smaller than an objection voltage; and performing a second program operation so that threshold voltage of a second memory cell coupled to a second bit line is increased to a second level identical to or higher than the objection voltage and the threshold voltage of the first memory cell is increased to a third level identical to or higher than the objection voltage.
- A method of programming in a flash memory device according to still another embodiment of the present invention includes programming a first memory cell by applying a first program voltage to a word line related to the first memory cell coupled to a first bit line; verifying whether or not the first memory cell is programmed by applying a first verifying voltage smaller than an objection voltage to the word line; programming a second memory cell by applying a second program voltage to a word line related to the second memory cell coupled to a second bit line adjacent to the first bit line; and verifying whether or not the second memory cell is programmed by applying a second verifying voltage identical to the objection voltage to the word line.
- A method of programming in a flash memory device according to still another embodiment of the present invention includes programming a first memory cell coupled to an even bit line by applying a first program voltage to a word line; verifying whether or not the first memory cell is programmed through a first verifying voltage, and programming the first memory cell using a program voltage increased in sequence by a step voltage than the first program voltage in case that the first memory cell is not programmed; programming a second memory cell coupled to an odd bit line by applying the first program voltage to the word line; and verifying whether or not the second memory cell is programmed through a second verifying voltage higher than the first verifying voltage, and programming the second memory cell using a program voltage increased in sequence by the step voltage than the first program voltage in case that the second memory cell is not programmed.
- As described above, a method of programming in a flash memory device performs a program operation related to an even bit line using a second verifying voltage smaller than a first verifying voltage so that threshold voltage distribution is smaller than usual threshold voltage distribution, wherein the first verifying voltage relates to a program operation of an odd bit line, and the second verifying voltage relates to the program operation of the even bit line. Then, threshold voltage distribution of a memory cell coupled to the even bit line is shifted into normal threshold voltage distribution due to an interference effect in accordance with a program voltage used when the program operation related to the odd bit line is performed. As a result, the memory cell coupled to the even bit line may have the same threshold voltage distribution as a memory cell coupled to the odd bit line.
-
FIG. 1 is a view illustrating a threshold voltage distribution related to a conventional method of programming in a flash memory device; -
FIG. 2 is a view illustrating a memory cell array in a flash memory device according to a first embodiment and a second embodiment of the present invention; -
FIG. 3 is a view illustrating threshold voltage distribution in a method of programming a flash memory device according to a first embodiment of the present invention; and -
FIG. 4 is a view illustrating threshold voltage distribution in a method of programming a flash memory device according to a second embodiment of the present invention. - Hereinafter, the embodiments of the present invention will be explained in more detail with reference to the accompanying drawings.
-
FIG. 2 is a view illustrating a memory cell array in a flash memory device according to a first embodiment and a second embodiment of the present invention.FIG. 3 is a view illustrating threshold voltage distribution in a method of programming a flash memory device according to a first embodiment of the present invention. - Hereinafter, a method of programming in the flash memory device according to the first embodiment of the present invention will be described in detail with reference to drawings
FIG. 2 andFIG. 3 . It is desirable that the method uses an incremental step pulse programming (ISPP) method. - Firstly, a first memory cell MC1 coupled to an even bit line is programmed. Particularly, a first program voltage is applied to a word line coupled to the first memory cell MC1. A pass voltage is applied to word lines not connected to the first memory cell MC1 so as to prevent program of those memory cells.
- Subsequently, it is verified whether or not the first memory cell MC1 is programmed by applying a verifying voltage Vverify to a corresponding word line in a verifying operation.
- If it is verified that the first memory cell MC1 is programmed, the program operation is ended. However, if it is verified that the first memory cell MC1 is not programmed, a second program voltage higher than the first program voltage is applied to the word line. In one embodiment of the present invention, a difference in the first program voltage and the second program voltage (i.e., first step voltage) is 0.15V to 0.5V, preferably 0.3V.
- Thereafter, if it is verified that the first memory cell MC1 is programmed by the verifying operation, the program operation is ended. However, if it is verified that the first memory cell MC1 is not programmed by the verifying operation, the program operation is performed again by applying a third program voltage higher than the second program voltage by the first step voltage to the word line. The program and the verifying operation are repeatedly performed until the first memory cell MC1 is programmed.
- Once the first memory cell MC1 has been programmed, the first memory cell MC1 has threshold voltage distribution as shown in C of
FIG. 3 . Here, the threshold voltage distribution of the first memory cell MC1 has a narrow width because the first step voltage smaller than a conventional step voltage is used. The conventional step voltage is 0.5 V to 1.0 V. - Subsequently, a second memory cell MC2 coupled to the odd bit line BLo is programmed. A pass voltage is applied to word lines not connected to the second memory cell MC2 so as to prevent program of those memory cells.
- Then, it is verified whether or not the second memory cell MC2 is programmed by performing a verifying operation.
- If it is verified that the second memory cell MC2 is programmed, the program operation is ended. However, if it is verified that the second memory cell MC2 is not programmed, a second program voltage higher than the first program voltage is applied to the word line. Here, the difference of the first program voltage and the second program voltage (i.e., second step voltage) is greater than the first step voltage used in the process of programming the first memory cell MC1 coupled to the even bit line BLe. For example, the second step voltage is 0.15V to 0.5V, preferably 0.4V. The second step voltage is greater than the first step voltage by about 0.1V in the present embodiment. In another embodiment, the difference is 0.07V. In yet another embodiment, the difference is 0.13V, 0.15, or 0.18V. The program and the verifying operation are repeatedly performed until the second memory cell MC2 is programmed.
- The threshold voltage distribution of the programmed first memory cell MC1 is shifted from C into D due to the interference effect (or disturbance effect or program disturb) in accordance with the program voltage used when the second memory cell MC2 is programmed. In other words, the threshold voltage distribution of the first memory cell MC1 is shifted to have substantially the same threshold voltage distribution as the second memory cell MC2. As a result, threshold voltage distributions of the memory cells MC1 and MC2 coupled to the bit lines BLe and BLo are improved.
-
FIG. 4 is a view illustrating threshold voltage distribution in a method of programming a flash memory device according to a second embodiment of the present invention. - Hereinafter, the method of programming a flash memory device according to the second embodiment of the present invention will be described in detail with reference to
FIG. 2 andFIG. 4 . It is desirable that the method uses the ISPP method. - Firstly, a first memory cell MC1 coupled to the even bit line BLe is programmed. Particularly, a first program voltage is applied to a word line coupled to the first memory cell MC1. A pass voltage is applied to word lines not connected to the first memory cell MC1 so as to prevent program of those memory cells.
- Subsequently, it is verified whether or not the first memory cell MC1 is programmed through a verifying operation. Here, the verifying operation is performed by applying a first verifying voltage Vverify1 to the word line connected to the first memory cell MC1 and detecting a voltage of the even bit line BLe.
- That is, the program of the first memory cell MC1 is verified through detection as to whether a precharged even bit line BLe is discharged or maintains its voltage level when the first verifying voltage Vverify1 is applied. Here, it is desirable that the first verifying voltage Vverify1 is smaller than a second verifying voltage Vverify2 used when a second memory cell MC2 coupled to the odd bit line BLo is verified. In the present embodiment, the second verifying voltage Vverify2 has the same voltage as the conventional verifying voltage Vverify.
- If it is verified that the first memory cell MC1 is programmed, the program operation is ended. However, if it is verified that the first memory cell MC1 is not programmed, a second program voltage higher than the first program voltage is applied to the word line of the first memory cell MC1. Here, the step voltage is 0.3V. The program operation and the verifying operation are repeatedly performed until the first memory cell MC1 is programmed. The first verify voltage Vverify1 is used for the verification step during this stage.
- Once the first memory cell MC1 has been programmed, the first memory cell MC1 has a threshold voltage distribution as shown in E of
FIG. 4 . - Subsequently, the second memory cell MC2 coupled to the odd bit line BLo is programmed. Here, a pass voltage is applied to word lines not connected to the second memory cell MC2 so as to prevent program of those memory cells.
- Then, it is verified whether or not the second memory cell MC2 is programmed. Here, it is desirable that the second verifying voltage Vverify2 is higher than the first verifying voltage Vverify1. In the present embodiment, the second verifying voltage Vverify2 is higher than the first verifying voltage Vverify1.
- If it is verified that the second memory cell MC2 is programmed, the program operation is ended. However, if it is verified that the second memory cell MC2 is not programmed, a second program voltage higher than the first program voltage is applied to the word line of the second memory cell MC2. The program and the verifying operation are repeatedly performed until the second memory cell MC2 is programmed.
- The threshold voltage distribution of the programmed memory cell MC2 is located in a more right direction compared to the threshold voltage distribution of the programmed memory cell MC1 by performing the program operation using the second verifying voltage Vverify2 higher than the first verifying voltage Vverify1 used when the first memory cell MC1 is programmed.
- The threshold voltage distribution of the first memory cell MC1 is shifted from E into F due to the interference effect in accordance with the program voltage used when the second memory cell MC2 is programmed. As a result, the first memory cell MC1 has substantially the same threshold voltage distribution as the second memory cell MC2. Accordingly, the threshold voltage distributions of the memory cells MC1 and MC2 coupled to the bit lines BLe and BLo are improved.
- In the embodiments above, the memory cells are described as being grouped together in a unit of even and odd bit lines (or even and odd cell strings). As will be understood by those skilled in the art, the present invention is not limited to a memory cell array having such a configuration. As used herein, the even and odd bit lines (or cell strings) refer to bit lines (or cell strings) that are adjacent to each other. For example, the memory cells may be grouped together in a unit of three or more bit lines.
- Any reference in this specification to “one embodiment,” “an embodiment,” “example embodiment,” etc., means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment of the invention. The appearances of such phrases in various places in the specification are not necessarily all referring to the same embodiment. Further, when a particular feature, structure, or characteristic is described in connection with any embodiment, it is submitted that it is within the purview of one skilled in the art to affect such feature, structure, or characteristic in connection with other ones of the embodiments.
- Although embodiments have been described with reference to a number of illustrative embodiments thereof, it should be understood that numerous other modifications and embodiments can be devised by those skilled in the art that will fall within the spirit and scope of the principles of this disclosure. More particularly, various variations and modifications are possible in the component parts and/or arrangements of the subject combination arrangement within the scope of the disclosure, the drawings and the appended claims. In addition to variations and modifications in the component parts and/or arrangements, alternative uses will also be apparent to those skilled in the art.
Claims (14)
1. A method of programming a flash memory device, the method comprising:
programming a first memory cell by applying a program voltage;
verifying whether the first memory cell is programmed by applying a first verifying voltage;
programming a second memory cell by applying the program voltage; and
verifying whether the second memory cell is programmed by applying a second verifying voltage.
2. The method of claim 1 , wherein the second verifying voltage is greater than the first verifying voltage.
3. The method of claim 1 , wherein the first memory cell and second memory cells are coupled to a word line.
4. The method of claim 1 , wherein a bit line of the first memory cell is adjacent to a bit line of the second memory cell.
5. A method of programming a flash memory device, the method comprising:
programming a first memory cell by applying a first program voltage;
verifying whether the first memory cell is programmed by applying a first verifying voltage;
programming a second memory cell by applying a second program voltage; and
verifying whether or not the second memory cell is programmed by applying a second verifying voltage,
wherein the second verifying voltage is greater than the first verifying voltage.
6. The method of claim 5 , wherein a level of the first program voltage is the same as a level of the second program voltage.
7. The method of claim 5 , wherein a level of the first program voltage is different than a level of the second program voltage.
8. The method of claim 5 , wherein the first memory cell and second memory cells are coupled to a word line.
9. The method of claim 5 , wherein a bit line of the first memory cell is adjacent to a bit line of the second memory cell.
10. A method of programming a flash memory device, the method comprising:
programming a first memory cell by applying a first program voltage;
verifying whether the first memory cell is programmed by applying a first verifying voltage;
programming a second memory cell by applying a second program voltage; and
verifying whether the first memory cell is programmed by applying a second verifying voltage,
wherein the first memory cell and second memory cell are coupled to a word line.
11. The method of claim 10 , wherein the second verifying voltage is greater than the first verifying voltage.
12. The method of claim 10 , wherein a level of the first program voltage is the same as a level of the second program voltage.
13. The method of claim 10 , wherein a level of the first program voltage is different than a level of the second program voltage.
14. The method of claim 10 , wherein a bit line of the first memory cell is adjacent to a bit line of the second memory cell.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/506,156 US20090279364A1 (en) | 2007-08-06 | 2009-07-20 | Method of programming in a flash memory device |
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| KR2007-78556 | 2007-08-06 | ||
| KR1020070078556A KR100908560B1 (en) | 2007-08-06 | 2007-08-06 | Program method of flash memory device |
| US11/962,049 US7564719B2 (en) | 2007-08-06 | 2007-12-20 | Method of programming in a flash memory device |
| US12/506,156 US20090279364A1 (en) | 2007-08-06 | 2009-07-20 | Method of programming in a flash memory device |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/962,049 Continuation US7564719B2 (en) | 2007-08-06 | 2007-12-20 | Method of programming in a flash memory device |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20090279364A1 true US20090279364A1 (en) | 2009-11-12 |
Family
ID=40346361
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/962,049 Active US7564719B2 (en) | 2007-08-06 | 2007-12-20 | Method of programming in a flash memory device |
| US12/506,156 Abandoned US20090279364A1 (en) | 2007-08-06 | 2009-07-20 | Method of programming in a flash memory device |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/962,049 Active US7564719B2 (en) | 2007-08-06 | 2007-12-20 | Method of programming in a flash memory device |
Country Status (4)
| Country | Link |
|---|---|
| US (2) | US7564719B2 (en) |
| JP (1) | JP2009043391A (en) |
| KR (1) | KR100908560B1 (en) |
| CN (1) | CN101364442B (en) |
Families Citing this family (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR101069004B1 (en) * | 2008-08-01 | 2011-09-29 | 주식회사 하이닉스반도체 | Program method of flash memory device |
| KR101044490B1 (en) * | 2009-06-30 | 2011-06-27 | 주식회사 하이닉스반도체 | Program Operation Method of Nonvolatile Memory Device |
| US7995394B2 (en) * | 2009-07-30 | 2011-08-09 | Sandisk Technologies Inc. | Program voltage compensation with word line bias change to suppress charge trapping in memory |
| KR101617810B1 (en) * | 2009-08-24 | 2016-05-03 | 삼성전자주식회사 | Nonvolatile memory device, method of programming the same and memory system including the same |
| KR101200128B1 (en) | 2010-12-24 | 2012-11-12 | 에스케이하이닉스 주식회사 | Non volatile memory device and program method thereof |
| US9627072B2 (en) * | 2014-11-25 | 2017-04-18 | Macronix International Co., Ltd. | Variant operation sequences for multibit memory |
| US9437319B1 (en) * | 2015-06-25 | 2016-09-06 | Macronix International Co., Ltd. | Method for programming non-volatile memory with reduced bit line interference and associated device |
| JP6457364B2 (en) * | 2015-09-11 | 2019-01-23 | 東芝メモリ株式会社 | Memory system |
| CN110556144B (en) * | 2018-05-31 | 2021-04-06 | 旺宏电子股份有限公司 | Programming method of memory device |
| US12300323B2 (en) * | 2022-09-30 | 2025-05-13 | Yangtze Memory Technologies Co., Ltd. | Method of improving program operation speed in 3D NAND systems |
Citations (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6522580B2 (en) * | 2001-06-27 | 2003-02-18 | Sandisk Corporation | Operating techniques for reducing effects of coupling between storage elements of a non-volatile memory operated in multiple data states |
| US6925004B2 (en) * | 2002-11-29 | 2005-08-02 | Kabushiki Kaisha Toshiba | Semiconductor memory device for storing multivalued data |
| US20070025155A1 (en) * | 2005-07-26 | 2007-02-01 | Sang-Won Hwang | Method and apparatus for controlling slope of word line voltage in nonvolatile memory device |
| US7257032B2 (en) * | 2004-11-12 | 2007-08-14 | Kabushiki Kaisha Toshiba | Method of writing data to a semiconductor memory device |
| US7272039B2 (en) * | 2004-06-30 | 2007-09-18 | Micron Technology, Inc. | Minimizing adjacent wordline disturb in a memory device |
| US20070279989A1 (en) * | 2006-06-06 | 2007-12-06 | Micron Technology, Inc. | Programming a non-volatile memory device |
| US7324383B2 (en) * | 2005-06-15 | 2008-01-29 | Micron Technology, Inc. | Selective slow programming convergence in a flash memory device |
| US7352624B2 (en) * | 2004-06-30 | 2008-04-01 | Micron Technology, Inc. | Reduction of adjacent floating gate data pattern sensitivity |
| US7433240B2 (en) * | 2005-08-09 | 2008-10-07 | Hynix Semiconductor Inc. | Page buffer circuit of flash memory device with dual page program function and program operation method thereof |
| US20090003078A1 (en) * | 2007-06-26 | 2009-01-01 | Micron Technology, Inc. | Program-verify method |
| US7489558B2 (en) * | 2006-02-01 | 2009-02-10 | Samsung Electronics Co., Ltd. | Program method of flash memory capable of compensating read margin reduced due to charge loss |
| US7583540B2 (en) * | 2006-09-22 | 2009-09-01 | Samsung Electronics Co., Ltd. | Flash memory device and method of programming the same |
| US7590007B2 (en) * | 2007-01-11 | 2009-09-15 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device |
| US7701762B2 (en) * | 2005-08-30 | 2010-04-20 | Micron Technology, Inc. | NAND memory device and programming methods |
| US7773427B2 (en) * | 2007-06-19 | 2010-08-10 | Samsung Electronics Co., Ltd. | Non-volatile memory device and method of operating |
| US7796438B2 (en) * | 2007-07-25 | 2010-09-14 | Hynix Semiconductor Inc. | Flash memory device and method of programming the same |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN100409367C (en) * | 2002-01-30 | 2008-08-06 | 旺宏电子股份有限公司 | Writing and clearing method for multi-value flash memory |
| JP4005000B2 (en) * | 2003-07-04 | 2007-11-07 | 株式会社東芝 | Semiconductor memory device and data writing method. |
| JP2005235287A (en) * | 2004-02-19 | 2005-09-02 | Nec Electronics Corp | Programming method and device for nonvolatile semiconductor memory, and nonvolatile semiconductor memory |
| EP1785998A1 (en) * | 2004-08-30 | 2007-05-16 | Spansion LLC | Semiconductor device, semiconductor device testing method, and data writing method |
-
2007
- 2007-08-06 KR KR1020070078556A patent/KR100908560B1/en active Active
- 2007-12-20 US US11/962,049 patent/US7564719B2/en active Active
-
2008
- 2008-01-30 CN CN2008100002961A patent/CN101364442B/en active Active
- 2008-02-20 JP JP2008038289A patent/JP2009043391A/en not_active Ceased
-
2009
- 2009-07-20 US US12/506,156 patent/US20090279364A1/en not_active Abandoned
Patent Citations (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6522580B2 (en) * | 2001-06-27 | 2003-02-18 | Sandisk Corporation | Operating techniques for reducing effects of coupling between storage elements of a non-volatile memory operated in multiple data states |
| US6925004B2 (en) * | 2002-11-29 | 2005-08-02 | Kabushiki Kaisha Toshiba | Semiconductor memory device for storing multivalued data |
| US7352624B2 (en) * | 2004-06-30 | 2008-04-01 | Micron Technology, Inc. | Reduction of adjacent floating gate data pattern sensitivity |
| US7272039B2 (en) * | 2004-06-30 | 2007-09-18 | Micron Technology, Inc. | Minimizing adjacent wordline disturb in a memory device |
| US7257032B2 (en) * | 2004-11-12 | 2007-08-14 | Kabushiki Kaisha Toshiba | Method of writing data to a semiconductor memory device |
| US7324383B2 (en) * | 2005-06-15 | 2008-01-29 | Micron Technology, Inc. | Selective slow programming convergence in a flash memory device |
| US20070025155A1 (en) * | 2005-07-26 | 2007-02-01 | Sang-Won Hwang | Method and apparatus for controlling slope of word line voltage in nonvolatile memory device |
| US7433240B2 (en) * | 2005-08-09 | 2008-10-07 | Hynix Semiconductor Inc. | Page buffer circuit of flash memory device with dual page program function and program operation method thereof |
| US7701762B2 (en) * | 2005-08-30 | 2010-04-20 | Micron Technology, Inc. | NAND memory device and programming methods |
| US7489558B2 (en) * | 2006-02-01 | 2009-02-10 | Samsung Electronics Co., Ltd. | Program method of flash memory capable of compensating read margin reduced due to charge loss |
| US20070279989A1 (en) * | 2006-06-06 | 2007-12-06 | Micron Technology, Inc. | Programming a non-volatile memory device |
| US7583540B2 (en) * | 2006-09-22 | 2009-09-01 | Samsung Electronics Co., Ltd. | Flash memory device and method of programming the same |
| US7590007B2 (en) * | 2007-01-11 | 2009-09-15 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device |
| US7773427B2 (en) * | 2007-06-19 | 2010-08-10 | Samsung Electronics Co., Ltd. | Non-volatile memory device and method of operating |
| US20090003078A1 (en) * | 2007-06-26 | 2009-01-01 | Micron Technology, Inc. | Program-verify method |
| US7796438B2 (en) * | 2007-07-25 | 2010-09-14 | Hynix Semiconductor Inc. | Flash memory device and method of programming the same |
Also Published As
| Publication number | Publication date |
|---|---|
| KR100908560B1 (en) | 2009-07-21 |
| US20090040831A1 (en) | 2009-02-12 |
| CN101364442B (en) | 2011-08-10 |
| US7564719B2 (en) | 2009-07-21 |
| KR20090014527A (en) | 2009-02-11 |
| JP2009043391A (en) | 2009-02-26 |
| CN101364442A (en) | 2009-02-11 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7564719B2 (en) | Method of programming in a flash memory device | |
| US7558115B2 (en) | Program method of flash memory device | |
| KR100771883B1 (en) | Multi-level nonvolatile memory device and program method | |
| EP2529375B1 (en) | Multibit programming method in a non-volatile memory allowing a number of data state-fails and data recovery method in case of programming fail | |
| USRE46665E1 (en) | Programming method for non-volatile memory device | |
| TWI424439B (en) | Sensing for memory read and program verify operations in a non-volatile memory device | |
| US8174894B2 (en) | Program method of flash memory device | |
| US20080219055A1 (en) | Multiple level programming in a non-volatile memory device | |
| US7729172B2 (en) | Method of programming a NAND flash memory device | |
| US20090213661A1 (en) | Non-volatile memory device adapted to reduce coupling effect between storage elements and related methods | |
| US7450432B2 (en) | Method of programming data in a flash memory device | |
| JP2013143155A (en) | Nonvolatile semiconductor memory device and write-in method thereof | |
| US8456907B2 (en) | Semiconductor memory device and method of operating the same | |
| US8780626B2 (en) | Sense operation in a memory device | |
| US7295471B2 (en) | Memory device having a virtual ground array and methods using program algorithm to improve read margin loss | |
| KR20070057716A (en) | Program method of flash memory device having multi-level cells | |
| US20120269003A1 (en) | Data decision method and memory | |
| US9343168B2 (en) | Multiple step programming in a memory device | |
| JP5784788B2 (en) | Nonvolatile semiconductor memory device and writing method thereof | |
| KR101227368B1 (en) | Method for data programming of a NAND flash memory device and method for data reading of the same | |
| KR20100076321A (en) | Method for programming a flash memory device | |
| KR20120120752A (en) | Operating method for non-volatile memory | |
| KR20100089507A (en) | Method for programming a flash memory device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |