[go: up one dir, main page]

US20090155987A1 - Method of fabricating gallium nitride substrate - Google Patents

Method of fabricating gallium nitride substrate Download PDF

Info

Publication number
US20090155987A1
US20090155987A1 US12/334,583 US33458308A US2009155987A1 US 20090155987 A1 US20090155987 A1 US 20090155987A1 US 33458308 A US33458308 A US 33458308A US 2009155987 A1 US2009155987 A1 US 2009155987A1
Authority
US
United States
Prior art keywords
nitride
gan
temperature
layer
embedding layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US12/334,583
Other versions
US8334192B2 (en
Inventor
Jeong Sik Lee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Corning Precision Materials Co Ltd
Original Assignee
Samsung Corning Precision Glass Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Corning Precision Glass Co Ltd filed Critical Samsung Corning Precision Glass Co Ltd
Assigned to SAMSUNG CORNING PRECISION GLASS CO., LTD. reassignment SAMSUNG CORNING PRECISION GLASS CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LEE, JEONG SIK
Publication of US20090155987A1 publication Critical patent/US20090155987A1/en
Assigned to SAMSUNG CORNING PRECISION MATERIALS CO., LTD. reassignment SAMSUNG CORNING PRECISION MATERIALS CO., LTD. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: SAMSUNG CORNING PRECISION GLASS CO., LTD.
Application granted granted Critical
Publication of US8334192B2 publication Critical patent/US8334192B2/en
Assigned to CORNING PRECISION MATERIALS CO., LTD. reassignment CORNING PRECISION MATERIALS CO., LTD. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: SAMSUNG CORNING PRECISION MATERIALS CO., LTD.
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02518Deposited layers
    • H01L21/02521Materials
    • H01L21/02538Group 13/15 materials
    • H01L21/0254Nitrides
    • CCHEMISTRY; METALLURGY
    • C30CRYSTAL GROWTH
    • C30BSINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
    • C30B25/00Single-crystal growth by chemical reaction of reactive gases, e.g. chemical vapour-deposition growth
    • C30B25/02Epitaxial-layer growth
    • C30B25/18Epitaxial-layer growth characterised by the substrate
    • CCHEMISTRY; METALLURGY
    • C30CRYSTAL GROWTH
    • C30BSINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
    • C30B29/00Single crystals or homogeneous polycrystalline material with defined structure characterised by the material or by their shape
    • C30B29/10Inorganic compounds or compositions
    • C30B29/40AIIIBV compounds wherein A is B, Al, Ga, In or Tl and B is N, P, As, Sb or Bi
    • C30B29/403AIII-nitrides
    • C30B29/406Gallium nitride
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02367Substrates
    • H01L21/0237Materials
    • H01L21/0242Crystalline insulating materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02436Intermediate layers between substrates and deposited layers
    • H01L21/02439Materials
    • H01L21/02455Group 13/15 materials
    • H01L21/02458Nitrides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02612Formation types
    • H01L21/02617Deposition types
    • H01L21/0262Reduction or decomposition of gaseous compounds, e.g. CVD
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02656Special treatments

Definitions

  • the present invention relates, in general, to a method of fabricating a gallium nitride (GaN) substrate by which a GaN thick film is obtained without bending and cracks which may occur in the growing process.
  • GaN gallium nitride
  • GaN has band gap energy of 3.39 eV and is a direct transition type semiconductor material, which is useful for fabricating a short-wavelength light-emitting device or the like. Since GaN single crystal has high nitrogen vapor pressure at a fusion point, it needs a processing condition of high temperature above 1500° C. and a nitrogen atmosphere of 20,000 atm to carry out liquid crystal growth. Thus, it is difficult to accomplish mass production thereof.
  • GaN film has been obtained on a hetero-substrate by using a vapor phase growing method, such as metal organic chemical vapor deposition (MOCVD), hydride vapor phase epitaxy (HVPE), or the like.
  • MOCVD metal organic chemical vapor deposition
  • HVPE hydride vapor phase epitaxy
  • MOCVD it can provide a high quality film but a growth rate thereof is too low, so that it is difficult to obtain a GaN substrate with a thickness of tens or hundreds micrometers.
  • an HVPE growing method is mainly used to fabricate a GaN thick film.
  • a sapphire substrate As a hetero-substrate for fabricating a GaN film, a sapphire substrate is most widely used. This is because sapphire has the same hexagonal system as GaN, is cheap, and is stable at high temperature. However, strain is caused to a boundary due to differences of the lattice constant (about 13%) and thermal expansion coefficient (about 35%) between sapphire and GaN, generating defects and cracks in a crystal. This makes it difficult to grow a high quality GaN film and shortens the lifetime of a device fabricated on the GaN film.
  • GaAs substrate In order to prevent such bending, there has been proposed a method in which a GaAs substrate is used. GaAs has a thermal expansion coefficient less different from that of GaN than sapphire. However, GaAs is expensive and is weak with heat.
  • the present invention has been made keeping in mind the above problems with the related art.
  • the present invention is intended to propose a method of fabricating a gallium nitride (GaN) substrate which is suitable to fabricate a large-area GaN substrate, and to mitigate stress occurring between a base substrate and a GaN thick film to reduce the occurrence of bending and cracks.
  • GaN gallium nitride
  • the present invention is also intended to propose a method of fabricating a gallium nitride (GaN) substrate which does not need a mask patterning process or the like, thereby simplifying the fabricating process and reducing the manufacturing cost and time.
  • GaN gallium nitride
  • the present invention proposes a method of fabricating a gallium nitride (GaN) substrate by which a GaN thick film is obtained without bending and cracks which may occur in the growing process.
  • the present invention is characterized in that a nitride embedding layer having a plurality of voids is disposed between a GaN layer and a base substrate.
  • the present invention provides a method of fabricating a gallium nitride (GaN) substrate comprising a first step of preparing a base substrate, a second step of growing a nitride embedding layer on the base substrate at a first temperature, the nitride embedding layer having a plurality of indium-rich parts, a third step of growing a GaN layer on the nitride embedding layer, and a void forming step of applying a second temperature higher than the first temperature to the nitride embedding layer so that the indium-rich part is metallized to form a plurality of voids in the nitride embedding layer, wherein the first step, the second step and the third step are carried out in the order named, and the void forming step is carried out after the second step.
  • GaN gallium nitride
  • a method of fabricating a gallium nitride (GaN) substrate including: preparing a base substrate; growing, on the base substrate, a nitride embedding layer having a plurality of indium-rich parts at a first temperature; and growing a GaN layer on the nitride embedding layer at a second temperature higher than the first temperature so as to metallize the indium-rich part to form a plurality of voids in the nitride embedding layer.
  • GaN gallium nitride
  • a method of fabricating a gallium nitride (GaN) substrate including: preparing a base substrate; growing, on the base substrate, a nitride embedding layer having a plurality of indium-rich parts at a first temperature; metallizing the indium-rich part at a second temperature higher than the first temperature to form a plurality of voids in the nitride embedding layer; and growing a GaN layer on the nitride embedding layer.
  • GaN gallium nitride
  • a method of fabricating a gallium nitride (GaN) substrate including: preparing a base substrate; alternately and repetitively growing, on the base substrate, a nitride embedding layer and a GaN embedding layer at a first temperature to form the nitride embedding layers having a plurality of indium-rich parts; and growing a GaN layer on the nitride embedding layers at a second temperature higher than the first temperature to metallize the indium-rich parts to form a plurality of voids in the nitride embedding layers.
  • GaN gallium nitride
  • the nitride embedding layers are multi-layered in such a manner that at least one GaN embedding layer is interposed between the nitride embedding layers and the at least one GaN embedding layer is grown at the first temperature.
  • growing all the nitride embedding layers can precede applying the second temperature to all the nitride embedding layers at the same time so that all the nitride embedding layers undergo the void forming step at the same time.
  • At least one of the plurality of indium-rich parts formed in at least one of the nitride embedding layers can combine with at least one of the plurality of indium-rich parts formed in another of the nitride embedding layers to form at least one larger void.
  • the GaN embedding layer can be grown at the second temperature so that each of the nitride embedding layers independently undergoes the void forming step.
  • the embedding layer which can provide the plurality of voids is disposed between the GaN layer and the base substrate to mitigate stress caused between the GaN layer and the base substrate.
  • nitride-based material similar to a GaN thick film is used as the embedding layer, a growing process of the nitride embedding layer can be carried out in a growing reactor in an in-situ manner to simplify the fabricating process, thereby advantageously reducing the fabricating cost and time.
  • FIGS. 1 and 2 are schematic views illustrating the bending of a GaN layer occurring in a growing process and a cooling process, respectively;
  • FIGS. 3A to 3C are process views illustrating a method of fabricating a GaN substrate according to a first embodiment of the present invention
  • FIGS. 4A to 4C are process views illustrating a method of fabricating a GaN substrate according to a second embodiment of the present invention.
  • FIGS. 5A and 5B are process views illustrating a method of fabricating a GaN substrate according to a third embodiment of the present invention.
  • FIGS. 3A to 3C are process views illustrating a method of fabricating a GaN substrate according to a first embodiment of the present invention.
  • a base substrate 10 for GaN growth is prepared first.
  • the base substrate 10 is arranged in a growing reactor.
  • the base substrate 10 can be made of a material having similar crystal structure and lattice constant to those of GaN.
  • the crystal structure of the GaN layer to be grown on the base substrate can be controlled to be polar or nonpolar.
  • the crystal structure of the GaN layer can be classified into a polar structure and a nonpolar structure.
  • the polar structure includes only one kind of element, i.e. either Ga or N, on each plane along a c-axis.
  • the nonpolar structure includes Ga and N elements of the same number on a plane and is in an electrically-neutral state as a whole. It is known that the nonpolar structure is advantageous in view of an operational characteristic of a light-emitting device or the like.
  • a base substrate which can be used to grow the GaN layer to have the polar structure there are c-plane sapphire, SrTiO 3 , ScAlMgO 4 , LiNbO 3 and the like. Meanwhile, in order to grow the GaN layer to have the nonpolar structure, a-plane or m-plane sapphire, LiAlO 2 , LiGaO 2 , etc. can be used as a base substrate.
  • a nitride embedding layer 20 is grown on the base substrate 10 .
  • the nitride embedding layer 20 may have a composition of Al x Ga 1 ⁇ y In y N (0 ⁇ x ⁇ 1 ⁇ y, 0 ⁇ y ⁇ 1).
  • the nitride embedding layer 20 may be comprised of a nitride-based semiconductor material containing indium.
  • the nitride embedding layer 20 is the nitride-based semiconductor material like a gallium nitride (GaN) thick film 30 which is grown in the following process, two layers can be formed in the same reactor in an in-situ manner, which enables the process time and the fabricating cost to be reduced.
  • GaN gallium nitride
  • a first temperature at which the nitride embedding layer 20 is grown should be lower than a second temperature at which the GaN layer is grown in the following process.
  • the first temperature is lower than the second temperature by 100° C. or more.
  • the first temperature has a range between 500° C. and 950° C., and preferably, is about 850° C.
  • the first temperature should be lower than a critical metallization temperature, below which metallization of indium can not occur, and the second temperature should be equal to or higher than the critical metallization temperature, above which metallization of indium can occur.
  • the nitride embedding layer 20 When the nitride embedding layer 20 is grown on the base substrate 10 under the first temperature, as illustrated in FIG. 3B , a plurality of indium-rich parts 40 which are rich in indium is formed in the nitride embedding layer 20 .
  • the indium-rich parts 40 are not uniformly distributed in the nitride embedding layer 20 , and have diverse sizes.
  • the GaN layer 30 is grown on the nitride embedding layer 20 .
  • the second temperature at which the GaN layer 30 is grown is about 1000° C., which is higher than the first temperature by 100° C. or more.
  • indium contained in the indium-rich parts 40 is metallized by high temperature, thereby forming a plurality of voids.
  • the indium-rich parts 40 are formed in the nitride embedding layer 20 .
  • the temperature is elevated by 100° C. or more, metallization occurs so that indium elements are combined together to form indium metal, thereby forming voids 50 .
  • Plural voids 50 formed in the nitride embedding layer 20 it is possible to mitigate stress applied between the GaN layer 30 and the base substrate 10 to reduce bending, and consequently provide high quality GaN substrate without cracks.
  • the growing process of the nitride embedding layer 20 and the GaN layer 30 can be carried out by hydride vapor phase epitaxy (HVPE), metal organic chemical vapor deposition (MOCVD), or molecular beam epitaxy (MBE).
  • HVPE hydride vapor phase epitaxy
  • MOCVD metal organic chemical vapor deposition
  • MBE molecular beam epitaxy
  • FIGS. 4A to 4C are process views illustrating a method of fabricating a GaN substrate according to a second embodiment of the present invention.
  • a nitride embedding layer 20 is grown on a base substrate 10 which is arranged in a growing reactor for HVPE, MOCVD or MBE process.
  • the nitride embedding layer 20 can have a composition of Al x Ga 1 ⁇ y In y N (0 ⁇ x ⁇ 1 ⁇ y, 0 ⁇ y ⁇ 1), and can be made of a nitride-based semiconductor material like a gallium nitride thick film which is grown in the following process. Accordingly, the growing process can be carried out in the same growing reactor in an in-situ manner.
  • the first temperature has a range between 500° C. and 950° C., and preferably, is about 850° C.
  • the temperature is elevated to a second temperature that is higher than the first temperature by 100° C. or more.
  • Indium elements in the indium-rich parts 40 are metallized by high temperature to evaporate, thereby forming the voids 50 .
  • the GaN layer 30 is grown on the nitride embedding layer 20 .
  • plural voids 50 are also formed in the nitride embedding layer 20 , which mitigates stress applied between the GaN layer 30 and the base substrate 10 to reduce bending, and consequently provides high quality GaN substrate without cracks.
  • FIGS. 5A and 5B are process views illustrating a method of fabricating a GaN substrate according to a third embodiment of the present invention.
  • a first nitride embedding layer 60 a is grown to a certain thickness on a base substrate 10 , which is arranged in a growing reactor, at a first temperature. Thereby, a plurality of indium-rich parts 80 a is formed in the first nitride embedding layer 60 a.
  • a first GaN embedding layer 70 a is grown to a certain thickness on the first nitride embedding layer 60 a at the first temperature. Then, a second nitride embedding layer 60 b is formed on the first GaN embedding layer. Next, a second GaN embedding layer 70 b is formed on the second nitride embedding layer 60 b.
  • the nitride embedding layers 60 a , 60 b , and 60 c and the GaN embedding layers 70 a and 70 b are alternately and repetitively formed to thereby form a multi-layer structure including the nitride embedding layers 60 a , 60 b , and 60 c.
  • the indium-rich parts 80 a , 80 b , and 80 c still remain in the nitride embedding layers 60 a , 60 b , and 60 c.
  • the GaN layer 30 is grown on the multi-layer structure at a second temperature.
  • the indium elements in the indium-rich parts 80 a , 80 b , and 80 c formed in the nitride embedding layer 60 a , 60 b , and 60 c are metallized by high temperature, thereby forming the plurality of voids.
  • indium elements in the indium-rich parts 80 a , 80 b , and 80 c formed in different nitride embedding layers are more easily combined together across the GaN embedding layers to thereby form much larger voids.
  • the size of the voids can be regulated according to the number of the nitride embedding layers, so that the degree of bending of the GaN layer can be regulated.
  • the multi-layer structure may be formed in the following manner. After the first nitride embedding layer 60 a is grown at the first temperature, the first GaN embedding layer 70 a is grown to a certain thickness on the first nitride embedding layer 60 a at the second temperature higher than the first temperature. Indium elements in the indium-rich parts 80 a formed in the first nitride embedding layer 60 a are metallized by high temperature, thereby forming the plurality of voids.
  • the second nitride embedding layer is grown at the first temperature, and then the second GaN embedding layer 70 b is formed on the second nitride embedding layer at the second temperature.
  • a plurality of second voids is formed in the second nitride embedding layer 60 b.
  • the nitride embedding layers 60 a , 60 b , and 60 c and the GaN embedding layers 70 a and 70 b are sequentially and repetitively formed, and the plurality of voids are formed in the nitride embedding layers 60 a , 60 b , and 60 c.
  • the first temperatures which are applied to the nitride embedding layers can be the same or be different from one another.
  • the second temperatures which are applied to the GaN embedding layers can be the same or be different from each other.

Landscapes

  • Engineering & Computer Science (AREA)
  • Chemical & Material Sciences (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Materials Engineering (AREA)
  • Metallurgy (AREA)
  • Organic Chemistry (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • General Chemical & Material Sciences (AREA)
  • Inorganic Chemistry (AREA)
  • Crystals, And After-Treatments Of Crystals (AREA)
  • Physical Deposition Of Substances That Are Components Of Semiconductor Devices (AREA)
  • Chemical Vapour Deposition (AREA)

Abstract

A method of fabricating a gallium nitride (GaN) substrate provides a GaN thick film without causing bending and cracks which may occur in a growing process. To this end, a nitride embedding layer having a plurality of voids therein is embedded between a GaN layer and a base substrate. The method includes preparing a base substrate, growing, on the base substrate, the nitride embedding layer having a plurality of indium-rich parts at a first temperature, and growing a GaN layer on the nitride embedding layer at a second temperature higher than the first temperature so as to metallize the indium-rich part to form a plurality of voids in the nitride embedding layer.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application claims the benefit of Korean Patent Application No. 2007-0133385 filed on Dec. 18, 2007, in the Korean Intellectual Property Office, the disclosure of which is incorporated herein by reference.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates, in general, to a method of fabricating a gallium nitride (GaN) substrate by which a GaN thick film is obtained without bending and cracks which may occur in the growing process.
  • 2. Description of the Related Art
  • Generally, GaN has band gap energy of 3.39 eV and is a direct transition type semiconductor material, which is useful for fabricating a short-wavelength light-emitting device or the like. Since GaN single crystal has high nitrogen vapor pressure at a fusion point, it needs a processing condition of high temperature above 1500° C. and a nitrogen atmosphere of 20,000 atm to carry out liquid crystal growth. Thus, it is difficult to accomplish mass production thereof.
  • Until now, GaN film has been obtained on a hetero-substrate by using a vapor phase growing method, such as metal organic chemical vapor deposition (MOCVD), hydride vapor phase epitaxy (HVPE), or the like. In case of MOCVD, it can provide a high quality film but a growth rate thereof is too low, so that it is difficult to obtain a GaN substrate with a thickness of tens or hundreds micrometers. For the above reason, an HVPE growing method is mainly used to fabricate a GaN thick film.
  • As a hetero-substrate for fabricating a GaN film, a sapphire substrate is most widely used. This is because sapphire has the same hexagonal system as GaN, is cheap, and is stable at high temperature. However, strain is caused to a boundary due to differences of the lattice constant (about 13%) and thermal expansion coefficient (about 35%) between sapphire and GaN, generating defects and cracks in a crystal. This makes it difficult to grow a high quality GaN film and shortens the lifetime of a device fabricated on the GaN film.
  • When GaN is grown on a sapphire substrate, as illustrated in FIG. 1, bending occurs in the direction from the sapphire substrate 100 to a GaN layer 210 due to a difference in the thermal expansion coefficient between the sapphire substrate and the GaN layer. Meanwhile, in the cooling process after the growth of the GaN layer, as illustrated in FIG. 2, bending occurs in the counter direction and stress is applied all over the GaN layer. Even after the GaN layer is separated from the sapphire substrate, the durability of a GaN freestanding layer remains weak.
  • In order to prevent such bending, there has been proposed a method in which a GaAs substrate is used. GaAs has a thermal expansion coefficient less different from that of GaN than sapphire. However, GaAs is expensive and is weak with heat.
  • Alternatively, there has been proposed another method for preventing bending, in which a mask is formed (by sputtering, performing P-CVD, mask patterning, etching, etc.) between a base substrate and a GaN layer, or an oxide embedding layer is embedded therebetween. However, in these cases, since separate processes are needed, a fabricating process thereof becomes complicated, and thereby the fabricating cost and time increase.
  • Therefore, in order to fabricate a large-area GaN substrate at a high yield rate, it needs technology of reducing stress which is transferred from the base substrate to the GaN layer.
  • SUMMARY OF THE INVENTION
  • The present invention has been made keeping in mind the above problems with the related art. The present invention is intended to propose a method of fabricating a gallium nitride (GaN) substrate which is suitable to fabricate a large-area GaN substrate, and to mitigate stress occurring between a base substrate and a GaN thick film to reduce the occurrence of bending and cracks.
  • The present invention is also intended to propose a method of fabricating a gallium nitride (GaN) substrate which does not need a mask patterning process or the like, thereby simplifying the fabricating process and reducing the manufacturing cost and time.
  • In order to achieve the above objects, the present invention proposes a method of fabricating a gallium nitride (GaN) substrate by which a GaN thick film is obtained without bending and cracks which may occur in the growing process. To this end, the present invention is characterized in that a nitride embedding layer having a plurality of voids is disposed between a GaN layer and a base substrate.
  • The present invention provides a method of fabricating a gallium nitride (GaN) substrate comprising a first step of preparing a base substrate, a second step of growing a nitride embedding layer on the base substrate at a first temperature, the nitride embedding layer having a plurality of indium-rich parts, a third step of growing a GaN layer on the nitride embedding layer, and a void forming step of applying a second temperature higher than the first temperature to the nitride embedding layer so that the indium-rich part is metallized to form a plurality of voids in the nitride embedding layer, wherein the first step, the second step and the third step are carried out in the order named, and the void forming step is carried out after the second step.
  • In accordance with an embodiment of the present invention, there is provided a method of fabricating a gallium nitride (GaN) substrate including: preparing a base substrate; growing, on the base substrate, a nitride embedding layer having a plurality of indium-rich parts at a first temperature; and growing a GaN layer on the nitride embedding layer at a second temperature higher than the first temperature so as to metallize the indium-rich part to form a plurality of voids in the nitride embedding layer.
  • In accordance with another embodiment of the present invention, there is provided a method of fabricating a gallium nitride (GaN) substrate including: preparing a base substrate; growing, on the base substrate, a nitride embedding layer having a plurality of indium-rich parts at a first temperature; metallizing the indium-rich part at a second temperature higher than the first temperature to form a plurality of voids in the nitride embedding layer; and growing a GaN layer on the nitride embedding layer.
  • In accordance with another embodiment of the present invention, there is provided a method of fabricating a gallium nitride (GaN) substrate including: preparing a base substrate; alternately and repetitively growing, on the base substrate, a nitride embedding layer and a GaN embedding layer at a first temperature to form the nitride embedding layers having a plurality of indium-rich parts; and growing a GaN layer on the nitride embedding layers at a second temperature higher than the first temperature to metallize the indium-rich parts to form a plurality of voids in the nitride embedding layers.
  • In accordance with another embodiment of the present invention, the nitride embedding layers are multi-layered in such a manner that at least one GaN embedding layer is interposed between the nitride embedding layers and the at least one GaN embedding layer is grown at the first temperature. Here, growing all the nitride embedding layers can precede applying the second temperature to all the nitride embedding layers at the same time so that all the nitride embedding layers undergo the void forming step at the same time.
  • At least one of the plurality of indium-rich parts formed in at least one of the nitride embedding layers can combine with at least one of the plurality of indium-rich parts formed in another of the nitride embedding layers to form at least one larger void.
  • The GaN embedding layer can be grown at the second temperature so that each of the nitride embedding layers independently undergoes the void forming step.
  • According to the present invention, the embedding layer which can provide the plurality of voids is disposed between the GaN layer and the base substrate to mitigate stress caused between the GaN layer and the base substrate. Thereby, it is possible to reduce the occurrence of bending, and thus advantageously fabricate the high quality GaN substrate without cracks.
  • Further, since a nitride-based material similar to a GaN thick film is used as the embedding layer, a growing process of the nitride embedding layer can be carried out in a growing reactor in an in-situ manner to simplify the fabricating process, thereby advantageously reducing the fabricating cost and time.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The above and other objects, features and other advantages of the present invention will be more clearly understood from the following detailed description when taken in conjunction with the accompanying drawings, in which:
  • FIGS. 1 and 2 are schematic views illustrating the bending of a GaN layer occurring in a growing process and a cooling process, respectively;
  • FIGS. 3A to 3C are process views illustrating a method of fabricating a GaN substrate according to a first embodiment of the present invention;
  • FIGS. 4A to 4C are process views illustrating a method of fabricating a GaN substrate according to a second embodiment of the present invention; and
  • FIGS. 5A and 5B are process views illustrating a method of fabricating a GaN substrate according to a third embodiment of the present invention.
  • DETAILED DESCRIPTION OF THE INVENTION
  • Description will now be made in greater detail of a method of fabricating a gallium nitride (GaN) substrate according to exemplary embodiments of the invention with reference to the accompanying drawings.
  • FIGS. 3A to 3C are process views illustrating a method of fabricating a GaN substrate according to a first embodiment of the present invention.
  • Referring to FIG. 3A, a base substrate 10 for GaN growth is prepared first.
  • The base substrate 10 is arranged in a growing reactor.
  • The base substrate 10 can be made of a material having similar crystal structure and lattice constant to those of GaN. According to the crystal structure of the base substrate, the crystal structure of the GaN layer to be grown on the base substrate can be controlled to be polar or nonpolar. The crystal structure of the GaN layer can be classified into a polar structure and a nonpolar structure. The polar structure includes only one kind of element, i.e. either Ga or N, on each plane along a c-axis. Meanwhile, the nonpolar structure includes Ga and N elements of the same number on a plane and is in an electrically-neutral state as a whole. It is known that the nonpolar structure is advantageous in view of an operational characteristic of a light-emitting device or the like. As a base substrate which can be used to grow the GaN layer to have the polar structure, there are c-plane sapphire, SrTiO3, ScAlMgO4, LiNbO3 and the like. Meanwhile, in order to grow the GaN layer to have the nonpolar structure, a-plane or m-plane sapphire, LiAlO2, LiGaO2, etc. can be used as a base substrate.
  • Then, as illustrated in FIG. 3B, a nitride embedding layer 20 is grown on the base substrate 10. The nitride embedding layer 20 may have a composition of AlxGa1−yInyN (0≦x≦1−y, 0<y≦1). The nitride embedding layer 20 may be comprised of a nitride-based semiconductor material containing indium.
  • Since the nitride embedding layer 20 is the nitride-based semiconductor material like a gallium nitride (GaN) thick film 30 which is grown in the following process, two layers can be formed in the same reactor in an in-situ manner, which enables the process time and the fabricating cost to be reduced.
  • A first temperature at which the nitride embedding layer 20 is grown should be lower than a second temperature at which the GaN layer is grown in the following process. Preferably, the first temperature is lower than the second temperature by 100° C. or more. The first temperature has a range between 500° C. and 950° C., and preferably, is about 850° C.
  • Preferably, the first temperature should be lower than a critical metallization temperature, below which metallization of indium can not occur, and the second temperature should be equal to or higher than the critical metallization temperature, above which metallization of indium can occur.
  • When the nitride embedding layer 20 is grown on the base substrate 10 under the first temperature, as illustrated in FIG. 3B, a plurality of indium-rich parts 40 which are rich in indium is formed in the nitride embedding layer 20. Here, the indium-rich parts 40 are not uniformly distributed in the nitride embedding layer 20, and have diverse sizes.
  • Further, as illustrated in FIG. 3C, the GaN layer 30 is grown on the nitride embedding layer 20. Here, the second temperature at which the GaN layer 30 is grown is about 1000° C., which is higher than the first temperature by 100° C. or more. At this time, as illustrated in FIG. 3C, indium contained in the indium-rich parts 40 is metallized by high temperature, thereby forming a plurality of voids.
  • That is, when the nitride embedding layer 20 is grown at a lower temperature, the indium-rich parts 40 are formed in the nitride embedding layer 20. When the temperature is elevated by 100° C. or more, metallization occurs so that indium elements are combined together to form indium metal, thereby forming voids 50.
  • By virtue of Plural voids 50 formed in the nitride embedding layer 20, it is possible to mitigate stress applied between the GaN layer 30 and the base substrate 10 to reduce bending, and consequently provide high quality GaN substrate without cracks.
  • The growing process of the nitride embedding layer 20 and the GaN layer 30 can be carried out by hydride vapor phase epitaxy (HVPE), metal organic chemical vapor deposition (MOCVD), or molecular beam epitaxy (MBE).
  • FIGS. 4A to 4C are process views illustrating a method of fabricating a GaN substrate according to a second embodiment of the present invention.
  • First, as illustrated in FIG. 4A, a nitride embedding layer 20 is grown on a base substrate 10 which is arranged in a growing reactor for HVPE, MOCVD or MBE process.
  • The nitride embedding layer 20 can have a composition of AlxGa1−yInyN (0≦x≦1−y, 0<y≦1), and can be made of a nitride-based semiconductor material like a gallium nitride thick film which is grown in the following process. Accordingly, the growing process can be carried out in the same growing reactor in an in-situ manner.
  • When the nitride embedding layer 20 is grown at a first temperature, a plurality of indium-rich parts 40 is formed in the nitride embedding layer 20. The first temperature has a range between 500° C. and 950° C., and preferably, is about 850° C.
  • After the nitride embedding layer 20 is completely grown, as illustrated in FIG. 4B, the temperature is elevated to a second temperature that is higher than the first temperature by 100° C. or more. Indium elements in the indium-rich parts 40 are metallized by high temperature to evaporate, thereby forming the voids 50.
  • Then, as illustrated in FIG. 4C, the GaN layer 30 is grown on the nitride embedding layer 20.
  • Similarly to the first embodiment, plural voids 50 are also formed in the nitride embedding layer 20, which mitigates stress applied between the GaN layer 30 and the base substrate 10 to reduce bending, and consequently provides high quality GaN substrate without cracks.
  • FIGS. 5A and 5B are process views illustrating a method of fabricating a GaN substrate according to a third embodiment of the present invention.
  • First, as illustrated in FIG. 5A, a first nitride embedding layer 60 a is grown to a certain thickness on a base substrate 10, which is arranged in a growing reactor, at a first temperature. Thereby, a plurality of indium-rich parts 80 a is formed in the first nitride embedding layer 60 a.
  • Then, a first GaN embedding layer 70 a is grown to a certain thickness on the first nitride embedding layer 60 a at the first temperature. Then, a second nitride embedding layer 60 b is formed on the first GaN embedding layer. Next, a second GaN embedding layer 70 b is formed on the second nitride embedding layer 60 b.
  • Like this, the nitride embedding layers 60 a, 60 b, and 60 c and the GaN embedding layers 70 a and 70 b are alternately and repetitively formed to thereby form a multi-layer structure including the nitride embedding layers 60 a, 60 b, and 60 c.
  • Here, since the nitride embedding layers 60 a, 60 b, and 60 c and the GaN embedding layers 70 a and 70 b all are grown at the first temperature, the indium- rich parts 80 a, 80 b, and 80 c still remain in the nitride embedding layers 60 a, 60 b, and 60 c.
  • After the multi-layer structure is completely grown, as illustrated in FIG. 5B, the GaN layer 30 is grown on the multi-layer structure at a second temperature.
  • Here, since the second temperature is higher than the first temperature by 100° C. or more, the indium elements in the indium- rich parts 80 a, 80 b, and 80 c formed in the nitride embedding layer 60 a, 60 b, and 60 c are metallized by high temperature, thereby forming the plurality of voids.
  • Here, as temperature rises, indium elements in the indium- rich parts 80 a, 80 b, and 80 c formed in different nitride embedding layers are more easily combined together across the GaN embedding layers to thereby form much larger voids.
  • Thus, the size of the voids can be regulated according to the number of the nitride embedding layers, so that the degree of bending of the GaN layer can be regulated.
  • Alternatively, the multi-layer structure may be formed in the following manner. After the first nitride embedding layer 60 a is grown at the first temperature, the first GaN embedding layer 70 a is grown to a certain thickness on the first nitride embedding layer 60 a at the second temperature higher than the first temperature. Indium elements in the indium-rich parts 80 a formed in the first nitride embedding layer 60 a are metallized by high temperature, thereby forming the plurality of voids.
  • Further, the second nitride embedding layer is grown at the first temperature, and then the second GaN embedding layer 70 b is formed on the second nitride embedding layer at the second temperature. A plurality of second voids is formed in the second nitride embedding layer 60 b.
  • Like this, the nitride embedding layers 60 a, 60 b, and 60 c and the GaN embedding layers 70 a and 70 b are sequentially and repetitively formed, and the plurality of voids are formed in the nitride embedding layers 60 a, 60 b, and 60 c.
  • The first temperatures which are applied to the nitride embedding layers can be the same or be different from one another. Likewise, the second temperatures which are applied to the GaN embedding layers can be the same or be different from each other.
  • Although a preferred embodiment of the present invention has been described for illustrative purposes, those skilled in the art will appreciate that various modifications, additions and substitutions are possible, without departing from the scope and spirit of the invention as disclosed in the accompanying claims.

Claims (15)

1. A method of fabricating a gallium nitride (GaN) substrate comprising:
a first step of preparing a base substrate,
a second step of growing a nitride embedding layer on the base substrate at a first temperature, the nitride embedding layer having a plurality of indium-rich parts,
a third step of growing a GaN layer on the nitride embedding layer, and
a void forming step of applying a second temperature higher than the first temperature to the nitride embedding layer so that the indium-rich part is metallized to form a plurality of voids in the nitride embedding layer,
wherein the first step, the second step and the third step are carried out in the order named, and the void forming step is carried out after the second step.
2. The method according to claim 1,
wherein the void forming step is carried out after the second step and before the third step.
3. The method according to claim 1,
wherein the GaN layer is grown at the second temperature so that the third step and the void forming step are carried out at the same time.
4. The method according to claim 1,
wherein the second step, the third step and the void forming step are carried out in a growing reactor in an in-situ manner.
5. The method according to claim 1,
wherein the nitride embedding layer is comprised of AlxGa1−yInyN (0≦x≦1−y, 0<y≦1).
6. The method according to claim 5,
wherein the nitride embedding layer is comprised of AlGaInN or InGaN.
7. The method according to claim 1,
wherein the first temperature is lower than the second temperature by 100° C. or more.
8. The method according to claim 1,
wherein the first temperature ranges between 500° C. and 950° C.
9. The method according to claim 1,
wherein the plurality of voids is non-uniformly distributed.
10. The method according to claim 1,
wherein the plurality of voids has different sizes.
11. The method according to claim 1,
wherein the nitride embedding layers are multi-layered in such a manner that at least one GaN embedding layer is interposed between the nitride embedding layers.
12. The method according to claim 11,
wherein the at least one GaN embedding layer is grown at the first temperature, and
growing all the nitride embedding layers precedes applying the second temperature to all the nitride embedding layers at the same time so that all the nitride embedding layers undergo the void forming step at the same time.
13. The method according to claim 12,
wherein the GaN layer is grown at the second temperature so that the third step and the void forming step are carried out at the same time.
14. The method according to claim 13,
wherein at least one of the plurality of indium-rich parts formed in at least one of the nitride embedding layers combines with at least one of the plurality of indium-rich parts formed in another of the nitride embedding layers to form at least one larger void.
15. The method according to claim 11,
wherein the GaN embedding layer is grown at the second temperature so that each of the nitride embedding layers independently undergoes the void forming step.
US12/334,583 2007-12-18 2008-12-15 Method of fabricating gallium nitride substrate Active US8334192B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR10-2007-0133385 2007-12-18
KR1020070133385A KR101137911B1 (en) 2007-12-18 2007-12-18 Fabricating method for gallium nitride wafer

Publications (2)

Publication Number Publication Date
US20090155987A1 true US20090155987A1 (en) 2009-06-18
US8334192B2 US8334192B2 (en) 2012-12-18

Family

ID=40671518

Family Applications (1)

Application Number Title Priority Date Filing Date
US12/334,583 Active US8334192B2 (en) 2007-12-18 2008-12-15 Method of fabricating gallium nitride substrate

Country Status (4)

Country Link
US (1) US8334192B2 (en)
JP (1) JP4809887B2 (en)
KR (1) KR101137911B1 (en)
FR (1) FR2925071B1 (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070215983A1 (en) * 2006-03-17 2007-09-20 Samsung Electro-Mechanics Co., Ltd. Nitride semiconductor single crystal substrate, and methods of fabricating the same and a vertical nitride semiconductor light emitting diode using the same
WO2011030001A1 (en) * 2009-09-10 2011-03-17 Optogan Oy A method for reducing internal mechanical stresses in a semiconductor structure and a low mechanical stress semiconductor structure
US20130168733A1 (en) * 2011-04-20 2013-07-04 Panasonic Corporation Semiconductor-stacked substrate, semiconductor chip, and method for producing semiconductor-stacked substrate
US20150194442A1 (en) * 2012-10-12 2015-07-09 Sumitomo Electric Industries, Ltd Group iii nitride composite substrate and method for manufacturing the same, and method for manufacturing group iii nitride semiconductor device
CN105648524A (en) * 2014-11-14 2016-06-08 东莞市中镓半导体科技有限公司 A method of regulating and controlling chip bow through surface modification for a heterogeneous substrate
CN107004704A (en) * 2014-12-15 2017-08-01 德克萨斯仪器股份有限公司 Buffer stack for III A N family devices
US9923063B2 (en) 2013-02-18 2018-03-20 Sumitomo Electric Industries, Ltd. Group III nitride composite substrate and method for manufacturing the same, laminated group III nitride composite substrate, and group III nitride semiconductor device and method for manufacturing the same
US10186451B2 (en) 2013-02-08 2019-01-22 Sumitomo Electric Industries, Ltd. Group III nitride composite substrate and method for manufacturing the same, and method for manufacturing group III nitride semiconductor device

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100416400B1 (en) * 2001-02-14 2004-01-31 우원홍 Composition containing extracts from dried roots of Trichosantes kirilowii maxim for external application and skin-whitening and process for preparation thereof
US9653313B2 (en) 2013-05-01 2017-05-16 Sensor Electronic Technology, Inc. Stress relieving semiconductor layer
US9330906B2 (en) * 2013-05-01 2016-05-03 Sensor Electronic Technology, Inc. Stress relieving semiconductor layer
US10032956B2 (en) 2011-09-06 2018-07-24 Sensor Electronic Technology, Inc. Patterned substrate design for layer growth
US10460952B2 (en) 2013-05-01 2019-10-29 Sensor Electronic Technology, Inc. Stress relieving semiconductor layer
KR102783348B1 (en) 2016-12-16 2025-03-20 삼성전자주식회사 Method of forming nitride semiconductor substrate and method of forming semiconductor device

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020197825A1 (en) * 2001-03-27 2002-12-26 Akira Usui Semiconductor substrate made of group III nitride, and process for manufacture thereof
US20060046325A1 (en) * 2002-07-02 2006-03-02 Nec Corporation Group III nitride semiconductor substrate and its manufacturing method
US20090194848A1 (en) * 2006-04-28 2009-08-06 Sumitomo Electric Industries, Ltd. Method for manufacturing gallium nitride crystal and gallium nitride wafer

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2751963B2 (en) * 1992-06-10 1998-05-18 日亜化学工業株式会社 Method for growing indium gallium nitride semiconductor
JP3174257B2 (en) * 1995-11-10 2001-06-11 松下電子工業株式会社 Method for producing nitride-based compound semiconductor
JP4783483B2 (en) * 1997-11-07 2011-09-28 フィリップス ルミレッズ ライティング カンパニー リミテッド ライアビリティ カンパニー Semiconductor substrate and method for forming semiconductor substrate
JP4653768B2 (en) * 1998-06-26 2011-03-16 シャープ株式会社 Nitride-based compound semiconductor device and manufacturing method thereof
JP2000299496A (en) * 1999-04-14 2000-10-24 Sharp Corp Method of manufacturing gallium nitride based compound semiconductor layer and semiconductor device manufactured thereby
JP4734786B2 (en) * 2001-07-04 2011-07-27 日亜化学工業株式会社 Gallium nitride compound semiconductor substrate and manufacturing method thereof
KR20040078211A (en) * 2003-03-03 2004-09-10 엘지전자 주식회사 Method for manufacturing GaN substrate
KR100513923B1 (en) * 2004-08-13 2005-09-08 재단법인서울대학교산학협력재단 Growth method of nitride semiconductor layer and light emitting device using the growth method
JP2007008742A (en) * 2005-06-29 2007-01-18 Sumitomo Electric Ind Ltd Method for forming group III nitride film and semiconductor device
JP4993435B2 (en) * 2006-03-14 2012-08-08 スタンレー電気株式会社 Manufacturing method of nitride semiconductor light emitting device

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020197825A1 (en) * 2001-03-27 2002-12-26 Akira Usui Semiconductor substrate made of group III nitride, and process for manufacture thereof
US20060046325A1 (en) * 2002-07-02 2006-03-02 Nec Corporation Group III nitride semiconductor substrate and its manufacturing method
US20090194848A1 (en) * 2006-04-28 2009-08-06 Sumitomo Electric Industries, Ltd. Method for manufacturing gallium nitride crystal and gallium nitride wafer

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070215983A1 (en) * 2006-03-17 2007-09-20 Samsung Electro-Mechanics Co., Ltd. Nitride semiconductor single crystal substrate, and methods of fabricating the same and a vertical nitride semiconductor light emitting diode using the same
US20100105159A1 (en) * 2006-03-17 2010-04-29 Samsung Electro-Mechanics Co., Ltd. Nitride semiconductor single crystal substrate, and methods of fabricating the same and a vertical nitride semiconductor light emitting diode using the same
US7859086B2 (en) * 2006-03-17 2010-12-28 Samsung Led Co., Ltd. Nitride semiconductor single crystal substrate, and methods of fabricating the same and a vertical nitride semiconductor light emitting diode using the same
US8334156B2 (en) 2006-03-17 2012-12-18 Samsung Electronics Co., Ltd. Nitride semiconductor single crystal substrate, and methods of fabricating the same and a vertical nitride semiconductor light emitting diode using the same
WO2011030001A1 (en) * 2009-09-10 2011-03-17 Optogan Oy A method for reducing internal mechanical stresses in a semiconductor structure and a low mechanical stress semiconductor structure
US20130168733A1 (en) * 2011-04-20 2013-07-04 Panasonic Corporation Semiconductor-stacked substrate, semiconductor chip, and method for producing semiconductor-stacked substrate
US20150194442A1 (en) * 2012-10-12 2015-07-09 Sumitomo Electric Industries, Ltd Group iii nitride composite substrate and method for manufacturing the same, and method for manufacturing group iii nitride semiconductor device
US9917004B2 (en) * 2012-10-12 2018-03-13 Sumitomo Electric Industries, Ltd. Group III nitride composite substrate and method for manufacturing the same, and method for manufacturing group III nitride semiconductor device
US10600676B2 (en) 2012-10-12 2020-03-24 Sumitomo Electric Industries, Ltd. Group III nitride composite substrate and method for manufacturing the same, and method for manufacturing group III nitride semiconductor device
US11094537B2 (en) * 2012-10-12 2021-08-17 Sumitomo Electric Industries, Ltd. Group III nitride composite substrate and method for manufacturing the same, and method for manufacturing group III nitride semiconductor device
US10186451B2 (en) 2013-02-08 2019-01-22 Sumitomo Electric Industries, Ltd. Group III nitride composite substrate and method for manufacturing the same, and method for manufacturing group III nitride semiconductor device
US9923063B2 (en) 2013-02-18 2018-03-20 Sumitomo Electric Industries, Ltd. Group III nitride composite substrate and method for manufacturing the same, laminated group III nitride composite substrate, and group III nitride semiconductor device and method for manufacturing the same
CN105648524A (en) * 2014-11-14 2016-06-08 东莞市中镓半导体科技有限公司 A method of regulating and controlling chip bow through surface modification for a heterogeneous substrate
CN107004704A (en) * 2014-12-15 2017-08-01 德克萨斯仪器股份有限公司 Buffer stack for III A N family devices

Also Published As

Publication number Publication date
KR101137911B1 (en) 2012-05-03
JP4809887B2 (en) 2011-11-09
JP2009152610A (en) 2009-07-09
US8334192B2 (en) 2012-12-18
FR2925071B1 (en) 2019-12-27
KR20090065861A (en) 2009-06-23
FR2925071A1 (en) 2009-06-19

Similar Documents

Publication Publication Date Title
US8334192B2 (en) Method of fabricating gallium nitride substrate
CN101180420B (en) GaN single crystal growth method, GaN substrate preparation method, GaN-based element preparation method, and GaN-based element
EP2615628B1 (en) Method of growing nitride semiconductor layer
US20010037760A1 (en) Epitaxial film produced by sequential hydride vapor phase epitaxy
KR100674829B1 (en) Nitride-based semiconductor device and its manufacturing method
US20080099781A1 (en) Method of manufacturing III group nitride semiconductor thin film and method of manufacturing III group nitride semiconductor device using the same
US20100055883A1 (en) Group iii-nitride semiconductor thin film, method for fabricating the same, and group iii-nitride semiconductor light emitting device
KR20000025914A (en) Gan compound semiconductor and growing method thereof
JP2000036620A (en) Multilayer indium-containing nitride buffer layer for nitride epitaxy
US20090184398A1 (en) Group iii nitride compound semiconductor device
JP4529846B2 (en) III-V nitride semiconductor substrate and method for manufacturing the same
JP2008034834A (en) Nitride single crystal growth method on silicon substrate, nitride semiconductor light emitting device using the same, and manufacturing method thereof
CN101651092A (en) Method for manufacturing circuit structure
US20140042492A1 (en) Semiconductor buffer structure, semiconductor device and method of manufacturing the semiconductor device using the semiconductor buffer structure
JP5371430B2 (en) Semiconductor substrate, method for manufacturing a self-supporting semiconductor substrate by hydride vapor phase epitaxy, and mask layer used therefor
US20110316001A1 (en) Method for growing group iii-v nitride film and structure thereof
US9899564B2 (en) Group III nitride semiconductor and method for producing same
US20050241571A1 (en) Method of growing nitride single crystal on silicon substrate, nitride semiconductor light emitting device using the same, method of manufacturing the same
US6927155B2 (en) Process for producing semiconductor layers based on III-V nitride semiconductors
Mogami et al. Enhanced Strain Relaxation in AlGaN Layers Grown on Sputter‐Based AlN Templates
TWI255052B (en) Method to produce a number of semiconductor-bodies and electronic semiconductor-bodies
JP2001200366A (en) Method for producing crack-free gallium nitride thick film by hydride vapor phase epitaxial growth method
KR100682272B1 (en) Nitride based substrate manufacturing method and nitride based substrate
KR100450785B1 (en) Method of manufacturing GaN thick film
US6716724B1 (en) Method of producing 3-5 group compound semiconductor and semiconductor element

Legal Events

Date Code Title Description
AS Assignment

Owner name: SAMSUNG CORNING PRECISION GLASS CO., LTD., KOREA,

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LEE, JEONG SIK;REEL/FRAME:022037/0212

Effective date: 20081127

AS Assignment

Owner name: SAMSUNG CORNING PRECISION MATERIALS CO., LTD., KOR

Free format text: CHANGE OF NAME;ASSIGNOR:SAMSUNG CORNING PRECISION GLASS CO., LTD.;REEL/FRAME:024804/0238

Effective date: 20100713

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: CORNING PRECISION MATERIALS CO., LTD., KOREA, REPU

Free format text: CHANGE OF NAME;ASSIGNOR:SAMSUNG CORNING PRECISION MATERIALS CO., LTD.;REEL/FRAME:034774/0676

Effective date: 20140430

FPAY Fee payment

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12