[go: up one dir, main page]

US20070096200A1 - Self-aligned conductive spacer process for sidewall control gate of high-speed random access memory - Google Patents

Self-aligned conductive spacer process for sidewall control gate of high-speed random access memory Download PDF

Info

Publication number
US20070096200A1
US20070096200A1 US11/642,658 US64265806A US2007096200A1 US 20070096200 A1 US20070096200 A1 US 20070096200A1 US 64265806 A US64265806 A US 64265806A US 2007096200 A1 US2007096200 A1 US 2007096200A1
Authority
US
United States
Prior art keywords
layer
floating gate
control gates
self
gate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/642,658
Inventor
Tzyh-Cheang Lee
Fu-Liang Yang
Jiunn-Ren Hwang
Tsung-Lin Lee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US11/642,658 priority Critical patent/US20070096200A1/en
Publication of US20070096200A1 publication Critical patent/US20070096200A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/68Floating-gate IGFETs
    • H10D30/681Floating-gate IGFETs having only two programming levels
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/68Floating-gate IGFETs
    • H10D30/6891Floating-gate IGFETs characterised by the shapes, relative sizes or dispositions of the floating gate electrode
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/01Manufacture or treatment
    • H10D64/031Manufacture or treatment of data-storage electrodes
    • H10D64/035Manufacture or treatment of data-storage electrodes comprising conductor-insulator-conductor-insulator-semiconductor structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • H01L21/28017Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
    • H01L21/28026Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
    • H01L21/28123Lithography-related aspects, e.g. sub-lithography lengths; Isolation-related aspects, e.g. to solve problems arising at the crossing with the side of the device isolation; Planarisation aspects
    • H01L21/2815Lithography-related aspects, e.g. sub-lithography lengths; Isolation-related aspects, e.g. to solve problems arising at the crossing with the side of the device isolation; Planarisation aspects part or whole of the electrode is a sidewall spacer or made by a similar technique, e.g. transformation under mask, plating

Definitions

  • the present invention relates to high-speed random access memory (RAM) applications, and particularly to a self-aligned conductive spacer process for fabrication sidewall control gates.
  • RAM random access memory
  • DTM Direct Tunneling Memory
  • FIG. 1 is a cross-sectional diagram illustrating a high-speed RAM with sidewall control gates fabricated by a conventional polysilicon spacer process.
  • a gate oxide layer 12 , a first polysilicon layer 14 and a hard mask layer 16 are successively deposited on a semiconductor substrate 10 , and then the first polysilicon layer 14 is patterned to form a floating gate 14 from the use of photolithography and etching process.
  • a thin silicon oxide layer 18 is thermally grown on the substrate 10 and sidewalls of the floating gate 14 .
  • a second polysilicon layer 20 is deposited followed by an anisotropic etch-back process, which forms sidewall control gates 20 on both sides of the floating gate 14 .
  • the thin oxide layer 18 is also etched through, leaving this thin oxide layer 18 only underlying the sidewall control gates 20 .
  • the conventional anisotropic polysilicon etch process can not well control the dimensions and profiles of the sidewall control gates to facilitate proper device design.
  • the width of polysilicon spacer referred to the control gate width, may vary to a large extent in a wafer or from wafer to wafer. The variation in the spacer width is also unfavorable to subsequent contact process, and therefore an additional polysilicon line is needed for the contact formation, which leads to increase in memory cell size and difficulty in layout design.
  • the anisotropic etch back may round corners of the polysilicon spacers, thus a subsequent silicidation process, for reducing the RC time constant and improving operations of reading, programming, and erasing, can not be perfectly performed in the rounded-shaped control gates.
  • Embodiments of the present invention include a self-aligned conductive spacer process for fabricating sidewall control gates on both sides of a floating gate for high-speed RAM applications, which can well define dimensions and profiles of the sidewall control gates.
  • the present invention provides a conductive spacer process including the following steps.
  • a floating gate is formed on a semiconductor substrate, and a dielectric layer is then formed on the semiconductor substrate to cover sidewalls of the floating gate.
  • a conductive layer is formed on the dielectric layer, and then an oxide spacer is formed on the conductive layer and located adjacent to the sidewalls of the floating gate.
  • a conductive spacer is formed adjacent to the sidewalls of the floating gate, serving as a sidewall control gate.
  • the present invention provides a conductive spacer process including the following steps.
  • a semiconductor substrate is provided with a stack structure of a first dielectric layer, a floating gate and a hard mask layer formed thereon.
  • a second dielectric layer is formed on the semiconductor substrate to cover sidewalls of the floating gate.
  • a conductive layer is formed on the second dielectric layer and the stack structure, and then an oxide layer is formed on the conductive layer.
  • an oxide spacer is formed adjacent to the sidewalls of the floating gate.
  • a second anisotropic etch process and using the oxide spacer as a sidewall hard mask a conductive spacer is formed adjacent to the sidewalls of the floating gate to serves as a sidewall control gate.
  • the present invention provides an random access memory comprises a floating gate formed on a semiconductor substrate; a dielectric layer formed on the semiconductor substrate to cover sidewalls of the floating gate; two control gates formed on the dielectric layer and located at two sides of the floating gate respectively; and two oxide spacers formed on sidewalls of the control gates respectively, wherein the profile of the combination of the control gate and the oxide spacer at one side of the floating gate is substantially oblong.
  • FIG. 1 is a cross-sectional diagram illustrating a high-speed RAM with sidewall control gates fabricated by a conventional polysilicon spacer process
  • FIG. 2A to FIG. 2F are cross-sectional diagrams illustrating an exemplary embodiment of a self-aligned conductive spacer process for fabricating sidewall control gates
  • Embodiments of the present invention provide a self-aligned conductive spacer process to fabricate sidewall control gates on both sides of a floating gate for high-speed RAM applications, which can well define dimensions and profiles of the conductive spacers to form the control gates of an uniform width in a wafer or from wafer to wafer. Thus in subsequent processes, borderless contact formation and silicide formation can be well performed on the self-aligned control gates.
  • embodiments of the present invention provide a self-aligned polysilicon spacer process using a polyoxide spacer as an etch back mask to well define the width, thickness and shape of the sidewall control gate.
  • Embodiments of the self-aligned conductive spacer process are simple and fully compatible with the existing CMOS logic technology.
  • FIG. 2A an example of a substrate 30 may comprise an elementary semiconductor such as silicon, germanium, or a compound semiconductor.
  • the substrate 30 may include an epitaxial layer overlying a bulk semiconductor, a silicon germanium layer overlying a bulk silicon, a silicon layer overlying a bulk silicon germanium, or a semiconductor-on-insulator (SOI) structure.
  • SOI semiconductor-on-insulator
  • the substrate 30 may comprise an isolation feature to separate different devices formed thereon.
  • the isolation feature may comprise different structure and can be formed using different processing technologies.
  • the isolation feature may comprise a dielectric isolation such as local oxidation of silicon (LOCOS), shallow trench isolation (STI), junction isolation, field isolation, and/or other suitable isolation structures.
  • a first dielectric material, a first gate material and a hard mask material are successively deposited on an active area of the substrate 30 , and then those stacked layers are patterned to form a first dielectric layer 32 , a floating gate layer 34 and a hard mask layer 36 .
  • the patterning step may be accomplished using photolithography and etching to transfer the pattern defined by a photomask to the deposited materials.
  • the photolithography process may include photoresist coating, soft baking, mask aligning, exposing, post-exposure baking, developing photoresist, hard baking, and photoresist stripping.
  • the etching process may include wet etch, dry etch, ion-reactive-etch (RIE), and other suitable processing.
  • the first dielectric layer 32 may comprises a silicon oxide layer, referred to a tunnel oxide, which may be formed through a thermal oxidation process or a chemical vapor deposition (CVD) process.
  • the first dielectric layer 32 is also to be appreciated other well-known dielectric material such as nitrides, oxynitride, high-k materials, any other non-conductive materials, and combinations thereof
  • the floating gate layer 34 may comprise a polysilicon layer formed through, for example Low Pressure CVD (LPCVD) methods, CVD methods and Physical Vapor Deposition (PVD) sputtering methods employing suitable silicon source materials. If desired the polysilicon layer may be ion implanted to the desired conductive type.
  • LPCVD Low Pressure CVD
  • PVD Physical Vapor Deposition
  • the hard mask layer 36 which acts as a bottom anti-reflective layer underneath the photoresist and protects the floating gate layer 34 from damages in subsequent etching and implanting, may comprise a silicon oxide layer, a silicon nitride layer, an oxynitride layer, or combinations thereof formed by a method such as chemical vapor deposition (CVD), physical vapor deposition (PVD), or atomic layer deposition (ALD).
  • CVD chemical vapor deposition
  • PVD physical vapor deposition
  • ALD atomic layer deposition
  • a second dielectric layer 38 and a second gate material layer 40 are successively formed on the patterned structure as depicted in FIG. 2A .
  • the second dielectric layer 38 is formed along sidewalls of the floating gate 34 in order to insulate the floating gate layer 34 from the second gate material layer 40 .
  • the second dielectric layer 38 may comprise a silicon oxide layer grown on the surfaces of the floating gate layer 34 and the substrate 30 through a thermal oxidation process. It is to be appreciated other non-conductive material to form the dielectric layer 38 through CVD methods.
  • the second gate material layer 40 may comprise a polysilicon layer formed through, for example Low Pressure CVD (LPCVD) methods, CVD methods and Physical Vapor Deposition (PVD) sputtering methods employing suitable silicon source materials. If desired the polysilicon layer may be ion implanted to the desired conductive type. Other well-known gate electrode material such as metal, metal alloys, single crystalline silicon, or any combinations thereof, is also appreciated to form the second gate material layer 40 .
  • LPCVD Low Pressure CVD
  • PVD Physical Vapor Deposition
  • an oxide layer 42 is formed on the second gate material layer 40 through methods including, but not limited to, thermal, rapid thermal oxidation (RTO), chemical vapor deposition (CVD) or other advanced oxide-grown technology.
  • RTO rapid thermal oxidation
  • CVD chemical vapor deposition
  • the exposed polysilicon is oxidized using wet-oxidation at a temperature between about 800 to 100 degree C., resulting in a polyoxide layer.
  • This polysilicon re-oxidation process can thin down the second gate material layer 40 , and provide the polyoxide layer as a sidewall hard mask for defining sidewall control gates in subsequent etch back process.
  • the oxide layer 42 preferably has a thickness between about 1100 to 1300 Angstroms.
  • the oxide layer 42 is etched back to expose the second gate material layer 40 , leaving oxide spacers 42 a only on sidewalls of the second gate material layer 40 .
  • certain regions (horizontal portions) of the oxide layer 42 are etched and stopped on the second gate material layer 40 to form the oxide spacers 42 a along the vertical portions of the second gate material layer 40 .
  • the etch back process may use anisotropic etch process, such as dry etch, RIE (Reactive Ion Etching), or other plasma etching processes.
  • the second gate material layer 40 is etched back through an anisotropic etch process to expose the hard mask layer 36 and the substrate 30 , leaving the oxide spacers 42 a and the conductive spacers 40 a along sidewalls of the floating gate layer 34 .
  • the second dielectric layer 38 is also etched through, leaving this second dielectric layer 38 only underlying the conductive spacers 40 a .
  • the conductive spacers 40 a therefore act sidewall control gates 40 a isolated from the floating gate layer 34 by the second dielectric layer 38 for high-speed RAM applications.
  • the profile of the conductive spacer 40 a may be an L-like shape at one side of the floating gate layer 34 .
  • the profile of the combination of the conductive spacer 40 a and the oxide spacer 42 a at one side of the floating gate 34 may be substantially rectangular.
  • certain regions (horizontal portions) of the second gate material layer 40 are etched, and portions of the oxide spacers 42 a and the second dielectric layer 38 are also removed till the hard mask layer 36 and the substrate 30 are exposed.
  • the etch back process may use dry etch, RIE (Reactive Ion Etching), or other plasma etching processes.
  • the oxide spacers 42 a used as the sidewall hard mask for the conductive spacer 40 a can well define the width and profile of the conductive spacers 40 a to form the control gates 40 a of a uniform width in a wafer or from wafer to wafer.
  • the self-aligned conductive sparer process can form the sidewall control gate 40 a with a flat top, without rounded corners, thus borderless contact formation and silicide formation can be well performed in subsequent processes.
  • FIG. 2F illustrates the borderless contact formation on the sidewall control gates 40 a .
  • a source/drain ion implantation process is performed to implant various dopant species into the semiconductor substrate 30 , resulting in source/drain regions 44 laterally adjacent to the sidewall control gates 40 a respectively.
  • An inter-layer-dielectric (ELD) layer 46 is deposited on the substrate 30 , and then a contact process is performed in the ILD layer 46 to form borderless contact 46 a on the sidewall control gates 40 a and source/drain contacts 46 b on the source/drain regions 44 . Since the inventive self-aligned conductive spacer process forms the sidewall control gates 40 a with flat tops, the contact formation can be borderless on the sidewall control gates 40 a , thus saving an extra polysilicon line employed in conventional method.

Landscapes

  • Non-Volatile Memory (AREA)
  • Semiconductor Memories (AREA)

Abstract

A self-aligned conductive spacer process for fabricating sidewall control gates on both sides of a floating gate for high-speed RAM applications, which can well define dimensions and profiles of the sidewall control gates. A conductive layer is formed on the dielectric layer to cover a floating gate patterned on a semiconductor substrate. Oxide spacer are formed on the conductive layer adjacent to the sidewalls of the floating gate. Performing an anisotropic etch process on the conductive layer and using the oxide spacers as a hard mask, a conductive spacers are self-aligned fabricated at both sides of the floating gate, serving as sidewall control gates.

Description

  • This application is a Divisional of co-pending application Ser. No. 11/148,342, filed on Jun. 9, 2005, the entire contents of which are hereby incorporated by reference and for which priority is claimed under 35 U.S.C. §120.
  • TECHNICAL FIELD
  • The present invention relates to high-speed random access memory (RAM) applications, and particularly to a self-aligned conductive spacer process for fabrication sidewall control gates.
  • BACKGROUND
  • The demands for highly efficient digital equipment continue to increase, and there is strong need to embed high-speed and low-power-consumption memory into SoC (system-on-chip). Since conventional memories such as SRAM, DRAM, and flash are unsuitable choices for these applications, one unique memory, Direct Tunneling Memory (DTM), with ultra-thin tunnel oxide and novel depleted floating gate is developed for cost-effective and scalable embedded RAM applications. The features of the DTM structure include sidewall control gates fabricated on both sides of a floating gate, and offset source/drain regions without overlapping the floating gate. Its simple fabrication process is fully compatible with the existing CMOS logic technology, and its simple structure can obtain sufficient tunnel current at higher speed operation and lower operating voltage than conventional flash memory.
  • FIG. 1 is a cross-sectional diagram illustrating a high-speed RAM with sidewall control gates fabricated by a conventional polysilicon spacer process. In general, a gate oxide layer 12, a first polysilicon layer 14 and a hard mask layer 16 are successively deposited on a semiconductor substrate 10, and then the first polysilicon layer 14 is patterned to form a floating gate 14 from the use of photolithography and etching process. Next, a thin silicon oxide layer 18 is thermally grown on the substrate 10 and sidewalls of the floating gate 14. Then a second polysilicon layer 20 is deposited followed by an anisotropic etch-back process, which forms sidewall control gates 20 on both sides of the floating gate 14. The thin oxide layer 18 is also etched through, leaving this thin oxide layer 18 only underlying the sidewall control gates 20.
  • The conventional anisotropic polysilicon etch process, however, can not well control the dimensions and profiles of the sidewall control gates to facilitate proper device design. The width of polysilicon spacer, referred to the control gate width, may vary to a large extent in a wafer or from wafer to wafer. The variation in the spacer width is also unfavorable to subsequent contact process, and therefore an additional polysilicon line is needed for the contact formation, which leads to increase in memory cell size and difficulty in layout design. Moreover, the anisotropic etch back may round corners of the polysilicon spacers, thus a subsequent silicidation process, for reducing the RC time constant and improving operations of reading, programming, and erasing, can not be perfectly performed in the rounded-shaped control gates.
  • SUMMARY OF THE INVENTION
  • Embodiments of the present invention include a self-aligned conductive spacer process for fabricating sidewall control gates on both sides of a floating gate for high-speed RAM applications, which can well define dimensions and profiles of the sidewall control gates.
  • In one aspect, the present invention provides a conductive spacer process including the following steps. A floating gate is formed on a semiconductor substrate, and a dielectric layer is then formed on the semiconductor substrate to cover sidewalls of the floating gate. A conductive layer is formed on the dielectric layer, and then an oxide spacer is formed on the conductive layer and located adjacent to the sidewalls of the floating gate. Performing an anisotropic etch process on the conductive layer and using the oxide spacer as a hard mask, a conductive spacer is formed adjacent to the sidewalls of the floating gate, serving as a sidewall control gate.
  • In another aspect, the present invention provides a conductive spacer process including the following steps. A semiconductor substrate is provided with a stack structure of a first dielectric layer, a floating gate and a hard mask layer formed thereon. A second dielectric layer is formed on the semiconductor substrate to cover sidewalls of the floating gate. A conductive layer is formed on the second dielectric layer and the stack structure, and then an oxide layer is formed on the conductive layer. Performing a first anisotropic etch process on the oxide layer, an oxide spacer is formed adjacent to the sidewalls of the floating gate. Performing a second anisotropic etch process and using the oxide spacer as a sidewall hard mask, a conductive spacer is formed adjacent to the sidewalls of the floating gate to serves as a sidewall control gate.
  • In another aspect, the present invention provides an random access memory comprises a floating gate formed on a semiconductor substrate; a dielectric layer formed on the semiconductor substrate to cover sidewalls of the floating gate; two control gates formed on the dielectric layer and located at two sides of the floating gate respectively; and two oxide spacers formed on sidewalls of the control gates respectively, wherein the profile of the combination of the control gate and the oxide spacer at one side of the floating gate is substantially oblong.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The aforementioned objects, features and advantages of this invention will become apparent by referring to the following detailed description of the preferred embodiments with reference to the accompanying drawings, wherein:
  • FIG. 1 is a cross-sectional diagram illustrating a high-speed RAM with sidewall control gates fabricated by a conventional polysilicon spacer process; and
  • FIG. 2A to FIG. 2F are cross-sectional diagrams illustrating an exemplary embodiment of a self-aligned conductive spacer process for fabricating sidewall control gates;
  • DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
  • Embodiments of the present invention provide a self-aligned conductive spacer process to fabricate sidewall control gates on both sides of a floating gate for high-speed RAM applications, which can well define dimensions and profiles of the conductive spacers to form the control gates of an uniform width in a wafer or from wafer to wafer. Thus in subsequent processes, borderless contact formation and silicide formation can be well performed on the self-aligned control gates. Particularly, embodiments of the present invention provide a self-aligned polysilicon spacer process using a polyoxide spacer as an etch back mask to well define the width, thickness and shape of the sidewall control gate. Embodiments of the self-aligned conductive spacer process are simple and fully compatible with the existing CMOS logic technology.
  • Reference will now be made in detail to the present embodiments, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts. In the drawings, the shape and thickness of one embodiment may be exaggerated for clarity and convenience. This description will be directed in particular to elements forming part of, or cooperating more directly with, apparatus in accordance with the present invention. It is to be understood that elements not specifically shown or described may take various forms well known to those skilled in the art. Further, when a layer is referred to as being on another layer or “on” a substrate, it may be directly on the other layer or on the substrate, or intervening layers may also be present.
  • Herein, cross-sectional diagrams of FIG. 2A to FIG. 2F illustrate an exemplary embodiment of a self-aligned conductive spacer process for fabricating sidewall control gates. In FIG. 2A, an example of a substrate 30 may comprise an elementary semiconductor such as silicon, germanium, or a compound semiconductor. The substrate 30 may include an epitaxial layer overlying a bulk semiconductor, a silicon germanium layer overlying a bulk silicon, a silicon layer overlying a bulk silicon germanium, or a semiconductor-on-insulator (SOI) structure. The substrate 30 may comprise an isolation feature to separate different devices formed thereon. The isolation feature may comprise different structure and can be formed using different processing technologies. For example, the isolation feature may comprise a dielectric isolation such as local oxidation of silicon (LOCOS), shallow trench isolation (STI), junction isolation, field isolation, and/or other suitable isolation structures. A first dielectric material, a first gate material and a hard mask material are successively deposited on an active area of the substrate 30, and then those stacked layers are patterned to form a first dielectric layer 32, a floating gate layer 34 and a hard mask layer 36. The patterning step may be accomplished using photolithography and etching to transfer the pattern defined by a photomask to the deposited materials. The photolithography process may include photoresist coating, soft baking, mask aligning, exposing, post-exposure baking, developing photoresist, hard baking, and photoresist stripping. The etching process may include wet etch, dry etch, ion-reactive-etch (RIE), and other suitable processing.
  • The first dielectric layer 32 may comprises a silicon oxide layer, referred to a tunnel oxide, which may be formed through a thermal oxidation process or a chemical vapor deposition (CVD) process. The first dielectric layer 32 is also to be appreciated other well-known dielectric material such as nitrides, oxynitride, high-k materials, any other non-conductive materials, and combinations thereof The floating gate layer 34 may comprise a polysilicon layer formed through, for example Low Pressure CVD (LPCVD) methods, CVD methods and Physical Vapor Deposition (PVD) sputtering methods employing suitable silicon source materials. If desired the polysilicon layer may be ion implanted to the desired conductive type. It is to be appreciated other well-known gate electrode material such as metal, metal alloys, single crystalline silicon, or any combinations thereof The hard mask layer 36, which acts as a bottom anti-reflective layer underneath the photoresist and protects the floating gate layer 34 from damages in subsequent etching and implanting, may comprise a silicon oxide layer, a silicon nitride layer, an oxynitride layer, or combinations thereof formed by a method such as chemical vapor deposition (CVD), physical vapor deposition (PVD), or atomic layer deposition (ALD).
  • In FIG. 2B, a second dielectric layer 38 and a second gate material layer 40 are successively formed on the patterned structure as depicted in FIG. 2A. The second dielectric layer 38 is formed along sidewalls of the floating gate 34 in order to insulate the floating gate layer 34 from the second gate material layer 40. In some embodiments, the second dielectric layer 38 may comprise a silicon oxide layer grown on the surfaces of the floating gate layer 34 and the substrate 30 through a thermal oxidation process. It is to be appreciated other non-conductive material to form the dielectric layer 38 through CVD methods. The second gate material layer 40 may comprise a polysilicon layer formed through, for example Low Pressure CVD (LPCVD) methods, CVD methods and Physical Vapor Deposition (PVD) sputtering methods employing suitable silicon source materials. If desired the polysilicon layer may be ion implanted to the desired conductive type. Other well-known gate electrode material such as metal, metal alloys, single crystalline silicon, or any combinations thereof, is also appreciated to form the second gate material layer 40.
  • In FIG. 2C, an oxide layer 42 is formed on the second gate material layer 40 through methods including, but not limited to, thermal, rapid thermal oxidation (RTO), chemical vapor deposition (CVD) or other advanced oxide-grown technology. In some embodiments, as the second gate material layer 40 is a polysilicon layer, the exposed polysilicon is oxidized using wet-oxidation at a temperature between about 800 to 100 degree C., resulting in a polyoxide layer. This polysilicon re-oxidation process can thin down the second gate material layer 40, and provide the polyoxide layer as a sidewall hard mask for defining sidewall control gates in subsequent etch back process. The oxide layer 42 preferably has a thickness between about 1100 to 1300 Angstroms.
  • In FIG. 2D, the oxide layer 42 is etched back to expose the second gate material layer 40, leaving oxide spacers 42 a only on sidewalls of the second gate material layer 40. In detail, certain regions (horizontal portions) of the oxide layer 42 are etched and stopped on the second gate material layer 40 to form the oxide spacers 42 a along the vertical portions of the second gate material layer 40. The etch back process may use anisotropic etch process, such as dry etch, RIE (Reactive Ion Etching), or other plasma etching processes.
  • In FIG. 2E, the second gate material layer 40 is etched back through an anisotropic etch process to expose the hard mask layer 36 and the substrate 30, leaving the oxide spacers 42 a and the conductive spacers 40 a along sidewalls of the floating gate layer 34. The second dielectric layer 38 is also etched through, leaving this second dielectric layer 38 only underlying the conductive spacers 40 a. The conductive spacers 40 a therefore act sidewall control gates 40 a isolated from the floating gate layer 34 by the second dielectric layer 38 for high-speed RAM applications. The profile of the conductive spacer 40 a may be an L-like shape at one side of the floating gate layer 34. The profile of the combination of the conductive spacer 40 a and the oxide spacer 42 a at one side of the floating gate 34 may be substantially rectangular. In detail, using the oxide spacers 42 a as the sidewall hard mask, certain regions (horizontal portions) of the second gate material layer 40 are etched, and portions of the oxide spacers 42 a and the second dielectric layer 38 are also removed till the hard mask layer 36 and the substrate 30 are exposed. The etch back process may use dry etch, RIE (Reactive Ion Etching), or other plasma etching processes. In the self-aligned conductive spacer process, the oxide spacers 42 a used as the sidewall hard mask for the conductive spacer 40 a, can well define the width and profile of the conductive spacers 40 a to form the control gates 40 a of a uniform width in a wafer or from wafer to wafer. Also, the self-aligned conductive sparer process can form the sidewall control gate 40 a with a flat top, without rounded corners, thus borderless contact formation and silicide formation can be well performed in subsequent processes.
  • FIG. 2F illustrates the borderless contact formation on the sidewall control gates 40 a. A source/drain ion implantation process is performed to implant various dopant species into the semiconductor substrate 30, resulting in source/drain regions 44 laterally adjacent to the sidewall control gates 40 a respectively. An inter-layer-dielectric (ELD) layer 46 is deposited on the substrate 30, and then a contact process is performed in the ILD layer 46 to form borderless contact 46 a on the sidewall control gates 40 a and source/drain contacts 46 b on the source/drain regions 44. Since the inventive self-aligned conductive spacer process forms the sidewall control gates 40 a with flat tops, the contact formation can be borderless on the sidewall control gates 40 a, thus saving an extra polysilicon line employed in conventional method.
  • Although the present invention has been described in its preferred embodiments, it is not intended to limit the invention to the precise embodiments disclosed herein. Those skilled in this technology can still make various alterations and modifications without departing from the scope and spirit of this invention. Therefore, the scope of the present invention shall be defined and protected by the following claims and their equivalents.

Claims (5)

1. An random access memory, comprising:
a floating gate formed on a semiconductor substrate;
a dielectric layer formed on said semiconductor substrate to cover sidewalls of said floating gate;
two control gates formed on said dielectric layer and at two sides of said floating gate respectively, wherein the profile of said control gate at one side of said floating gate is an L-like shape; and
two oxide spacers formed on said two control gates respectively.
2. The random access memory of claim 1, wherein the profile of the combination of said control gate and said oxide spacer at one side of said floating gate is substantially rectangular.
3. The random access memory of claim 1, wherein the control gate is a polysilicon layer, and the oxide spacer is a polyoxide layer.
4. The conductive spacer process of claim 1, further comprising forming a borderless contact on said sidewall control gate.
5. The conductive spacer process of claim 1, further comprising forming a borderless contact on said sidewall control gate.
US11/642,658 2005-06-09 2006-12-21 Self-aligned conductive spacer process for sidewall control gate of high-speed random access memory Abandoned US20070096200A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/642,658 US20070096200A1 (en) 2005-06-09 2006-12-21 Self-aligned conductive spacer process for sidewall control gate of high-speed random access memory

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/148,342 US7176084B2 (en) 2005-06-09 2005-06-09 Self-aligned conductive spacer process for sidewall control gate of high-speed random access memory
US11/642,658 US20070096200A1 (en) 2005-06-09 2006-12-21 Self-aligned conductive spacer process for sidewall control gate of high-speed random access memory

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/148,342 Division US7176084B2 (en) 2005-06-09 2005-06-09 Self-aligned conductive spacer process for sidewall control gate of high-speed random access memory

Publications (1)

Publication Number Publication Date
US20070096200A1 true US20070096200A1 (en) 2007-05-03

Family

ID=37510186

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/148,342 Expired - Fee Related US7176084B2 (en) 2005-06-09 2005-06-09 Self-aligned conductive spacer process for sidewall control gate of high-speed random access memory
US11/642,658 Abandoned US20070096200A1 (en) 2005-06-09 2006-12-21 Self-aligned conductive spacer process for sidewall control gate of high-speed random access memory

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/148,342 Expired - Fee Related US7176084B2 (en) 2005-06-09 2005-06-09 Self-aligned conductive spacer process for sidewall control gate of high-speed random access memory

Country Status (3)

Country Link
US (2) US7176084B2 (en)
CN (1) CN100466208C (en)
TW (1) TWI302029B (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120064733A1 (en) * 2010-09-10 2012-03-15 Hitachi Kokusai Electric Inc. Method of manufacturing semiconductor device and substrate processing apparatus
US20210175346A1 (en) * 2018-01-04 2021-06-10 Stmicroelectronics (Rousset) Sas Mos transistor spacers and method of manufacturing the same
DE112015003603B4 (en) 2014-08-04 2023-11-02 Infineon Technologies LLC METHOD FOR MAKING AN L-SHAPED GATE SEMICONDUCTOR DEVICE

Families Citing this family (43)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7282401B2 (en) 2005-07-08 2007-10-16 Micron Technology, Inc. Method and apparatus for a self-aligned recessed access device (RAD) transistor gate
KR100885791B1 (en) * 2005-11-18 2009-02-26 주식회사 하이닉스반도체 Manufacturing method of NAND flash memory device
US7602001B2 (en) * 2006-07-17 2009-10-13 Micron Technology, Inc. Capacitorless one transistor DRAM cell, integrated circuitry comprising an array of capacitorless one transistor DRAM cells, and method of forming lines of capacitorless one transistor DRAM cells
US7525138B2 (en) * 2007-05-03 2009-04-28 Dsm Solutions, Inc. JFET device with improved off-state leakage current and method of fabrication
JP4744576B2 (en) * 2008-09-10 2011-08-10 パナソニック株式会社 Manufacturing method of semiconductor device
CN101572243B (en) * 2009-02-06 2014-08-27 上海华虹宏力半导体制造有限公司 Method for manufacturing self-aligned sidewall polycrystalline silicon conducting wire and conducting wire manufactured by method
EP2251907B1 (en) * 2009-05-14 2015-12-02 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor Storage Device and Manufacturing Method
DE102009047304B4 (en) * 2009-11-30 2012-04-26 Globalfoundries Dresden Module One Limited Liability Company & Co. Kg Performance enhancement in PFET transistors with a high-k metal gate stack by improving dopant confinement
US9076646B2 (en) 2010-04-15 2015-07-07 Lam Research Corporation Plasma enhanced atomic layer deposition with pulsed plasma exposure
US9390909B2 (en) 2013-11-07 2016-07-12 Novellus Systems, Inc. Soft landing nanolaminates for advanced patterning
US8728956B2 (en) * 2010-04-15 2014-05-20 Novellus Systems, Inc. Plasma activated conformal film deposition
US9997357B2 (en) 2010-04-15 2018-06-12 Lam Research Corporation Capped ALD films for doping fin-shaped channel regions of 3-D IC transistors
US8956983B2 (en) 2010-04-15 2015-02-17 Novellus Systems, Inc. Conformal doping via plasma activated atomic layer deposition and conformal film deposition
US9373500B2 (en) 2014-02-21 2016-06-21 Lam Research Corporation Plasma assisted atomic layer deposition titanium oxide for conformal encapsulation and gapfill applications
US9257274B2 (en) 2010-04-15 2016-02-09 Lam Research Corporation Gapfill of variable aspect ratio features with a composite PEALD and PECVD method
US8637411B2 (en) 2010-04-15 2014-01-28 Novellus Systems, Inc. Plasma activated conformal dielectric film deposition
US9611544B2 (en) 2010-04-15 2017-04-04 Novellus Systems, Inc. Plasma activated conformal dielectric film deposition
US9892917B2 (en) 2010-04-15 2018-02-13 Lam Research Corporation Plasma assisted atomic layer deposition of multi-layer films for patterning applications
US9685320B2 (en) 2010-09-23 2017-06-20 Lam Research Corporation Methods for depositing silicon oxide
US8647993B2 (en) 2011-04-11 2014-02-11 Novellus Systems, Inc. Methods for UV-assisted conformal film deposition
US8592328B2 (en) 2012-01-20 2013-11-26 Novellus Systems, Inc. Method for depositing a chlorine-free conformal sin film
TWI595112B (en) 2012-10-23 2017-08-11 蘭姆研究公司 Sub-saturated atomic layer deposition and conformal film deposition
SG2013083654A (en) * 2012-11-08 2014-06-27 Novellus Systems Inc Methods for depositing films on sensitive substrates
SG2013083241A (en) 2012-11-08 2014-06-27 Novellus Systems Inc Conformal film deposition for gapfill
US9214334B2 (en) 2014-02-18 2015-12-15 Lam Research Corporation High growth rate process for conformal aluminum nitride
US9478438B2 (en) 2014-08-20 2016-10-25 Lam Research Corporation Method and apparatus to deposit pure titanium thin film at low temperature using titanium tetraiodide precursor
US9478411B2 (en) 2014-08-20 2016-10-25 Lam Research Corporation Method to tune TiOx stoichiometry using atomic layer deposited Ti film to minimize contact resistance for TiOx/Ti based MIS contact scheme for CMOS
KR101552921B1 (en) * 2014-09-29 2015-09-15 매그나칩 반도체 유한회사 Method of manufacturing non volatile memory device
US9564312B2 (en) 2014-11-24 2017-02-07 Lam Research Corporation Selective inhibition in atomic layer deposition of silicon-containing films
US10566187B2 (en) 2015-03-20 2020-02-18 Lam Research Corporation Ultrathin atomic layer deposition film accuracy thickness control
US9502238B2 (en) 2015-04-03 2016-11-22 Lam Research Corporation Deposition of conformal films by atomic layer deposition and atomic layer etch
US10840105B2 (en) * 2015-06-15 2020-11-17 Taiwan Semiconductor Manufacturing Co., Ltd. Gate structure with insulating structure and method for manufacturing the same
US10526701B2 (en) 2015-07-09 2020-01-07 Lam Research Corporation Multi-cycle ALD process for film uniformity and thickness profile modulation
US9773643B1 (en) 2016-06-30 2017-09-26 Lam Research Corporation Apparatus and method for deposition and etch in gap fill
US10062563B2 (en) 2016-07-01 2018-08-28 Lam Research Corporation Selective atomic layer deposition with post-dose treatment
US10037884B2 (en) 2016-08-31 2018-07-31 Lam Research Corporation Selective atomic layer deposition for gapfill using sacrificial underlayer
US10269559B2 (en) 2017-09-13 2019-04-23 Lam Research Corporation Dielectric gapfill of high aspect ratio features utilizing a sacrificial etch cap layer
CN110854184B (en) * 2018-08-03 2023-04-07 联华电子股份有限公司 Semiconductor device and method for manufacturing the same
CN111863949B (en) * 2019-04-30 2025-07-18 联华电子股份有限公司 Semiconductor element and manufacturing method thereof
KR20240160679A (en) 2019-05-01 2024-11-11 램 리써치 코포레이션 Modulated atomic layer deposition
KR20220006663A (en) 2019-06-07 2022-01-17 램 리써치 코포레이션 In-situ control of film properties during atomic layer deposition
JP2023504257A (en) 2019-12-02 2023-02-02 ラム リサーチ コーポレーション Cap layer by PECVD in-SITU
US12349445B2 (en) 2022-01-25 2025-07-01 International Business Machines Corporation Vertically integrated semiconductor device

Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6039857A (en) * 1998-11-09 2000-03-21 Yeh; Ching-Fa Method for forming a polyoxide film on doped polysilicon by anodization
US6274468B1 (en) * 1998-07-06 2001-08-14 United Microelectronics Corp. Method of manufacturing borderless contact
US6525371B2 (en) * 1999-09-22 2003-02-25 International Business Machines Corporation Self-aligned non-volatile random access memory cell and process to make the same
US6570213B1 (en) * 2002-02-08 2003-05-27 Silicon Based Technology Corp. Self-aligned split-gate flash memory cell and its contactless NOR-type memory array
US6638823B2 (en) * 2001-03-28 2003-10-28 Electronics And Telecommunications Research Institute Ultra small size vertical MOSFET device and method for the manufacture thereof
US6689658B2 (en) * 2002-01-28 2004-02-10 Silicon Based Technology Corp. Methods of fabricating a stack-gate flash memory array
US6784039B2 (en) * 2002-10-16 2004-08-31 Taiwan Semiconductor Manufacturing Company Method to form self-aligned split gate flash with L-shaped wordline spacers
US20050048753A1 (en) * 2003-08-29 2005-03-03 Christoph Schwan Method of forming a conformal spacer adjacent to a gate electrode structure
US20050048754A1 (en) * 2003-08-27 2005-03-03 Shuang-Feng Yeh Processing method for increasing packaging density of an integrated circuit
US20050072999A1 (en) * 2003-10-06 2005-04-07 George Matamis Bitline direction shielding to avoid cross coupling between adjacent cells for NAND flash memory
US20060043464A1 (en) * 2004-09-02 2006-03-02 Fujitsu Limited Direct tunneling semiconductor memory device and fabrication process thereof
US20060249783A1 (en) * 2005-05-06 2006-11-09 Bohumil Lojek Ultrascalable vertical MOS transistor with planar contacts

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5045488A (en) * 1990-01-22 1991-09-03 Silicon Storage Technology, Inc. Method of manufacturing a single transistor non-volatile, electrically alterable semiconductor memory device
US6174771B1 (en) * 1998-11-17 2001-01-16 Winbond Electronics Corp. Split gate flash memory cell with self-aligned process
US6312989B1 (en) * 2000-01-21 2001-11-06 Taiwan Semiconductor Manufacturing Company Structure with protruding source in split-gate flash
US6624028B1 (en) * 2002-03-04 2003-09-23 Megawin Technology Co., Ltd. Method of fabricating poly spacer gate structure
CN1228834C (en) * 2002-04-08 2005-11-23 台湾积体电路制造股份有限公司 Fabrication method of split-gate flash memory device using source trench
CN1225020C (en) * 2002-06-10 2005-10-26 南亚科技股份有限公司 Method for manufacturing memory cell of flash memory

Patent Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6274468B1 (en) * 1998-07-06 2001-08-14 United Microelectronics Corp. Method of manufacturing borderless contact
US6039857A (en) * 1998-11-09 2000-03-21 Yeh; Ching-Fa Method for forming a polyoxide film on doped polysilicon by anodization
US6525371B2 (en) * 1999-09-22 2003-02-25 International Business Machines Corporation Self-aligned non-volatile random access memory cell and process to make the same
US6638823B2 (en) * 2001-03-28 2003-10-28 Electronics And Telecommunications Research Institute Ultra small size vertical MOSFET device and method for the manufacture thereof
US6689658B2 (en) * 2002-01-28 2004-02-10 Silicon Based Technology Corp. Methods of fabricating a stack-gate flash memory array
US6570213B1 (en) * 2002-02-08 2003-05-27 Silicon Based Technology Corp. Self-aligned split-gate flash memory cell and its contactless NOR-type memory array
US6784039B2 (en) * 2002-10-16 2004-08-31 Taiwan Semiconductor Manufacturing Company Method to form self-aligned split gate flash with L-shaped wordline spacers
US20050048754A1 (en) * 2003-08-27 2005-03-03 Shuang-Feng Yeh Processing method for increasing packaging density of an integrated circuit
US20050048753A1 (en) * 2003-08-29 2005-03-03 Christoph Schwan Method of forming a conformal spacer adjacent to a gate electrode structure
US20050072999A1 (en) * 2003-10-06 2005-04-07 George Matamis Bitline direction shielding to avoid cross coupling between adjacent cells for NAND flash memory
US20060043464A1 (en) * 2004-09-02 2006-03-02 Fujitsu Limited Direct tunneling semiconductor memory device and fabrication process thereof
US20060249783A1 (en) * 2005-05-06 2006-11-09 Bohumil Lojek Ultrascalable vertical MOS transistor with planar contacts

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120064733A1 (en) * 2010-09-10 2012-03-15 Hitachi Kokusai Electric Inc. Method of manufacturing semiconductor device and substrate processing apparatus
US9096928B2 (en) * 2010-09-10 2015-08-04 Hitachi Kokusai Electric Inc. Method of manufacturing semiconductor device and substrate processing apparatus
DE112015003603B4 (en) 2014-08-04 2023-11-02 Infineon Technologies LLC METHOD FOR MAKING AN L-SHAPED GATE SEMICONDUCTOR DEVICE
US20210175346A1 (en) * 2018-01-04 2021-06-10 Stmicroelectronics (Rousset) Sas Mos transistor spacers and method of manufacturing the same
US12125899B2 (en) * 2018-01-04 2024-10-22 Stmicroelectronics (Rousset) Sas MOS transistor having substantially parallelepiped-shaped insulating spacers

Also Published As

Publication number Publication date
TW200644225A (en) 2006-12-16
TWI302029B (en) 2008-10-11
CN100466208C (en) 2009-03-04
CN1877797A (en) 2006-12-13
US7176084B2 (en) 2007-02-13
US20060281254A1 (en) 2006-12-14

Similar Documents

Publication Publication Date Title
US7176084B2 (en) Self-aligned conductive spacer process for sidewall control gate of high-speed random access memory
US7037790B2 (en) Independently accessed double-gate and tri-gate transistors in same process flow
US6800526B2 (en) Method for manufacturing a self-aligned split-gate flash memory cell
US7422949B2 (en) High voltage transistor and method of manufacturing the same
US20040061169A1 (en) Non-volatile memory device and method of manufacturing the same
US8325516B2 (en) Semiconductor device with split gate memory cell and fabrication method thereof
US6784039B2 (en) Method to form self-aligned split gate flash with L-shaped wordline spacers
US20250275190A1 (en) Memory device and manufacturing method thereof
US7338860B2 (en) Methods of forming non-volatile memory device having floating gate
KR100669864B1 (en) Manufacturing method of nonvolatile memory device
US7919367B2 (en) Method to increase charge retention of non-volatile memory manufactured in a single-gate logic process
US8026133B2 (en) Method of fabricating a semiconductor device with a non-uniform gate insulating film
US7316945B2 (en) Method of fabricating a fin field effect transistor in a semiconductor device
KR100606488B1 (en) Semiconductor product manufacturing method with memory area and logic area
KR100661225B1 (en) Ipyrom device manufacturing method
US6800525B2 (en) Method of manufacturing split gate flash memory device
US20080265345A1 (en) Method of Forming a Fully Silicided Semiconductor Device with Independent Gate and Source/Drain Doping and Related Device
US7714376B2 (en) Non-volatile memory device with polysilicon spacer and method of forming the same
US7479434B2 (en) Semiconductor device and method of manufacturing the same
CN114038856A (en) Method for manufacturing floating gate type split gate flash memory
US7033870B1 (en) Semiconductor transistors with reduced gate-source/drain capacitances
JP2004158502A (en) Semiconductor device and method of manufacturing the same
JP2004031529A (en) Semiconductor device and manufacturing method thereof

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION