[go: up one dir, main page]

US20040032010A1 - Amorphous soft magnetic shielding and keeper for MRAM devices - Google Patents

Amorphous soft magnetic shielding and keeper for MRAM devices Download PDF

Info

Publication number
US20040032010A1
US20040032010A1 US10/222,089 US22208902A US2004032010A1 US 20040032010 A1 US20040032010 A1 US 20040032010A1 US 22208902 A US22208902 A US 22208902A US 2004032010 A1 US2004032010 A1 US 2004032010A1
Authority
US
United States
Prior art keywords
soft magnetic
magnetic material
amorphous soft
layer
forming
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/222,089
Inventor
Jacques Kools
Ming Mao
Thomas Schneider
Jinsong Wang
Michael Gutkin
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Veeco Instruments Inc
Original Assignee
Veeco Instruments Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Veeco Instruments Inc filed Critical Veeco Instruments Inc
Priority to US10/222,089 priority Critical patent/US20040032010A1/en
Assigned to VEECO INSTRUMENTS, INC. reassignment VEECO INSTRUMENTS, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GUTKIN, MICHAEL, MAO, MING, SCHNEIDER, THOMAS, KOOLS, JACQUES CONSTANT STEFAN, WANG, JINSONG
Publication of US20040032010A1 publication Critical patent/US20040032010A1/en
Priority to US10/943,510 priority patent/US7405085B2/en
Priority to US12/174,590 priority patent/US20090050992A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B61/00Magnetic memory devices, e.g. magnetoresistive RAM [MRAM] devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N50/00Galvanomagnetic devices
    • H10N50/01Manufacture or treatment
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N50/00Galvanomagnetic devices
    • H10N50/10Magnetoresistive devices

Definitions

  • MRAM device 200 may be formed by continuing the process flow from FIG. 1H, and depositing the top and bottom shielding layers on device 120 in any order.
  • a dielectric layer 132 e.g., SiO 2
  • the top shielding layer 130 is deposited on top of dielectric layer 132 .
  • the bottom shielding layer 134 may be deposited directly below substrate 100 .

Landscapes

  • Engineering & Computer Science (AREA)
  • Manufacturing & Machinery (AREA)
  • Mram Or Spin Memory Techniques (AREA)
  • Hall/Mr Elements (AREA)
  • Thin Magnetic Films (AREA)
  • Semiconductor Memories (AREA)

Abstract

An amorphous soft magnetic thin film material for forming shielding and keeper applications in MRAM devices. The amorphous soft magnetic material may be deposited using Physical Vapor Deposition (PVD) in the presence of a magnetic field, in order to form shielding layers and keepers in a multi-layer metallization process. The soft magnetic material may be an amorphous metallic alloy, such as CoZrX, where X may be Ta, Nb, Pd and/or Rh.

Description

    FIELD OF THE INVENTION
  • The present invention generally relates to magnetic random access memory (MRAM) devices and more particularly, to an amorphous soft magnetic layer for application as a shield and keeper in MRAM devices. [0001]
  • BACKGROUND OF THE INVENTION
  • Magnetic Random Access Memory (MRAM) devices based on spin-dependent tunnel junctions are being explored as non-volatile solid state memory devices for embedded and stand alone applications. MRAM devices utilize magnetic material within memory cells to store data bits. The data bits are read by magnetoresistive sensing. MRAM memory cells can be programmed by magnetizing the magnetic material within the cells. The magnetic field required to switch the state of a cell (e.g., from “0” to “1”) is typically quite low, e.g., in the range of 10-25 Oersteds (Oe). [0002]
  • In its basic concept, an MRAM memory cell typically consists of a patterned magnetic multi-layer bit region, and two conductive lines (e.g., the word and bit lines) that are used to read and write the magnetic state of the multi-layer bit region. In further refinements, additional magnetic layers have been included within MRAM memory cells in order to (1) provide magnetic shielding and (2) improve write efficiency. [0003]
  • 1. Magnetic Shielding
  • In order to successfully incorporate MRAM into portable electronic devices such as portable phones, personal digital assistants (PDA's), pagers, and the like, it is necessary to shield the MRAM devices from stray magnetic fields that may present within and around such devices. Examples of such disturbances include the magnetic field generated by a loudspeaker in a telephone, which may be as large as approximately 800 Oe, and the current in the overhead lines of a train, which may produce magnetic fields as large as approximately 50 Oe. [0004]
  • Efforts have been made to shield MRAM devices from these types of stray magnetic fields. For example, U.S. Pat. No. 5,902,690 of Tracy et al. (“Tracy et al.”) describes the introduction of a passivation layer encapsulating the chip. Tracy et al. describes two embodiments of a passivation layer. The first embodiment uses a ceramic material that includes ferrite particles to encapsulate the MRAM cell. The second embodiment uses a ferrite film, which is deposited on top of the MRAM device. U.S. Pat. No. 6,211,090 of Durlam et al. (“Durlam et al.”) describes another method of shielding an MRAM device, namely by forming a metallic, high permeability shielding layer, such as NiFe, on top of the completed device. [0005]
  • 2) Improving Write Efficiency by use of a Magnetic Keeper
  • Inserting a soft magnetic keeper around the write conductors of an MRAM device has been found to provide a desirable modification or concentration of the flux path resulting in an increase of the write efficiency, which could result in a decreased power consumption of the device. U.S. Pat. No. 5,956,267 of Hurst et al. discloses such an arrangement. [0006]
  • An important aspect of magnetic shielding and keeper layers is their compatibility with standard integrated circuit (IC) metallization processing. A state of the art metallization scheme typically encompasses the use of multilevel copper metallization layers, separated by dielectric layers such as Plasma Enhanced Chemical Vapor Deposited (PECVD) SiO[0007] 2 or other low k materials (e.g., in a dual damascene metallization scheme). For a magnetic layer to be integrated in such a process flow, the following criteria are desirable:
  • 1. The permeability μ of the magnetic film should be sufficiently high (e.g., >100). The efficiency of shielding is proportional to the film thickness “t” multiplied by μ. Having an insufficient value of μ results in an unpractical requirement on the thickness of the magnetic shielding layer. [0008]
  • 2. The thermal stability of the magnetic material must be such that the permeability is not reduced significantly by the thermal budget associated with the process. [0009]
  • The thermal budget of a damascene process is typically governed by the dielectric deposition. One example of a typical temperature for such a process may be 450° C. [0010]
  • 3. The preparation method of the magnetic film should preferably employ standard semiconductor deposition methods such as Physical Vapor Deposition (PVD) or Chemical Vapor Deposition (CVD). [0011]
  • 4. The magnetic material should preferably not contain metals which, when diffusing in the silicon, would degrade transistor performance. If such materials are used, the use of a diffusion barrier is required. [0012]
  • 5. In the case of the keeper layer, the permeability has to have a high value at frequencies close to and slightly above the write frequency of the memory (e.g., several hundreds of MHz to low GHz). [0013]
  • While above-referenced prior art teachings provide shielding and keepers for use with MRAM devices, they suffer from some drawbacks resulting from the materials that are used, which make them difficult to incorporate into a multi-layer IC metallization process. [0014]
  • For example, while the inventions of Tracy et al. and Durlam et al. are effective to shield MRAM devices from stray magnetic fields, they suffer from some drawbacks resulting from the types of materials used for the shielding and passivation layers. For example, the foregoing references propose using either oxidic magnetic films (e.g., Mn-Zn-Ferrite or Ni-Zn-Ferrite) or crystalline metallic films (e.g., NiFe alloys) for shielding. Crystalline materials (e.g., Ni[0015] 80Fe20, Ni45Fe55, FeTaN) generally display some degree of recrystallization during high temperature processes which leads to a degradation of magnetic properties. Therefore, these materials may be unsuited for multi-layer IC fabrications in which a device undergoes one or more high temperature processes after the deposition of a shielding or passivation layer.
  • In Hurst et al., NiFe, CoNiFe and CoFe are suggested as materials for keeper fabrication. One drawback associated with the materials used for the keeper of Hurst et al. is that they require the use of a diffusion barrier such as TiW, TaN, or the like. The inclusion of this additional diffusion layer undesirably complicates and increases the cost of the fabrication process. Furthermore, it has been found that the permeability of such materials drops typically in the frequency range of tens to hundreds of MHz, due to eddy current losses and ferromagnetic resonance. This adversely affects the operation and effectiveness of the keeper layers at frequencies relatively close to the write frequency of typical MRAM devices (e.g., several hundreds of MHz to low GHz). [0016]
  • There is therefore a need for a new and improved material for magnetic shielding and keeper applications in MRAM devices, which is adapted for integration with a multi-layer fabrication process. [0017]
  • SUMMARY OF THE INVENTION
  • Generally, the present invention provides a soft magnetic material with improved properties for use in both shield and keeper applications in MRAM devices. [0018]
  • One non-limiting advantage of the invention is that it uses films of amorphous soft magnetic alloys, such as CoZrTa, for magnetic shielding and keeper applications. These amorphous soft magnetic alloys have several unique advantages to allow for integration with a dual damascene Copper/SiO[0019] 2 (or low-k) metallization process. Some non-limiting examples include:
  • (i) excellent thermal stability (e.g., crystallization temperature >450° C.), making this material compatible with standard CMOS backend processing; [0020]
  • (ii) significant permeability up to the write frequencies required in high speed memory devices (several GHz); and [0021]
  • (iii) for the case of CoZrTa, the possibility to eliminate the barrier layer. [0022]
  • Another non-limiting advantage of the present invention is that it provides a soft magnetic shielding layer that may be introduced between subsequent layers of a multilevel metallization. This allows for the transport of large currents through metallization layers located on one side of the magnetic layer, without affecting the magnetic state of MRAM cells located on the other side of the magnetic layer. [0023]
  • Another non-limiting advantage of the present invention is that it provides an amorphous, soft magnetic material that can be interposed between different layers of spindependent tunnel junctions. [0024]
  • According to a first aspect of the present invention, a keeper is provided for an MRAM device including a bit region and a current carrying line which magnetically interacts with the bit region. The keeper comprises an amorphous soft magnetic material which is disposed generally around the current carrying line. [0025]
  • According to a second aspect of the present invention, a shielding structure is provided for an MRAM device having a bit region and a current carrying line which magnetically interacts with the bit region. The shielding structure includes an amorphous soft magnetic material which is disposed adjacent to the MRAM device and which is effective to block external magnetic fields from affecting the bit region of the MRAM device. [0026]
  • According to a third aspect of the present invention, a method of fabricating a keeper for an MRAM device having a bit region and a current carrying line is provided. The method includes the steps of: providing an amorphous soft magnetic material; and forming the keeper from the amorphous soft magnetic material. [0027]
  • According to a fourth aspect of the present invention, a method of fabricating a shielding structure for an MRAM device is provided. The method includes the steps of: providing an amorphous soft magnetic material; and forming the shielding structure from the amorphous soft magnetic material. [0028]
  • According to a fifth aspect of the present invention, a method of fabricating an MRAM device is provided. The method includes the steps of: providing a substrate; depositing a dielectric layer on the substrate; forming a trench in the dielectric layer for forming a first current carrying line; depositing an amorphous soft magnetic material in the trench; depositing a conductor into the trench, thereby forming the first current carrying line, wherein the amorphous soft magnetic material forms a first keeper around the first current carrying line; forming a bit region over the current carrying line; forming a second current carrying line above the bit region; and depositing an amorphous soft magnetic material above the second current carrying line, thereby forming a second keeper around the second current carrying line. [0029]
  • These and other features, advantages, and objects of the invention will become apparent by reference to the following specification and by reference to the following drawings. [0030]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. [0031] 1A-1G depict an exemplary process flow for fabricating an MRAM device having keepers, according to the present invention.
  • FIG. 2 is side sectional view of an MRAM device including layers for shielding against external magnetic fields. [0032]
  • FIG. 3 is a side sectional view of an MRAM device including shielding between memory cells on different levels. [0033]
  • FIG. 4 depicts a pair of tables showing exemplary process variables that may be used in a PVD tool to deposit an amorphous soft magnetic alloy, according to one embodiment of the present invention, and optimized responses for the deposition process. [0034]
  • FIG. 5 is a table illustrating exemplary process conditions that may be used to deposit a keeper layer of amorphous soft magnetic material in an MRAM fabrication process, according to one embodiment of the invention. [0035]
  • FIG. 6 is a magnetization loop for a 2000 Å CoZrTa film.[0036]
  • DETAILED DESCRIPTION OF THE EMBODIMENTS
  • The present invention will now be described in detail with reference to the drawings, which are provided as illustrative examples of the invention so as to enable those skilled in the art to practice the invention. The preferred embodiment of the soft magnetic shield and keeper and the method for forming the same are described in relation to a multi-layer MRAM fabrication procedure. However, it will be appreciated by those skilled in the art that the present invention is equally applicable to other types of fabrication procedures. [0037]
  • Generally, soft magnetic thin film materials can be classified in three main classes including: (1) crystalline metallic films such as Permalloy (NiFe alloys around the composition Ni[0038] 80Fe20), FeXN (where X may be a metal such as Ta, Al, Ti, etc.), and the like; (2) Oxidic metallic films such as Manganese Zinc Ferrite or Nickel Zinc Ferrite; and (3) amorphous metallic films such as CoNbZr, CoTaZr or CoPdZr. While prior art MRAM fabrication procedures have included the use of class (1) and (2) materials for shielding and keeper applications, none of the prior art have contemplated the use of class (3) materials.
  • The present invention provides MRAM devices that utilize amorphous, soft magnetic thin film materials (e.g., class (3) materials) for shielding and keeper applications, and a process for forming such devices. In the preferred embodiment, the family of amorphous metallic alloys of the form CoZrX, where X may be Nb, Ta, Pd and/or Rh for example, are used for integrated magnetic shielding and keeper layers in an MRAM device fabrication procedure. [0039]
  • FIGS. [0040] 1A-1H depict an exemplary embodiment of a process flow, which may be utilized for fabricating an MRAM apparatus, according to the present invention. FIG. 1A depicts a side sectional view of a conventional substrate 100, and a dielectric (e.g., SiO2 or other low k material) layer 102, which is deposited on top of substrate 100 in a conventional manner. In the first step of the process flow, a word or bit line trench 104 is formed (e.g., etched) into the dielectric layer 102 in a known manner.
  • FIG. 1B illustrates a second step in the process flow. In this second step, a [0041] keeper layer 106 is deposited on top of the dielectric layer 102. The keeper layer 106 is formed from an amorphous, soft magnetic material. Particularly, in the preferred embodiment, the keeper layer 106 is formed from an amorphous metallic alloy, such as CoZrX, where X may be Ta, Nb, Pd and/or Rh. Any suitable ratios of Co, Zr, Ta, Nb, Pd, and Rh may be used in the alloy, and those skilled in the art will appreciate how to select ratios for certain alloys to provide the amorphous and soft magnetic properties, and to ensure that the material best suits a particular application. For example, in one embodiment, the Co concentration should be in the range of approximately 80-90% to ensure a high saturation magnetization. Furthermore, the proportions of the elements may be adjusted to achieve a desired the magnetostriction constant λ of the material. One of ordinary skill in the art will appreciate how to make such adjustments. For example, K.Hayashi et al., J.Appl. Phys., Vol. 61, p. 2983 (1987) teach a variety of compositions in the ternary phase diagram, suitable for this application. The particular composition can be chosen based on specific requirements for crystallization temperature and saturation magnetization.
  • In one embodiment, the aspect ratio of the sidewall coverage in the [0042] trench 104 may be in the range of approximately 1:0.5 to 1:2. For example, in one embodiment, the thickness of the keeper 106 on the bottom of the trench 104 may be approximately 100 Å, and the thickness on the side of the trench may be approximately 50 Å. In the preferred embodiment, the thickness “d” of the keeper 106 may be in the range of 50 to 500 Å.
  • In one embodiment the [0043] keeper layer 106 may be formed or deposited by use of a Physical Vapor Deposition (PVD) or sputtering process, which may be performed in a conventional PVD cluster tool in the presence of a magnetic field. Other techniques that may be used include Ion Beam Deposition (IBD), evaporation, ionized PVD (I-PVD), ion-metal plasma (IMP), Cathodic Arc deposition, atomic layer deposition (ALD), Chemical Vapor Deposition (CVD) or Electroplating. However, PVD is preferred since it is well-established that PVD allows to deposit films with the appropriate magnetic properties. The application of a magnetic field during deposition leads to better-defined soft magnetic properties. Some examples of process variables that may be used in a PVD tool (with no collimation, physical collimation and natural collimation) to deposit a particular amorphous soft magnetic alloy (i.e., CoZrNb) are illustrated in table 400 of FIG. 4, and optimized responses for the process are shown in table 410 of FIG. 4.
  • In the step illustrated in FIG. 1B, a [0044] lining layer 108 may also be deposited on top of the keeper layer 106. In one embodiment, the lining layer 108 may comprise TaN. In other embodiments, the lining layer 108 may be deposited first (e.g., on top of the dielectric layer 102), followed by the keeper layer 106 (e.g., on top of the lining layer 108). The lining layer 108 may serve as a diffusion barrier and adhesion layer.
  • In the next step of the process flow, illustrated in FIG. 1C, a conductive material (e.g., Cu or Al) is deposited within the [0045] trench 104, thereby forming a current carrying line 110 (e.g., a word or bit line). In the preferred embodiment, the current carrying line 110 is formed by depositing conductive material over the entire surface of the device by use of a conventional electroplating process. Next, a chemical mechanical polish is performed over the surface of the device, effective to remove excess portions of the conductive material, keeper, and liner, thereby forming the structure shown in FIG. 1C. As shown in FIG. 1C, keeper 106 is formed or disposed generally around current carrying line 110 (e.g., in relative close proximity and/or adjacent to the bottom and side walls of the current carrying line 110). In other embodiments, keeper 106 may have a different shape, and in one example, keeper 106 may be adjacent only to the bottom of line 110.
  • In the next step of the process flow, illustrated in FIG. 1D, a tunnel-magneto-resistance (TMR) [0046] stack 112 is deposited across the surface of the device in a conventional manner. The TMR stack may include a plurality of layers 112 a-112 d. In one embodiment, layer 112 a may be an anti-ferromagnetic layer (e.g., 200 Å IrMn); layer 112 b may be a “pinned” layer (e.g., 25 Å CoFe/8 Å Ru/20 Å CoFe); layer 112 c may be a tunnel barrier (e.g., 15 Å Al 2O3), and layer 112 d may be a “free” layer (e.g., 10 Å CoFe/ 30 Å NiFe). Portions of the TMR stack 112 are then removed (e.g., etched) in a conventional manner (e.g., using an Ion Beam Etch (IBE)), effective to form the structure shown in FIG. 1E, wherein the remaining portion of the TMR stack 112 forms the bit region of an MRAM memory cell.
  • In the next step of the process flow, illustrated in FIG. 1F, an [0047] encapsulation layer 114, which may comprise a dielectric material (e.g., SiO2), is deposited over the entire surface of the device in a conventional manner. After the layer 114 is deposited, a chemical mechanical polish may be performed to provide the resulting structure illustrated in FIG. 1F.
  • In the next step of the process flow, illustrated in FIG. 1G, a conductive material (e.g., Cu or Al) is deposited over the surface of the device, and is subsequently etched, to form a current carrying line [0048] 116 (e.g., a word or bit line), which is disposed in a substantially perpendicular relationship with line 110. Line 116 is formed over bit region 112, which is located between line 110 and line 116. Line 116 may have generally the same shape as line 110 (e.g., line 116 may have a rectangular cross section).
  • In the next step of the process flow, illustrated in FIG. 1H, a [0049] top keeper layer 118 is deposited on top of the conductor 116, thereby forming MRAM device 120. The keeper layer 118 is formed from an amorphous, soft magnetic material, which may be substantially identical to the material that forms keeper layer 106. Particularly, in the preferred embodiment, the keeper layer 118 may be formed from an amorphous metallic alloy, such as CoZrX, where X may be Ta, Nb, Pd and/or Rh. The keeper layer 118 may also be formed by use of a PVD tool, in a process substantially similar to the process used to form keeper 106, including the application of a magnetic field during deposition. Keeper 118 is formed or disposed generally around current carrying line 116 (e.g., in relative close proximity to and/or adjacent to the top and side walls of the current carrying line 116). In other embodiments, keeper 118 may have a different shape, and in one example, keeper 118 may be adjacent only to the bottom of line 116. In the preferred embodiment, the thickness “d” of the keeper 118 may be in the range of 50 to 500 Å.
  • It should be appreciated that while a [0050] single MRAM device 120 is illustrated in FIGS. 1A-1H, the foregoing process may be used to create multiple MRAM devices 120.
  • The use of amorphous soft magnetic alloys in the forgoing fabrication process provides significant advantages over prior materials and processes. Particularly, the amorphous soft magnetic alloys have several unique advantages that support integration in a multi-layer (e.g., dual damascene Copper/SiO[0051] 2 or low-k) metallization process, including: (i) excellent thermal stability (e.g., crystallization temperature >450° C.), making the materials compatible with standard CMOS backend processing; (ii) significant permeability up to the write frequencies required in high speed memory devices (several GHz); and (iii) for some amorphous soft magnetic allows, such as CoZrTa, the possibility to eliminate or reduce the diffusion barrier layer.
  • In one embodiment of the present invention, one or more shielding layers may be formed around the MRAM device to provide shielding from external fields. FIG. 2 illustrates one non-limiting embodiment of an [0052] MRAM device 200 including top and bottom shielding layers 130, 134, respectively, which are formed from amorphous soft magnetic materials. As shown in FIG. 2, shielding layers 130, 134 are disposed in relative close proximity to and/or adjacent to the top and bottom of the MRAM device 200. Particularly, shielding layer 130 is disposed above current carrying line 116, and shielding layer 134 is disposed below current carrying line 116. MRAM device 200 includes many of the same elements as MRAM device 120, as indicated by those elements having identical reference numerals. MRAM device 200 may be formed by continuing the process flow from FIG. 1H, and depositing the top and bottom shielding layers on device 120 in any order. In the preferred embodiment, a dielectric layer 132 (e.g., SiO2) is deposited on top of keeper 118, and the top shielding layer 130 is deposited on top of dielectric layer 132. The bottom shielding layer 134 may be deposited directly below substrate 100.
  • The shielding layers [0053] 130, 134 may be formed by use of a Physical Vapor Deposition (PVD) or sputtering process, which may be performed in a conventional PVD cluster tool in the presence of a magnetic field. In the preferred embodiment, the thickness “d” of the shielding layers may be in the range of 0.1 μm to 10 μm. In one embodiment, the thickness “d” of the shielding layers is approximately 1 μm. One example of process conditions that may be used in a known PVD tool to deposit a particular amorphous soft magnetic alloy (i.e., Co91.5Zr4Ta4.5) are illustrated in table 500 of FIG. 5.
  • The amorphous soft magnetic shielding layers [0054] 130, 134 will prevent stray flux from reaching and/or affecting the bit region 112 of the MRAM cell.
  • In another embodiment of the present invention, one or more shielding layers may be formed between MRAM cells at different levels of a multilevel MRAM device. FIG. 3 illustrates one non-limiting embodiment of a [0055] multilevel MRAM device 300 including a top level 120 a and a bottom level 120 b, which are separated by a shielding layer 140, which is formed from an amorphous soft magnetic material. MRAM device 300 includes many of the same elements as MRAM device 120, as indicated by those elements having identical reference numerals with the addition of an “a” or “b” character to differentiate between top level device 120 a and bottom level device 120 b. MRAM devices 120 a, 120 b may be formed in a substantially similar manner as MRAM device 120. In the preferred embodiment, bottom level device 120 b is formed first. After the bottom level device 120 b is formed, a dielectric layer 142 (e.g., SiO2) is deposited on top of keeper 118 b. The shielding layer 140 is deposited on top of dielectric layer 142.
  • The [0056] shielding layer 140 may be formed by use of a Physical Vapor Deposition (PVD) or sputtering process, which may be performed in a conventional PVD cluster tool in the presence of a magnetic field. In the preferred embodiment, the thickness of the shielding layer 140 may be in the range of 0.1 μm to 10 μm. In one embodiment, the thickness “d” of the shielding layer 140 is approximately 1 μm. The process conditions that may be used in a PVD tool to deposit the shielding layer 140 may be substantially identical to those used to deposit shielding layers 130, 134.
  • After shielding [0057] layer 140 is formed, a dielectric layer 144 (e.g., SiO2) may be deposited on top of layer 140. Top level device 120 a may then be formed on top of dielectric layer 144. The soft magnetic shielding layer(s) 140 will substantially prevent all magnetic fields generated during the writing of one level from affecting the state of the other level(s), thereby avoiding erroneous reading and writing.
  • It has been shown that amorphous soft magnetic films, such as CoZrTa films, deposited by conventional Physical Vapor Deposition (PVD) could be integrated in a standard multilevel metallization flow, without loss of permeability. For example, CoZrTa films have been found to have a high permeability (e.g., μ˜1000) up to the GHz frequency range. Since the typical write pulses of an MRAM cell is on the order of 2 ns, this type of soft magnetic layer will act as such for this kind of pulse width. [0058]
  • It has further been found that such films can be made by conventional DC-magnetron Physical Vapor Deposition (PVD) in the presence of an external magnetic field. For example, from a Co[0059] 91.5Zr4Ta4.5 target at 3500 W power density, 5 mTorr of Ar pressure and 5 Amperes of current in the electromagnet gave a deposition rate of 36 Å/s, sufficient for industrial application in a high throughput manufacturing environment. These films are found to be amorphous and display excellent soft magnetic properties, as illustrated by the magnetization loop of FIG. 6. Particularly, FIG. 6 illustrates a magnetization loop for a 2000 Å CoZrTa film.
  • Hence, the use of amorphous soft magnetic materials for shielding and keeper applications in MRAM devices provides significant advantages over class (1) and class (2) materials. For example, the amorphous soft magnetic materials display a much higher crystallization temperature and are thus better suited for a multi-layer MRAM fabrication process. The amorphous soft magnetic materials also have significant permeability up to the write frequencies required in high speed memory devices (several GHz). Moreover, some amorphous soft magnetic alloys, such as CoZrTa, allow for the elimination or reduction of a diffusion barrier layer. [0060]
  • It should be understood that the inventions described herein are provided by way of example only and that numerous changes, alterations, modifications, and substitutions may be made without departing from the spirit and scope of the inventions as delineated within the following claims. [0061]

Claims (36)

What is claimed is:
1) A keeper for an MRAM device including a bit region and a current carrying line which magnetically interacts with the bit region, the keeper comprising:
an amorphous soft magnetic material which is disposed generally around the current carrying line.
2) The keeper of claim 1 wherein the current carrying line includes a bottom and a pair of side surfaces, and wherein the material is adjacent to the bottom and pair of side surfaces.
3) The keeper of claim 2 wherein the material on the bottom and pair of side surfaces has an aspect ratio in the range of approximately 1:0.5 to 1:2.
4) The keeper of claim 1 wherein the current carrying line includes a top surface and a pair of side surfaces, and wherein the material is adjacent to the top and pair of side surfaces.
5) The keeper of claim 1 wherein the amorphous soft magnetic material is an amorphous metallic alloy of the form CoZrX, where X is selected from the group consisting of Ta, Nb, Pd and Rh.
6) The keeper of claim 5 wherein the amorphous soft magnetic material has a thickness in the range of approximately 50 Å to 500 Å.
7) The keeper of claim 1 further comprising a lining layer disposed between the amorphous soft magnetic material and the current carrying line.
8) A shielding structure for an MRAM device having a bit region and a current carrying line which magnetically interacts with the bit region, the shielding structure comprising:
an amorphous soft magnetic material which is disposed adjacent to the MRAM device and which is effective to block external magnetic fields from affecting the bit region of the MRAM device.
9) The shielding layer of claim 8 wherein said amorphous soft magnetic material comprises a first layer which is disposed below the bit region and current carrying line, and a second layer which is disposed above the bit region and current carrying line.
10) The shielding layer of claim 8 wherein the amorphous soft magnetic material is an amorphous metallic alloy of the form CoZrX, where λ may be selected from the group consisting of Ta, Nb, Pd and Rh.
11) The shielding layer of claim 10 wherein the amorphous soft magnetic material has a thickness in the range of approximately 0.1 μm to 10 μm.
12) A method of fabricating a keeper for an MRAM device having a bit region and a current carrying line, the method comprising the steps of:
providing an amorphous soft magnetic material; and
forming the keeper from the amorphous soft magnetic material.
13) The method of claim 12 wherein the amorphous soft magnetic material is an amorphous metallic alloy of the form CoZrX, where X is selected from the group consisting of Ta, Nb, Pd and Rh.
14) The method of claim 12 wherein the step of forming the keeper includes the following steps:
providing a substrate;
depositing a dielectric layer on the substrate;
forming a trench in the dielectric layer for forming a current carrying line;
depositing the amorphous soft magnetic material in the trench; and
depositing a conductor into the trench, thereby forming the current carrying line, wherein the amorphous soft magnetic material forms a keeper around the current carrying line.
15) The method of claim 14 wherein the amorphous soft magnetic material is deposited in the presence of an external magnetic field.
16) The method of claim 14 wherein the amorphous soft magnetic material is deposited by use of a PVD process.
17) The method of claim 12 wherein the step of forming the keeper includes the following steps:
forming the bit region from a TMR stack;
encapsulating the bit region with a dielectric material;
forming a current carrying line over the bit region; and
depositing the amorphous soft magnetic material over the current carrying line, thereby forming a keeper around the current carrying line.
18) The method of claim 17 wherein the amorphous soft magnetic material is deposited in the presence of an external magnetic field.
19) The method of claim 17 wherein the amorphous soft magnetic material is deposited by use of a PVD process.
20) A method of fabricating a shielding structure for an MRAM device, the method comprising the steps of:
providing an amorphous soft magnetic material; and
forming the shielding structure from the amorphous soft magnetic material.
21) The method of claim 20 wherein the amorphous soft magnetic material is an amorphous metallic alloy of the form CoZrX, where X is selected from the group consisting of Ta, Nb, Pd and Rh.
22) The method of claim 20 wherein the step of forming the shielding structure includes the following step:
depositing a first layer of the amorphous soft magnetic material adjacent to the MRAM device.
23) The method of claim 22 wherein the step of forming the shielding structure further includes the following step:
depositing a second layer of the amorphous soft magnetic material adjacent to the MRAM device, wherein the first layer is disposed below the MRAM device and the second layer is disposed above the MRAM device.
24) The method of claim 23 wherein the amorphous soft magnetic material is deposited in the presence of an external magnetic field.
25) The method of claim 24 wherein the amorphous soft magnetic material is deposited by use of a PVD process.
26) The method of claim 20 wherein the MRAM device includes a first level of cells and a second level of cells, and wherein the step of forming the shielding structure includes:
forming a layer of amorphous soft magnetic material between the first and second levels of cells.
27) The method of claim 26 wherein the step of forming the a layer of the amorphous soft magnetic material between the first and second levels of cells includes:
forming the first level of cells;
depositing a layer of amorphous soft magnetic material on the first level of cells; and
forming the second level of cells above the layer of amorphous soft magnetic material.
28) The method of claim 27 wherein the layer of amorphous soft magnetic material is deposited in the presence of a magnetic field.
29) The method of claim 28 wherein the layer of amorphous soft magnetic material is deposited by use of a PVD process.
30) A method of fabricating an MRAM device comprising the steps of:
a) providing a substrate;
b) depositing a dielectric layer on the substrate;
c) forming a trench in the dielectric layer for forming a first current carrying line;
d) depositing an amorphous soft magnetic material in the trench;
e) depositing a conductor into the trench, thereby forming the first current carrying line, wherein the amorphous soft magnetic material forms a first keeper around the first current carrying line;
f) forming a bit region over the current carrying line;
g) forming a second current carrying line above the bit region; and
h) depositing an amorphous soft magnetic material above the second current carrying line, thereby forming a second keeper around the second current carrying line.
31) The method of claim 30 further comprising the step of depositing a liner layer in the trench.
32) The method of claim 31 wherein the step of depositing a liner layer in the trench is performed before step d).
33) The method of claim 31 wherein the step of depositing a liner layer in the trench is performed after step d).
34) The method of claim 30 wherein the amorphous soft magnetic material is an amorphous metallic alloy of the form CoZrX, where X is selected from the group consisting of Ta, Nb, Pd and Rh.
35) The method of claim 30 further comprising the step of:
forming at least one shielding layer of amorphous soft magnetic material adjacent to the MRAM device for shielding the bit region from external magnetic fields.
36) The method of claim 30 further comprising the steps of:
i) forming a shielding layer of amorphous soft magnetic material above the MRAM device; and
j) forming a second level MRAM device above the shielding layer, the shielding layer being effective to substantially prevent magnetic fields from being transferred between the MRAM device and the second level MRAM device.
US10/222,089 2002-08-14 2002-08-14 Amorphous soft magnetic shielding and keeper for MRAM devices Abandoned US20040032010A1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US10/222,089 US20040032010A1 (en) 2002-08-14 2002-08-14 Amorphous soft magnetic shielding and keeper for MRAM devices
US10/943,510 US7405085B2 (en) 2002-08-14 2004-09-15 Amorphous soft magnetic shielding and keeper for MRAM devices
US12/174,590 US20090050992A1 (en) 2002-08-14 2008-07-16 Amorphous soft magnetic shielding and keeper for mram devices

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/222,089 US20040032010A1 (en) 2002-08-14 2002-08-14 Amorphous soft magnetic shielding and keeper for MRAM devices

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/943,510 Continuation US7405085B2 (en) 2002-08-14 2004-09-15 Amorphous soft magnetic shielding and keeper for MRAM devices

Publications (1)

Publication Number Publication Date
US20040032010A1 true US20040032010A1 (en) 2004-02-19

Family

ID=31714874

Family Applications (3)

Application Number Title Priority Date Filing Date
US10/222,089 Abandoned US20040032010A1 (en) 2002-08-14 2002-08-14 Amorphous soft magnetic shielding and keeper for MRAM devices
US10/943,510 Expired - Fee Related US7405085B2 (en) 2002-08-14 2004-09-15 Amorphous soft magnetic shielding and keeper for MRAM devices
US12/174,590 Abandoned US20090050992A1 (en) 2002-08-14 2008-07-16 Amorphous soft magnetic shielding and keeper for mram devices

Family Applications After (2)

Application Number Title Priority Date Filing Date
US10/943,510 Expired - Fee Related US7405085B2 (en) 2002-08-14 2004-09-15 Amorphous soft magnetic shielding and keeper for MRAM devices
US12/174,590 Abandoned US20090050992A1 (en) 2002-08-14 2008-07-16 Amorphous soft magnetic shielding and keeper for mram devices

Country Status (1)

Country Link
US (3) US20040032010A1 (en)

Cited By (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040037109A1 (en) * 2002-08-21 2004-02-26 Witcraft William F. Method for building a magnetic keeper or flux concentrator used for writing magnetic bits on a MRAM device
US20040201919A1 (en) * 2002-08-07 2004-10-14 Micron Technology, Inc. Magnetoresistive memory and method of manufacturing the same
US20040207086A1 (en) * 2003-04-17 2004-10-21 Rainer Leuschner Magnetically lined conductors
US20050051818A1 (en) * 2003-09-05 2005-03-10 Tuttle Mark E. Integrated circuit structure formed by damascene process
US20050068806A1 (en) * 2003-08-29 2005-03-31 Hurst Allan T. Double density MRAM with planar processing
US20050117431A1 (en) * 2003-10-29 2005-06-02 Kazumasa Hasegawa Crosspoint-type ferroelectric memory
US20060019487A1 (en) * 2004-07-26 2006-01-26 Rainer Leuschner Ferromagnetic liner for conductive lines of magnetic memory cells and methods of manufacturing thereof
US20060022286A1 (en) * 2004-07-30 2006-02-02 Rainer Leuschner Ferromagnetic liner for conductive lines of magnetic memory cells
US20060179490A1 (en) * 2002-12-18 2006-08-10 Koninklijke Philips Eletronics N.V. Method and device for protection of an mram device against tampering
US20060229683A1 (en) * 2005-03-25 2006-10-12 Taiwan Semiconductor Manufacturing Co. Method and system for magnetic shielding in semiconductor integrated circuit
US20080122047A1 (en) * 2006-10-13 2008-05-29 Tessera, Inc. Collective and synergistic MRAM shields
US20100146641A1 (en) * 2003-02-20 2010-06-10 Nxp B.V. Method and device for protection of an mram device against tampering
US8405172B2 (en) 2010-03-31 2013-03-26 Renesas Electronics Corporation Semiconductor device and semiconductor device assembly
US8811072B2 (en) 2012-03-13 2014-08-19 Honeywell International Inc. Magnetoresistive random access memory (MRAM) package including a multilayer magnetic security structure
US8854870B2 (en) 2012-03-13 2014-10-07 Honeywell International Inc. Magnetoresistive random access memory (MRAM) die including an integrated magnetic security structure
US20160190432A1 (en) * 2014-12-30 2016-06-30 Globalfoundries Singapore Pte. Ltd. Dual encapsulation integration scheme for fabricating integrated circuits with magnetic random access memory structures
US9607950B2 (en) 2014-02-05 2017-03-28 Samsung Electronics Co., Ltd. Package substrate and semiconductor package including the same
CN107922109A (en) * 2015-08-11 2018-04-17 东芝存储器株式会社 Magnetic shielding trays, magnetic shielding covers, and magnetic memory products shielding external magnetic fields
US11018093B2 (en) * 2018-01-23 2021-05-25 Globalfoundries Singapore Pte. Ltd. Magnetic shielding of STT-MRAM in multichip packaging and method of manufacturing the same

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP5072012B2 (en) * 2005-11-14 2012-11-14 ルネサスエレクトロニクス株式会社 Manufacturing method of semiconductor device
US7977758B2 (en) * 2007-06-20 2011-07-12 Georgia Tech Research Corporation Ferroelectrics and ferromagnetics for noise isolation in integrated circuits, packaging, and system architectures
JP2012109307A (en) 2010-11-15 2012-06-07 Renesas Electronics Corp Semiconductor device, and method of manufacturing semiconductor device
US8415775B2 (en) 2010-11-23 2013-04-09 Honeywell International Inc. Magnetic shielding for multi-chip module packaging
US8686522B2 (en) * 2011-10-13 2014-04-01 International Business Machines Corporation Semiconductor trench inductors and transformers
US9985199B1 (en) 2017-03-15 2018-05-29 International Business Machines Corporation Prevention of switching of spins in magnetic tunnel junctions by on-chip parasitic magnetic shield
JP2020047703A (en) 2018-09-18 2020-03-26 キオクシア株式会社 Magnetic storage device

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6413788B1 (en) * 2001-02-28 2002-07-02 Micron Technology, Inc. Keepers for MRAM electrodes
US6525957B1 (en) * 2001-12-21 2003-02-25 Motorola, Inc. Magnetic memory cell having magnetic flux wrapping around a bit line and method of manufacturing thereof

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS59193235A (en) * 1983-04-15 1984-11-01 Hitachi Ltd Composite magnetic head

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6413788B1 (en) * 2001-02-28 2002-07-02 Micron Technology, Inc. Keepers for MRAM electrodes
US6417561B1 (en) * 2001-02-28 2002-07-09 Micron Technology, Inc. Keepers for MRAM electrodes
US6525957B1 (en) * 2001-12-21 2003-02-25 Motorola, Inc. Magnetic memory cell having magnetic flux wrapping around a bit line and method of manufacturing thereof

Cited By (44)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7129534B2 (en) 2002-08-07 2006-10-31 Micron Technology, Inc. Magneto-resistive memory and method of manufacturing the same
US20040201919A1 (en) * 2002-08-07 2004-10-14 Micron Technology, Inc. Magnetoresistive memory and method of manufacturing the same
US7145798B2 (en) 2002-08-21 2006-12-05 Micron Technology, Inc. Methods for fabricating a magnetic keeper for a memory device
US20060067113A1 (en) * 2002-08-21 2006-03-30 Micron Technology, Inc. Methods for fabricating a magnetic keeper for a memory device
US6914805B2 (en) * 2002-08-21 2005-07-05 Micron Technology, Inc. Method for building a magnetic keeper or flux concentrator used for writing magnetic bits on a MRAM device
US20040037109A1 (en) * 2002-08-21 2004-02-26 Witcraft William F. Method for building a magnetic keeper or flux concentrator used for writing magnetic bits on a MRAM device
US7712147B2 (en) * 2002-12-18 2010-05-04 Nxp B.V. Method and device for protection of an mram device against tampering
US20060179490A1 (en) * 2002-12-18 2006-08-10 Koninklijke Philips Eletronics N.V. Method and device for protection of an mram device against tampering
US20100146641A1 (en) * 2003-02-20 2010-06-10 Nxp B.V. Method and device for protection of an mram device against tampering
US8261367B2 (en) * 2003-02-20 2012-09-04 Crocus Technology, Inc. Method and device for protection of an MRAM device against tampering
US7170173B2 (en) * 2003-04-17 2007-01-30 Infineon Technologies Aktiengesellschaft Magnetically lined conductors
US20040207086A1 (en) * 2003-04-17 2004-10-21 Rainer Leuschner Magnetically lined conductors
US7459739B2 (en) * 2003-08-29 2008-12-02 Micron Technology, Inc. Double density MRAM with planar processing
US20060183251A1 (en) * 2003-08-29 2006-08-17 Hurst Allan T Double density MRAM with planar processing
US7821048B2 (en) * 2003-08-29 2010-10-26 Micron Technology, Inc. Double density MRAM with planar processing
US7020004B1 (en) * 2003-08-29 2006-03-28 Micron Technology, Inc. Double density MRAM with planar processing
US7029926B2 (en) 2003-08-29 2006-04-18 Micron Technology, Inc. Double density MRAM with planar processing
US20050068806A1 (en) * 2003-08-29 2005-03-31 Hurst Allan T. Double density MRAM with planar processing
US20090073757A1 (en) * 2003-08-29 2009-03-19 Micron Technology, Inc. Double density mram with planar processing
US7078239B2 (en) 2003-09-05 2006-07-18 Micron Technology, Inc. Integrated circuit structure formed by damascene process
US20050051818A1 (en) * 2003-09-05 2005-03-10 Tuttle Mark E. Integrated circuit structure formed by damascene process
US20050270830A1 (en) * 2003-09-05 2005-12-08 Micron Technology, Inc. Integrated circuit structure formed by damascene process
US7184293B2 (en) * 2003-10-29 2007-02-27 Seiko Epson Corporation Crosspoint-type ferroelectric memory
US20050117431A1 (en) * 2003-10-29 2005-06-02 Kazumasa Hasegawa Crosspoint-type ferroelectric memory
DE102005034665B9 (en) * 2004-07-26 2012-09-06 International Business Machines Corp. Method for producing a conductor track of a resistive memory device
DE102005034665B4 (en) * 2004-07-26 2011-04-14 International Business Machines Corp. Method for producing a conductor track of a resistive memory device
US7344896B2 (en) 2004-07-26 2008-03-18 Infineon Technologies Ag Ferromagnetic liner for conductive lines of magnetic memory cells and methods of manufacturing thereof
US20060019487A1 (en) * 2004-07-26 2006-01-26 Rainer Leuschner Ferromagnetic liner for conductive lines of magnetic memory cells and methods of manufacturing thereof
US20070105241A1 (en) * 2004-07-30 2007-05-10 Rainer Leuschner Ferromagnetic liner for conductive lines of magnetic memory cells
US7259025B2 (en) 2004-07-30 2007-08-21 Infineon Technologies Ag Ferromagnetic liner for conductive lines of magnetic memory cells
US20060022286A1 (en) * 2004-07-30 2006-02-02 Rainer Leuschner Ferromagnetic liner for conductive lines of magnetic memory cells
US20060229683A1 (en) * 2005-03-25 2006-10-12 Taiwan Semiconductor Manufacturing Co. Method and system for magnetic shielding in semiconductor integrated circuit
US7545662B2 (en) * 2005-03-25 2009-06-09 Taiwan Semiconductor Manufacturing Co., Ltd. Method and system for magnetic shielding in semiconductor integrated circuit
US20080122047A1 (en) * 2006-10-13 2008-05-29 Tessera, Inc. Collective and synergistic MRAM shields
US8269319B2 (en) * 2006-10-13 2012-09-18 Tessera, Inc. Collective and synergistic MRAM shields
US8405172B2 (en) 2010-03-31 2013-03-26 Renesas Electronics Corporation Semiconductor device and semiconductor device assembly
US8811072B2 (en) 2012-03-13 2014-08-19 Honeywell International Inc. Magnetoresistive random access memory (MRAM) package including a multilayer magnetic security structure
US8854870B2 (en) 2012-03-13 2014-10-07 Honeywell International Inc. Magnetoresistive random access memory (MRAM) die including an integrated magnetic security structure
US9607950B2 (en) 2014-02-05 2017-03-28 Samsung Electronics Co., Ltd. Package substrate and semiconductor package including the same
US20160190432A1 (en) * 2014-12-30 2016-06-30 Globalfoundries Singapore Pte. Ltd. Dual encapsulation integration scheme for fabricating integrated circuits with magnetic random access memory structures
US9564575B2 (en) * 2014-12-30 2017-02-07 Globalfoundries Singapore Pte. Ltd. Dual encapsulation integration scheme for fabricating integrated circuits with magnetic random access memory structures
CN107922109A (en) * 2015-08-11 2018-04-17 东芝存储器株式会社 Magnetic shielding trays, magnetic shielding covers, and magnetic memory products shielding external magnetic fields
US10562658B2 (en) * 2015-08-11 2020-02-18 Toshiba Memory Corporation Magnetic shield tray, magnetic shield wrapper and magnetic memory product shielded from external magnetic field
US11018093B2 (en) * 2018-01-23 2021-05-25 Globalfoundries Singapore Pte. Ltd. Magnetic shielding of STT-MRAM in multichip packaging and method of manufacturing the same

Also Published As

Publication number Publication date
US20050045998A1 (en) 2005-03-03
US7405085B2 (en) 2008-07-29
US20090050992A1 (en) 2009-02-26

Similar Documents

Publication Publication Date Title
US20090050992A1 (en) Amorphous soft magnetic shielding and keeper for mram devices
US12249450B2 (en) Perpendicularly magnetized ferromagnetic layers having an oxide interface allowing for improved control of oxidation
US12082509B2 (en) Dual magnetic tunnel junction (DMTJ) stack design
US11683994B2 (en) Magnetic element with perpendicular magnetic anisotropy (PMA) and improved coercivity field (Hc)/switching current ratio
US11495738B2 (en) Dual magnetic tunnel junction devices for magnetic random access memory (MRAM)
CN114600263B (en) Modified dual magnetic tunnel junction structure suitable for BEOL integration
US7344896B2 (en) Ferromagnetic liner for conductive lines of magnetic memory cells and methods of manufacturing thereof
US10833254B2 (en) Engineered barrier layer interface for high speed spin-transfer torque magnetic random access memory
US6638774B2 (en) Method of making resistive memory elements with reduced roughness
CN101154707A (en) Magnetoresistance effect device and magnetic random access memory using it
CN110911550B (en) Magnetic memory device, manufacturing method thereof, and substrate processing equipment
JP2019047118A (en) Spin current magnetization reversal element, magnetoresistive effect element, magnetic memory, and magnetic device
WO2021156690A1 (en) Mtj stack containing top magnetic pinned layer having strong perpendicular magnetic anisotropy
US20210273155A1 (en) Mtj stack with self-ordering top magnetic free layer with tetragonal crystalline symmetry
US8786038B2 (en) Semiconductor storage device and method of manufacturing the same
JP2019047119A (en) Magnetoresistive effect element, magnetic memory, and magnetic device
CN112599661A (en) Magnetic memory device including magnetic tunnel junction
US11972785B2 (en) MRAM structure with enhanced magnetics using seed engineering
US11501810B2 (en) Amorphous spin diffusion layer for modified double magnetic tunnel junction structure
EP4434308B1 (en) Mram structure with enhanced magnetics using seed engineering and method of production
CN118383095A (en) Paramagnetic hexagonal metal coupling spacer
CN113328035A (en) Semiconductor structure and forming method thereof

Legal Events

Date Code Title Description
AS Assignment

Owner name: VEECO INSTRUMENTS, INC., NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KOOLS, JACQUES CONSTANT STEFAN;MAO, MING;SCHNEIDER, THOMAS;AND OTHERS;REEL/FRAME:013274/0037;SIGNING DATES FROM 20020724 TO 20020813

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION