US20020096765A1 - Electroless ni/pd/au metallization structure for copper interconnect substrate and method therefor - Google Patents
Electroless ni/pd/au metallization structure for copper interconnect substrate and method therefor Download PDFInfo
- Publication number
- US20020096765A1 US20020096765A1 US09/766,798 US76679801A US2002096765A1 US 20020096765 A1 US20020096765 A1 US 20020096765A1 US 76679801 A US76679801 A US 76679801A US 2002096765 A1 US2002096765 A1 US 2002096765A1
- Authority
- US
- United States
- Prior art keywords
- patterned layer
- integrated circuit
- nickel
- gold
- micrometers
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 42
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 title claims abstract description 31
- 229910052802 copper Inorganic materials 0.000 title claims abstract description 31
- 239000010949 copper Substances 0.000 title claims abstract description 31
- 238000001465 metallisation Methods 0.000 title abstract description 9
- 239000000758 substrate Substances 0.000 title description 6
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 claims abstract description 106
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 claims abstract description 77
- 229910052759 nickel Inorganic materials 0.000 claims abstract description 52
- 239000010931 gold Substances 0.000 claims abstract description 39
- 229910052763 palladium Inorganic materials 0.000 claims abstract description 39
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 claims abstract description 37
- 229910052737 gold Inorganic materials 0.000 claims abstract description 37
- 230000008569 process Effects 0.000 claims abstract description 34
- 229910000679 solder Inorganic materials 0.000 claims abstract description 20
- 238000007772 electroless plating Methods 0.000 claims abstract description 15
- 229910052782 aluminium Inorganic materials 0.000 claims abstract description 7
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims abstract description 7
- 229910052751 metal Inorganic materials 0.000 claims description 38
- 239000002184 metal Substances 0.000 claims description 38
- 239000004065 semiconductor Substances 0.000 claims description 38
- 238000010438 heat treatment Methods 0.000 claims description 7
- 230000004888 barrier function Effects 0.000 abstract description 4
- 238000009792 diffusion process Methods 0.000 abstract description 4
- 235000012431 wafers Nutrition 0.000 description 38
- 238000007747 plating Methods 0.000 description 17
- 230000003993 interaction Effects 0.000 description 4
- 238000002161 passivation Methods 0.000 description 4
- 238000005382 thermal cycling Methods 0.000 description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- 238000004806 packaging method and process Methods 0.000 description 3
- 150000002940 palladium Chemical class 0.000 description 3
- 229910052710 silicon Inorganic materials 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- 239000004020 conductor Substances 0.000 description 2
- 230000008878 coupling Effects 0.000 description 2
- 238000010168 coupling process Methods 0.000 description 2
- 238000005859 coupling reaction Methods 0.000 description 2
- 238000005137 deposition process Methods 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 239000000463 material Substances 0.000 description 2
- 238000012360 testing method Methods 0.000 description 2
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- 238000000637 aluminium metallisation Methods 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000001351 cycling effect Effects 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 150000002343 gold Chemical class 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 150000002815 nickel Chemical class 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 239000000523 sample Substances 0.000 description 1
- 239000010936 titanium Substances 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
- H01L21/288—Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/11—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/0502—Disposition
- H01L2224/05022—Disposition the internal layer being at least partially embedded in the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/0502—Disposition
- H01L2224/05026—Disposition the internal layer being disposed in a recess of the surface
- H01L2224/05027—Disposition the internal layer being disposed in a recess of the surface the internal layer extending out of an opening
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/05124—Aluminium [Al] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05571—Disposition the external layer being disposed in a recess of the surface
- H01L2224/05572—Disposition the external layer being disposed in a recess of the surface the external layer extending out of an opening
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/061—Disposition
- H01L2224/0612—Layout
- H01L2224/0613—Square or rectangular array
- H01L2224/06131—Square or rectangular array being uniform, i.e. having a uniform pitch across the array
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13144—Gold [Au] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13155—Nickel [Ni] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45144—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00013—Fully indexed content
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01022—Titanium [Ti]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01046—Palladium [Pd]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1306—Field-effect transistor [FET]
- H01L2924/13091—Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
Definitions
- Such integrated circuits typically have a series of electrical connection pads by which the integrated circuit can be electrically joined with other external circuitry.
- wire bonds have long been used to electrically couple the connection pads of an integrated circuit to the leads of a package, or to a supporting substrate.
- Solder bumps are also a cost-effective, and convenient, method of electrically coupling integrated circuits to supporting substrates within an electronics system; such solder bumps are often formed on integrated circuit wafers of the type that are used in providing so-called flip chip integrated circuit packages and/or chip scale packages.
- integrated circuit die must be thermal cycled either at the wafer level (i.e., prior to scribing the die), or at the individual die level (after the wafer is scribed and the die are “broken” apart from the wafer), before the integrated circuit is finally assembled.
- thermal cycling steps could include wire bonding, die attachment, and wafer-level burn-in used to detect marginal Ics.
- thermal cycling is conducted in order to eliminate defects within, and improve the performance of, transistors and other devices formed within such integrated circuits, as by releasing trapped charges from the semiconductor devices (FETs, etc.) that are part of the integrated circuits.
- the heating associated with such thermal cycling tends to cause the nickel material to diffuse outwardly into the gold wire or solder bump, and such outward diffusion weakens the joint between the gold wire bond, or the solder bump, and the integrated circuit connection pad.
- integrated circuits are typically fabricated from semiconductor wafers in which a relatively large number of such identical integrated circuits are fabricated at once. Once the wafer level processing of such semiconductor wafers is complete, the wafers are scribed and broken along the scribe lines to form individual integrated circuit die. Clearly, it is an advantage to perform required processes at the wafer level, rather than at the individual circuit die level, as costs are thereby minimized.
- Another object of the present invention is to provide such an integrated circuit structure using known metal deposition processes in a simple and inexpensive manner.
- Still another object of the present invention is to provide such an integrated circuit structure which is compatible with gold wire bonds, solder bumps, and other common circuit connection methods.
- a further object of the present invention is to provide such an integrated circuit structure capable of permitting relatively tight spacings between adjacent connection pads without compromising the reliability of the integrated circuit.
- Yet another object of the present invention is to provide a process for forming connection pads on a plurality of integrated circuit die formed in semiconductor wafer, wherein the process is compatible with copper interconnect metallization while facilitating the use of gold wire bonds, solder bumps, and other common methods for electrically interconnecting the electrodes of an integrated circuit to a supporting substrate or packaging.
- the present invention relates to an integrated circuit structure that includes a semiconductor wafer having a number of integrated circuit die formed therein, each having a series of semiconductor devices formed therein upon one surface of the semiconductor wafer.
- a patterned layer of interconnect metal preferably formed of copper, is formed upon the upper surface of the semiconductor wafer for electrically interconnecting the various semiconductor devices formed within each such die.
- the patterned interconnect metal layer includes connection pads for making electrical connection to external circuitry.
- a patterned layer of nickel is plated, preferably by an electroless plating process, over each connection pad for mechanically and electrically bonding to the interconnect metal forming such connection pad.
- a patterned layer of palladium is then plated, preferably by an electroless plating process, over the previously-applied layer of nickel above each connection pad for preventing the nickel from out-diffusing during subsequent thermal cycling to a patterned gold layer that is applied over the palladium layer.
- the patterned layer of gold is plated, again preferably by an electroless plating process, over the patterned layer of palladium above each connection pad to facilitate the joinder of such connection pad with a connection element, such as a gold wire bond, solder bump, or the like.
- the intermediate palladium layer acts as a diffusion barrier, and prevents the underlying nickel from diffusing into the uppermost gold layer.
- connection pads can be formed relatively close to each other without jeopardizing the reliability of the resulting integrated circuits.
- integrated circuit structures made in this manner permit two adjacent connection pads to be disposed within 5 micrometers, or less, of each other.
- the Ni/Pd/Au metallization stack may have a nickel layer thickness ranging between 0.5 micrometers and 20 micrometers; a palladium thickness ranging between 0.1 micrometers and 5 micrometers; and a gold layer thickness ranging between 0.03 micrometers and 2 micrometers.
- Another aspect of the present invention relates to the process for forming such integrated circuit structure, and more particularly, to the process for forming the connection pads on the integrated circuit die during wafer level processing.
- the process includes the step of forming the patterned layer of interconnect metal upon a surface of the semiconductor wafer for electrically interconnecting the various semiconductor devices formed within each such integrated circuit die, as well as forming connection pads for making electrical connection to circuitry external to the semiconductor wafer.
- the process includes the step of forming a patterned layer of nickel by electroless plating over each connection pad for mechanically and electrically bonding to the interconnect metal at each such connection pad.
- the process forms a patterned layer of palladium by electroless plating over the patterned layer of nickel above each connection pad for preventing the nickel from out-diffusing through the palladium during subsequent heating cycles.
- this palladium layer is plated directly onto the nickel layer without any intervening layer.
- a patterned layer of gold is then formed by electroless plating over the patterned layer of palladium above each connection pad to facilitate the joinder of such connection pad with a connection element, such as a solder bump or wire bond.
- This process permits connection pads to be disposed relatively closely to each other, e.g., within 5 micrometers of each other.
- the process may further include a thermal cycle heating step without causing the nickel layer to out-diffuse into the gold layer.
- FIG. 1 is an a cross-sectional schematic view of a triple layer Ni/Pd/Au metal stack formed upon a copper metal interconnect layer on a bond pad of an integrated circuit, along with a gold bump secured thereto, in accordance with the present invention.
- FIG. 2 is a partial top view of a semiconductor wafer illustrating identical integrated circuits formed upon such wafer, and further showing a series of connection pads formed upon each such integrated circuit.
- FIG. 1 shows a cross-sectional view of an integrated circuit structure formed in accordance with the present invention.
- Semiconductor wafer 10 (the complete thickness of which is not visible in FIG. 1) is preferably a silicon wafer having an upper surface 11 .
- Region 26 designates a copper interconnect metal region forming a connection pad; while connection pad 26 is shown as being made of copper, the interconnect metal could also be aluminum.
- Region 26 is surrounded by intermetal dielectric layer 15 which insulates interconnect metal conductors (like copper connection pad 26 ) from each other.
- a silicon passivation layer 13 is formed above the upper surface 12 of intermetal dielectric layer 15 ; as shown, a via or window is formed through silicon passivation layer 13 above copper connection pad 26 .
- semiconductor wafer 10 includes a number of identical integrated circuit die formed thereupon, including integrated circuit die 14 , 16 , 18 , 20 , 22 , and 24 .
- integrated circuit die 14 , 16 , 18 , 20 , 22 , and 24 Each of these integrated circuit die have a series of semiconductor devices, such as MOS transistors (not shown), formed therein upon the surface 12 of semiconductor wafer 10 to form logic switches or other circuit components of an electronic circuit.
- Each such semiconductor device has two or more electrodes, or terminals (not shown), that need to be electrically interconnected with another circuit element, such as a power supply conductor, or perhaps the output terminal of a previous switch.
- one or more patterned layers of interconnect metal are applied over the upper surface 11 of semiconductor wafer 10 ; where two or more of such interconnect metal layers are used, an insulating layer, such as an oxide layer, is formed over the lower interconnect layer to insulate the upper interconnect layer therefrom. Through hole vias are formed when necessary to allow the upper interconnect layer to connect with the lower interconnect layer below.
- each integrated circuit includes a series of connection pads for making electrical connection to circuitry external to the integrated circuit.
- one such connection pad might be coupled to a source of positive voltage, another might be coupled to ground, another might receive an input control signal, and still another might be an output signal.
- one such connection pad is designated by reference numeral 26 .
- integrated circuit 14 includes a number of such connection pads, including two pads 28 and 30 that lie adjacent one another. The lowermost portions of such connection pads are initially formed by patterning the interconnect metal layer, which again may be copper, into a series of rectangles, or other shapes, that are not covered by any passivation layer.
- one or more wafers are fabricated through metal interconnect.
- Passivation layer 13 covers the interconnect metal, except for the connection pads 26 , at which the interconnect metal (aluminum or copper) is exposed.
- a patterned layer of nickel is plated over each such connection pad for mechanically and electrically bonding to the underlying metal forming such connection pad.
- the plated nickel layer is “patterned” in the sense that it conforms to the pattern of the underlying interconnect metal connection pads. In FIG. 1, this nickel layer is identified by reference numeral 32 and is applied to a thickness of approximately 1.5 micrometers.
- Nickel layer 32 is preferably applied using an electroless nickel deposition process at the wafer level.
- the wafers to be processed are placed into a cassette and cleaned using processes well known to those skilled in the art.
- the cassette of wafers is thereafter placed into a nickel plating tank and agitated.
- the plating time in the nickel tank is calculated based upon the targeted Ni thickness and the plating rate; the plating rate is a function of the temperature, pH, and nickel concentration. This plating rate can be determined by recording empirical data for known conditions of the temperature, pH, and nickel concentration of the plating bath.
- the cassette is removed from the nickel bath, and rinsed.
- the nickel layer is plated directly on top of the copper connection pads formed by the copper metal interconnect, without the need for any intervening layer of titanium or other material.
- the thickness of the plated nickel layer ranges between 0.5 micrometers and 20 micrometers.
- this palladium layer is identified by reference numeral 34 and is applied to a thickness of approximately 0.1 to 5 micrometers.
- Palladium layer 34 is preferably applied using an electroless deposition process at the wafer level. The wafers resulting from the nickel plating process described above are thereafter plated with Palladium by placing the wafer cassette into a tank containing a Palladium plating bath.
- Plating time in the Palladium tank is dependent upon the plating rate and the targeted Palladium thickness; this plating rate is a function of the temperature, pH and palladium concentration., and can be determined by recording empirical data for known conditions of the temperature, pH, and palladium concentration of the plating bath.
- the thickness of the plated layer of palladium preferably ranges between 0.1 micrometers and 5 micrometers.
- the cassette Upon removal from the Palladium tank, the cassette is moved to the rinse tank to rinse away any remaining palladium bath solution.
- the resulting wafers now have a layer of palladium patterned according to the underlying pattern of nickel above each connection pad. As mentioned above, this palladium layer helps to prevent the nickel from diffusing outwardly into the gold during subsequent heating cycles.
- the cassette containing the wafers is then placed into a tank containing a Gold plating bath, and is manually agitated for 12 minutes.
- the plated gold layer preferably has a thickness ranging between 0.03 micrometers and 2 micrometers.
- the wafers have a patterned layer of gold plated over the patterned layer of palladium above each connection pad to facilitate the joinder of such connection pad with a connection element, such as a gold wire bond, solder ball, gold bump, nickel bump, etc.
- a connection element such as a gold wire bond, solder ball, gold bump, nickel bump, etc.
- this gold layer is identified by reference numeral 36 .
- connection pads can be disposed within 5 micrometers of each other without imposing any process limitations. This allows the connection pads to be placed on a relatively small pitch, thereby facilitating the formation of a large number of connection pads on each integrated circuit die.
- the process of the present invention includes the steps of forming such a triple metal stack above each connection pad, first by forming a patterned layer of nickel by electroless plating over each connection pad, then forming a patterned layer of palladium by electroless plating over the patterned layer of nickel, and finally forming a patterned layer of gold by electroless plating over the patterned layer of palladium.
- connection pads provided with the aforementioned plated triple metal stack have been found to permit the use of temporary test probes for testing purposes prior to final packaging, but without harm to the connection pads.
- connection pads provided with the aforementioned plated triple metal stack have been found to permit the use of temporary test probes for testing purposes prior to final packaging, but without harm to the connection pads.
- Those skilled in the art will also appreciate that an improved process has been described for providing such connection pads.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Chemically Coating (AREA)
- Wire Bonding (AREA)
Abstract
Description
- Manufacturers of semiconductor integrated circuits have been experimenting with the use of copper to form the interconnect metallization upon integrated circuits. Copper has much better conductivity than the traditional aluminum metallization that has been used in past years, and improved conductivity is essential to achieve higher speed operation.
- Such integrated circuits typically have a series of electrical connection pads by which the integrated circuit can be electrically joined with other external circuitry. For example, wire bonds have long been used to electrically couple the connection pads of an integrated circuit to the leads of a package, or to a supporting substrate. Solder bumps are also a cost-effective, and convenient, method of electrically coupling integrated circuits to supporting substrates within an electronics system; such solder bumps are often formed on integrated circuit wafers of the type that are used in providing so-called flip chip integrated circuit packages and/or chip scale packages.
- Traditional wire bond and solder bumping methods cannot be used reliably with integrated circuits using copper interconnect metallization. In the case of gold wire bonds, an interaction takes place between the gold of the gold wire bond and the very thin copper layer to which it is bonded, and this interaction degrades the performance and reliability of the copper layer. Likewise, in the case of solder balls, an interaction takes place between the Sn/Pb solder and the very thin copper layer to which the solder is applied, and this interaction similarly degrades the performance and reliability of the copper layer. In addition, solder bumps require a solder diffusion barrier between the solder and the final copper metal of the integrated circuit. Others have proposed the use of nickel to serve as a bridge and barrier between the copper and gold in various applications. However, in many cases, integrated circuit die must be thermal cycled either at the wafer level (i.e., prior to scribing the die), or at the individual die level (after the wafer is scribed and the die are “broken” apart from the wafer), before the integrated circuit is finally assembled. Such thermal cycling steps could include wire bonding, die attachment, and wafer-level burn-in used to detect marginal Ics. In some cases, such thermal cycling is conducted in order to eliminate defects within, and improve the performance of, transistors and other devices formed within such integrated circuits, as by releasing trapped charges from the semiconductor devices (FETs, etc.) that are part of the integrated circuits. The heating associated with such thermal cycling tends to cause the nickel material to diffuse outwardly into the gold wire or solder bump, and such outward diffusion weakens the joint between the gold wire bond, or the solder bump, and the integrated circuit connection pad.
- As is well known, integrated circuits are typically fabricated from semiconductor wafers in which a relatively large number of such identical integrated circuits are fabricated at once. Once the wafer level processing of such semiconductor wafers is complete, the wafers are scribed and broken along the scribe lines to form individual integrated circuit die. Clearly, it is an advantage to perform required processes at the wafer level, rather than at the individual circuit die level, as costs are thereby minimized.
- Accordingly, it is an object of the present invention to provide an integrated circuit structure at the wafer level which makes use of copper interconnect metallization while facilitating the electrical coupling of connection pads of the integrated circuits to supporting substrates or other packaging.
- Another object of the present invention is to provide such an integrated circuit structure using known metal deposition processes in a simple and inexpensive manner.
- Still another object of the present invention is to provide such an integrated circuit structure which is compatible with gold wire bonds, solder bumps, and other common circuit connection methods.
- A further object of the present invention is to provide such an integrated circuit structure capable of permitting relatively tight spacings between adjacent connection pads without compromising the reliability of the integrated circuit.
- Yet another object of the present invention is to provide a process for forming connection pads on a plurality of integrated circuit die formed in semiconductor wafer, wherein the process is compatible with copper interconnect metallization while facilitating the use of gold wire bonds, solder bumps, and other common methods for electrically interconnecting the electrodes of an integrated circuit to a supporting substrate or packaging.
- These and other objects of the present invention will become more apparent to those skilled in the art as the description of the present invention proceeds.
- Briefly described, and in accordance with a preferred embodiment thereof, the present invention relates to an integrated circuit structure that includes a semiconductor wafer having a number of integrated circuit die formed therein, each having a series of semiconductor devices formed therein upon one surface of the semiconductor wafer. A patterned layer of interconnect metal, preferably formed of copper, is formed upon the upper surface of the semiconductor wafer for electrically interconnecting the various semiconductor devices formed within each such die. The patterned interconnect metal layer includes connection pads for making electrical connection to external circuitry. A patterned layer of nickel is plated, preferably by an electroless plating process, over each connection pad for mechanically and electrically bonding to the interconnect metal forming such connection pad. A patterned layer of palladium is then plated, preferably by an electroless plating process, over the previously-applied layer of nickel above each connection pad for preventing the nickel from out-diffusing during subsequent thermal cycling to a patterned gold layer that is applied over the palladium layer. Thereafter, the patterned layer of gold is plated, again preferably by an electroless plating process, over the patterned layer of palladium above each connection pad to facilitate the joinder of such connection pad with a connection element, such as a gold wire bond, solder bump, or the like. The intermediate palladium layer acts as a diffusion barrier, and prevents the underlying nickel from diffusing into the uppermost gold layer.
- The integrated circuit structure described above can be used to form relatively tight geometries, i.e., connection pads can be formed relatively close to each other without jeopardizing the reliability of the resulting integrated circuits. For example, integrated circuit structures made in this manner permit two adjacent connection pads to be disposed within 5 micrometers, or less, of each other.
- In the preferred embodiment of the present invention, the Ni/Pd/Au metallization stack may have a nickel layer thickness ranging between 0.5 micrometers and 20 micrometers; a palladium thickness ranging between 0.1 micrometers and 5 micrometers; and a gold layer thickness ranging between 0.03 micrometers and 2 micrometers.
- Another aspect of the present invention relates to the process for forming such integrated circuit structure, and more particularly, to the process for forming the connection pads on the integrated circuit die during wafer level processing. The process includes the step of forming the patterned layer of interconnect metal upon a surface of the semiconductor wafer for electrically interconnecting the various semiconductor devices formed within each such integrated circuit die, as well as forming connection pads for making electrical connection to circuitry external to the semiconductor wafer. The process includes the step of forming a patterned layer of nickel by electroless plating over each connection pad for mechanically and electrically bonding to the interconnect metal at each such connection pad. Thereafter, the process forms a patterned layer of palladium by electroless plating over the patterned layer of nickel above each connection pad for preventing the nickel from out-diffusing through the palladium during subsequent heating cycles. Preferably, this palladium layer is plated directly onto the nickel layer without any intervening layer. A patterned layer of gold is then formed by electroless plating over the patterned layer of palladium above each connection pad to facilitate the joinder of such connection pad with a connection element, such as a solder bump or wire bond. This process permits connection pads to be disposed relatively closely to each other, e.g., within 5 micrometers of each other. If desired, the process may further include a thermal cycle heating step without causing the nickel layer to out-diffuse into the gold layer.
- FIG. 1 is an a cross-sectional schematic view of a triple layer Ni/Pd/Au metal stack formed upon a copper metal interconnect layer on a bond pad of an integrated circuit, along with a gold bump secured thereto, in accordance with the present invention.
- FIG. 2 is a partial top view of a semiconductor wafer illustrating identical integrated circuits formed upon such wafer, and further showing a series of connection pads formed upon each such integrated circuit.
- FIG. 1 shows a cross-sectional view of an integrated circuit structure formed in accordance with the present invention. Semiconductor wafer 10 (the complete thickness of which is not visible in FIG. 1) is preferably a silicon wafer having an
upper surface 11.Region 26 designates a copper interconnect metal region forming a connection pad; whileconnection pad 26 is shown as being made of copper, the interconnect metal could also be aluminum.Region 26 is surrounded by intermetaldielectric layer 15 which insulates interconnect metal conductors (like copper connection pad 26) from each other. Asilicon passivation layer 13 is formed above theupper surface 12 of intermetaldielectric layer 15; as shown, a via or window is formed throughsilicon passivation layer 13 abovecopper connection pad 26. - Referring briefly to FIG. 2,
semiconductor wafer 10 includes a number of identical integrated circuit die formed thereupon, including integrated circuit die 14, 16, 18, 20, 22, and 24. Each of these integrated circuit die have a series of semiconductor devices, such as MOS transistors (not shown), formed therein upon thesurface 12 ofsemiconductor wafer 10 to form logic switches or other circuit components of an electronic circuit. Each such semiconductor device has two or more electrodes, or terminals (not shown), that need to be electrically interconnected with another circuit element, such as a power supply conductor, or perhaps the output terminal of a previous switch. In order to make such interconnections, one or more patterned layers of interconnect metal are applied over theupper surface 11 ofsemiconductor wafer 10; where two or more of such interconnect metal layers are used, an insulating layer, such as an oxide layer, is formed over the lower interconnect layer to insulate the upper interconnect layer therefrom. Through hole vias are formed when necessary to allow the upper interconnect layer to connect with the lower interconnect layer below. - As mentioned above, the metal interconnect layers have long been formed of aluminum, though copper is now being used to enhance the conductivity, reliability and speed of circuitry, especially for very fine line geometries used in advanced generations of integrated circuit technologies. Each integrated circuit includes a series of connection pads for making electrical connection to circuitry external to the integrated circuit. For example, one such connection pad might be coupled to a source of positive voltage, another might be coupled to ground, another might receive an input control signal, and still another might be an output signal. In FIG. 1, one such connection pad is designated by
reference numeral 26. Referring to FIG. 2, integrated circuit 14 includes a number of such connection pads, including two 28 and 30 that lie adjacent one another. The lowermost portions of such connection pads are initially formed by patterning the interconnect metal layer, which again may be copper, into a series of rectangles, or other shapes, that are not covered by any passivation layer.pads - In practicing the present invention, one or more wafers are fabricated through metal interconnect.
Passivation layer 13 covers the interconnect metal, except for theconnection pads 26, at which the interconnect metal (aluminum or copper) is exposed. A patterned layer of nickel is plated over each such connection pad for mechanically and electrically bonding to the underlying metal forming such connection pad. The plated nickel layer is “patterned” in the sense that it conforms to the pattern of the underlying interconnect metal connection pads. In FIG. 1, this nickel layer is identified byreference numeral 32 and is applied to a thickness of approximately 1.5 micrometers. -
Nickel layer 32 is preferably applied using an electroless nickel deposition process at the wafer level. The wafers to be processed are placed into a cassette and cleaned using processes well known to those skilled in the art. The cassette of wafers is thereafter placed into a nickel plating tank and agitated. The plating time in the nickel tank is calculated based upon the targeted Ni thickness and the plating rate; the plating rate is a function of the temperature, pH, and nickel concentration. This plating rate can be determined by recording empirical data for known conditions of the temperature, pH, and nickel concentration of the plating bath. After the nickel layer has been plated to a thickness of approximately 0.5 micrometers, the cassette is removed from the nickel bath, and rinsed. It should be noted that the nickel layer is plated directly on top of the copper connection pads formed by the copper metal interconnect, without the need for any intervening layer of titanium or other material. Preferably, the thickness of the plated nickel layer ranges between 0.5 micrometers and 20 micrometers. - Following the creation of the nickel layer over the copper connection pads, the wafers are ready for plating of the palladium layer. In FIG. 1, this palladium layer is identified by
reference numeral 34 and is applied to a thickness of approximately 0.1 to 5 micrometers.Palladium layer 34 is preferably applied using an electroless deposition process at the wafer level. The wafers resulting from the nickel plating process described above are thereafter plated with Palladium by placing the wafer cassette into a tank containing a Palladium plating bath. Plating time in the Palladium tank is dependent upon the plating rate and the targeted Palladium thickness; this plating rate is a function of the temperature, pH and palladium concentration., and can be determined by recording empirical data for known conditions of the temperature, pH, and palladium concentration of the plating bath. The thickness of the plated layer of palladium preferably ranges between 0.1 micrometers and 5 micrometers. - Upon removal from the Palladium tank, the cassette is moved to the rinse tank to rinse away any remaining palladium bath solution. The resulting wafers now have a layer of palladium patterned according to the underlying pattern of nickel above each connection pad. As mentioned above, this palladium layer helps to prevent the nickel from diffusing outwardly into the gold during subsequent heating cycles.
- The cassette containing the wafers is then placed into a tank containing a Gold plating bath, and is manually agitated for 12 minutes. The plated gold layer preferably has a thickness ranging between 0.03 micrometers and 2 micrometers.
- At this point, the wafers have a patterned layer of gold plated over the patterned layer of palladium above each connection pad to facilitate the joinder of such connection pad with a connection element, such as a gold wire bond, solder ball, gold bump, nickel bump, etc. Referring to FIG. 1, this gold layer is identified by
reference numeral 36. Upon removal from the Gold plating bath tank, the cassette is moved to the rinse tank to rinse off any remaining plating bath with cold rinse water. Finally, the resulting wafers are inspected for plating quality. - Because the triple metal stack of nickel, palladium, and gold can be plated over the copper connection pads so precisely in accordance with the method described above, the connection pads can be disposed within 5 micrometers of each other without imposing any process limitations. This allows the connection pads to be placed on a relatively small pitch, thereby facilitating the formation of a large number of connection pads on each integrated circuit die.
- The process of the present invention includes the steps of forming such a triple metal stack above each connection pad, first by forming a patterned layer of nickel by electroless plating over each connection pad, then forming a patterned layer of palladium by electroless plating over the patterned layer of nickel, and finally forming a patterned layer of gold by electroless plating over the patterned layer of palladium.
- Those skilled in the art will now appreciate that an improved integrated circuit structure has been described which is compatible with both copper and aluminum interconnect metal, and which facilitates the attachment of the integrated circuit connection pads to external circuitry a wide variety of attachment technologies, including gold wire bonds, solder bumps, gold bumps and nickel bumps, and without risk of the nickel layer out-diffusing into the upper gold layer during subsequent heat cycling. For example, within FIG. 1, a gold bump or
ball 38 has been affixed togold layer 36 atopconnection pad 26 to facilitate the joinder of such connection pad to a supporting substrate or package. The described electroless plating technique can be practiced at the wafer level, is relatively simple, yet precise, allowing small pitch geometries for tight placement of the connection pads. Moreover, connection pads provided with the aforementioned plated triple metal stack have been found to permit the use of temporary test probes for testing purposes prior to final packaging, but without harm to the connection pads. Those skilled in the art will also appreciate that an improved process has been described for providing such connection pads. - While the present invention has been described with respect to preferred embodiments thereof, such description is for illustrative purposes only, and is not to be construed as limiting the scope of the invention. Various modifications and changes may be made to the described embodiments by those skilled in the art without departing from the true spirit and scope of the invention as defined by the appended claims.
Claims (24)
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/766,798 US6445069B1 (en) | 2001-01-22 | 2001-01-22 | Electroless Ni/Pd/Au metallization structure for copper interconnect substrate and method therefor |
| PCT/US2002/001655 WO2002058144A1 (en) | 2001-01-22 | 2002-01-18 | Electroless ni/pd/au metallization structure for copper interconnect substrate and method therefor |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/766,798 US6445069B1 (en) | 2001-01-22 | 2001-01-22 | Electroless Ni/Pd/Au metallization structure for copper interconnect substrate and method therefor |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20020096765A1 true US20020096765A1 (en) | 2002-07-25 |
| US6445069B1 US6445069B1 (en) | 2002-09-03 |
Family
ID=25077571
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/766,798 Expired - Lifetime US6445069B1 (en) | 2001-01-22 | 2001-01-22 | Electroless Ni/Pd/Au metallization structure for copper interconnect substrate and method therefor |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US6445069B1 (en) |
| WO (1) | WO2002058144A1 (en) |
Cited By (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20040157450A1 (en) * | 2001-12-21 | 2004-08-12 | Bojkov Christo P. | Waferlevel method for direct bumping on copper pads in integrated circuits |
| US20040191561A1 (en) * | 2003-03-28 | 2004-09-30 | Alps Electric Co., Ltd. | Surface structure of metallic body |
| US20050003677A1 (en) * | 2003-07-01 | 2005-01-06 | Motorola, Inc. | Activation plate for electroless and immersion plating of integrated circuits |
| FR2860102A1 (en) * | 2003-09-18 | 2005-03-25 | Bosch Gmbh Robert | Gold wire connection manufacturing method for semiconductor component, involves applying gold layer on diffusion blocking layers arranged on catalyst layer, and connecting gold wire to gold layer by welding process |
| US20050072834A1 (en) * | 2003-10-06 | 2005-04-07 | Kejun Zeng | Connection site coating method and solder joints |
| GB2417127A (en) * | 2004-08-12 | 2006-02-15 | Vetco Gray Controls Ltd | Surface metallization of contact pads |
| CN102956604A (en) * | 2011-08-23 | 2013-03-06 | 中国台湾上村股份有限公司 | Thin nickel-palladium-gold plating layer, packaging structure formed by plating layer with lead and manufacturing method thereof |
| US20130057451A1 (en) * | 2011-09-02 | 2013-03-07 | Skyworks Solutions, Inc. | Transmission line for high performance radio frequency applications |
| US20160230287A1 (en) * | 2014-08-25 | 2016-08-11 | Kojima Chemicals Co., Ltd. | Reductive electroless gold plating solution, and electroless gold plating method using the plating solution |
| US9660584B2 (en) | 2012-06-14 | 2017-05-23 | Skyworks Solutions, Inc. | Power amplifier modules including wire bond pad and related systems, devices, and methods |
Families Citing this family (32)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP1139413B1 (en) * | 2000-03-24 | 2005-03-16 | Texas Instruments Incorporated | Wire bonding process |
| JP2003045877A (en) * | 2001-08-01 | 2003-02-14 | Sharp Corp | Semiconductor device and method of manufacturing the same |
| US20030127716A1 (en) * | 2002-01-09 | 2003-07-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Single layer wiring bond pad with optimum AL film thickness in Cu/FSG process for devices under pads |
| SG107600A1 (en) * | 2002-06-27 | 2004-12-29 | Agency Science Tech & Res | Multilayer substrate metallization for ic interconnection |
| US20040036171A1 (en) * | 2002-08-22 | 2004-02-26 | Farnworth Warren M. | Method and apparatus for enabling a stitch wire bond in the absence of discrete bump formation, semiconductor device assemblies and electronic systems including same |
| US6841874B1 (en) | 2002-11-01 | 2005-01-11 | Amkor Technology, Inc. | Wafer-level chip-scale package |
| US7098074B2 (en) * | 2002-11-13 | 2006-08-29 | Tessera, Inc. | Microelectronic assemblies having low profile connections |
| US7309647B1 (en) | 2003-03-05 | 2007-12-18 | Altera Corporation | Method of mounting an electroless nickel immersion gold flip chip package |
| US6756687B1 (en) * | 2003-03-05 | 2004-06-29 | Altera Corporation | Interfacial strengthening for electroless nickel immersion gold substrates |
| JP3772984B2 (en) * | 2003-03-13 | 2006-05-10 | セイコーエプソン株式会社 | Electronic device and manufacturing method thereof, circuit board, and electronic apparatus |
| US20050001316A1 (en) * | 2003-07-01 | 2005-01-06 | Motorola, Inc. | Corrosion-resistant bond pad and integrated device |
| US20070018322A1 (en) * | 2004-06-23 | 2007-01-25 | Amkor Technology, Inc. | Wafer level package and its manufacturing method |
| US20060060845A1 (en) * | 2004-09-20 | 2006-03-23 | Narahari Ramanuja | Bond pad redistribution layer for thru semiconductor vias and probe touchdown |
| US20080036100A1 (en) * | 2006-05-17 | 2008-02-14 | Tessera, Inc. | Solder elements with columnar structures and methods of making the same |
| DE102006032074B3 (en) * | 2006-07-11 | 2007-12-27 | Infineon Technologies Ag | Connecting lead for use in e.g. semiconductor component, has connecting regions for connecting two work pieces respectively, where nickel-phosphorus layer on nickel layer is formed in one of connecting regions |
| US20080054461A1 (en) * | 2006-08-30 | 2008-03-06 | Dennis Lang | Reliable wafer-level chip-scale package solder bump structure in a packaged semiconductor device |
| US20080136019A1 (en) * | 2006-12-11 | 2008-06-12 | Johnson Michael E | Solder Bump/Under Bump Metallurgy Structure for High Temperature Applications |
| US20090148594A1 (en) * | 2007-08-15 | 2009-06-11 | Tessera, Inc. | Interconnection element with plated posts formed on mandrel |
| CN103299406A (en) * | 2007-09-21 | 2013-09-11 | 艾格瑞系统有限公司 | Soldering method and related device for improved resistance to brittle fracture |
| US8159056B1 (en) | 2008-01-15 | 2012-04-17 | Rf Micro Devices, Inc. | Package for an electronic device |
| US8058163B2 (en) * | 2008-08-07 | 2011-11-15 | Flipchip International, Llc | Enhanced reliability for semiconductor devices using dielectric encasement |
| EP2177646B1 (en) | 2008-10-17 | 2011-03-23 | ATOTECH Deutschland GmbH | Stress-reduced Ni-P/Pd stacks for bondable wafer surfaces |
| US8753983B2 (en) | 2010-01-07 | 2014-06-17 | Freescale Semiconductor, Inc. | Die bonding a semiconductor device |
| US8394713B2 (en) * | 2010-02-12 | 2013-03-12 | Freescale Semiconductor, Inc. | Method of improving adhesion of bond pad over pad metallization with a neighboring passivation layer by depositing a palladium layer |
| EP2535929A1 (en) | 2011-06-14 | 2012-12-19 | Atotech Deutschland GmbH | Wire bondable surface for microelectronic devices |
| KR101224667B1 (en) * | 2011-06-28 | 2013-01-21 | 삼성전기주식회사 | Wire bonding joint structure of joint pad, and method for preparing the same |
| EP2740818B1 (en) * | 2012-12-05 | 2016-03-30 | ATOTECH Deutschland GmbH | Method for manufacture of wire bondable and solderable surfaces on noble metal electrodes |
| JP2016021496A (en) * | 2014-07-15 | 2016-02-04 | イビデン株式会社 | Wiring board and manufacturing method for the same |
| MY202899A (en) | 2018-11-06 | 2024-05-29 | Atotech Deutschland Gmbh | Electroless nickel plating solution |
| US11682640B2 (en) * | 2020-11-24 | 2023-06-20 | International Business Machines Corporation | Protective surface layer on under bump metallurgy for solder joining |
| US11830806B2 (en) | 2021-04-29 | 2023-11-28 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and method of manufacturing the same |
| JP7693400B2 (en) * | 2021-06-02 | 2025-06-17 | 上村工業株式会社 | Multi-layer plating film |
Family Cites Families (17)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP0264648B1 (en) | 1986-09-25 | 1993-05-05 | Kabushiki Kaisha Toshiba | Method of producing a film carrier |
| KR910006949B1 (en) | 1987-09-24 | 1991-09-14 | 가부시키가이샤 도시바 | Bump and method for bump manufactured |
| US5291374A (en) | 1990-12-17 | 1994-03-01 | Kabushiki Kaisha Toshiba | Semiconductor device having an opening and method of manufacturing the same |
| US6094058A (en) | 1991-06-04 | 2000-07-25 | Micron Technology, Inc. | Temporary semiconductor package having dense array external contacts |
| US5212138A (en) | 1991-09-23 | 1993-05-18 | Applied Electroless Concepts Inc. | Low corrosivity catalyst for activation of copper for electroless nickel plating |
| US5380560A (en) | 1992-07-28 | 1995-01-10 | International Business Machines Corporation | Palladium sulfate solution for the selective seeding of the metal interconnections on polyimide dielectrics for electroless metal deposition |
| US5821627A (en) | 1993-03-11 | 1998-10-13 | Kabushiki Kaisha Toshiba | Electronic circuit device |
| US5656858A (en) * | 1994-10-19 | 1997-08-12 | Nippondenso Co., Ltd. | Semiconductor device with bump structure |
| DE4442960C1 (en) | 1994-12-02 | 1995-12-21 | Fraunhofer Ges Forschung | Solder bump used in mfr. of semiconductor chips |
| JP3296400B2 (en) * | 1995-02-01 | 2002-06-24 | 東芝マイクロエレクトロニクス株式会社 | Semiconductor device, manufacturing method thereof, and Cu lead |
| JP3362545B2 (en) * | 1995-03-09 | 2003-01-07 | ソニー株式会社 | Method for manufacturing semiconductor device |
| US5801452A (en) * | 1996-10-25 | 1998-09-01 | Micron Technology, Inc. | Multi chip module including semiconductor wafer or dice, interconnect substrate, and alignment member |
| US5766979A (en) * | 1996-11-08 | 1998-06-16 | W. L. Gore & Associates, Inc. | Wafer level contact sheet and method of assembly |
| US6016060A (en) | 1997-03-25 | 2000-01-18 | Micron Technology, Inc. | Method, apparatus and system for testing bumped semiconductor components |
| US6040239A (en) | 1997-08-22 | 2000-03-21 | Micron Technology, Inc. | Non-oxidizing touch contact interconnect for semiconductor test systems and method of fabrication |
| US6097087A (en) | 1997-10-31 | 2000-08-01 | Micron Technology, Inc. | Semiconductor package including flex circuit, interconnects and dense array external contacts |
| US5937320A (en) * | 1998-04-08 | 1999-08-10 | International Business Machines Corporation | Barrier layers for electroplated SnPb eutectic solder joints |
-
2001
- 2001-01-22 US US09/766,798 patent/US6445069B1/en not_active Expired - Lifetime
-
2002
- 2002-01-18 WO PCT/US2002/001655 patent/WO2002058144A1/en not_active Application Discontinuation
Cited By (21)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20040157450A1 (en) * | 2001-12-21 | 2004-08-12 | Bojkov Christo P. | Waferlevel method for direct bumping on copper pads in integrated circuits |
| US20040191561A1 (en) * | 2003-03-28 | 2004-09-30 | Alps Electric Co., Ltd. | Surface structure of metallic body |
| US20050003677A1 (en) * | 2003-07-01 | 2005-01-06 | Motorola, Inc. | Activation plate for electroless and immersion plating of integrated circuits |
| WO2005006423A1 (en) * | 2003-07-01 | 2005-01-20 | Freescale Semiconductor, Inc. | Electroless and immersion plating of integrated circuits using an activation plate |
| US6974776B2 (en) * | 2003-07-01 | 2005-12-13 | Freescale Semiconductor, Inc. | Activation plate for electroless and immersion plating of integrated circuits |
| FR2860102A1 (en) * | 2003-09-18 | 2005-03-25 | Bosch Gmbh Robert | Gold wire connection manufacturing method for semiconductor component, involves applying gold layer on diffusion blocking layers arranged on catalyst layer, and connecting gold wire to gold layer by welding process |
| US20050072834A1 (en) * | 2003-10-06 | 2005-04-07 | Kejun Zeng | Connection site coating method and solder joints |
| GB2417127A (en) * | 2004-08-12 | 2006-02-15 | Vetco Gray Controls Ltd | Surface metallization of contact pads |
| US20070269591A1 (en) * | 2004-08-12 | 2007-11-22 | Helmut Gruss | Pad Metallisation Process |
| CN102956604A (en) * | 2011-08-23 | 2013-03-06 | 中国台湾上村股份有限公司 | Thin nickel-palladium-gold plating layer, packaging structure formed by plating layer with lead and manufacturing method thereof |
| US20130057451A1 (en) * | 2011-09-02 | 2013-03-07 | Skyworks Solutions, Inc. | Transmission line for high performance radio frequency applications |
| US9679869B2 (en) * | 2011-09-02 | 2017-06-13 | Skyworks Solutions, Inc. | Transmission line for high performance radio frequency applications |
| US10529686B2 (en) | 2011-09-02 | 2020-01-07 | Skyworks Solutions, Inc. | Mobile device with radio frequency transmission line |
| US10937759B2 (en) | 2011-09-02 | 2021-03-02 | Skyworks Solutions, Inc. | Radio frequency transmission line |
| US11984423B2 (en) | 2011-09-02 | 2024-05-14 | Skyworks Solutions, Inc. | Radio frequency transmission line with finish plating on conductive layer |
| US9660584B2 (en) | 2012-06-14 | 2017-05-23 | Skyworks Solutions, Inc. | Power amplifier modules including wire bond pad and related systems, devices, and methods |
| US10090812B2 (en) | 2012-06-14 | 2018-10-02 | Skyworks Solutions, Inc. | Power amplifier modules with bonding pads and related systems, devices, and methods |
| US10771024B2 (en) | 2012-06-14 | 2020-09-08 | Skyworks Solutions, Inc. | Power amplifier modules including transistor with grading and semiconductor resistor |
| US11451199B2 (en) | 2012-06-14 | 2022-09-20 | Skyworks Solutions, Inc. | Power amplifier systems with control interface and bias circuit |
| US12143077B2 (en) | 2012-06-14 | 2024-11-12 | Skyworks Solutions, Inc. | Power amplifier modules including semiconductor resistor and tantalum nitride terminated through wafer via |
| US20160230287A1 (en) * | 2014-08-25 | 2016-08-11 | Kojima Chemicals Co., Ltd. | Reductive electroless gold plating solution, and electroless gold plating method using the plating solution |
Also Published As
| Publication number | Publication date |
|---|---|
| WO2002058144A1 (en) | 2002-07-25 |
| US6445069B1 (en) | 2002-09-03 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6445069B1 (en) | Electroless Ni/Pd/Au metallization structure for copper interconnect substrate and method therefor | |
| JP3771905B2 (en) | Common ball restricted metal for input / output sites | |
| US6316839B1 (en) | Mask repattern process | |
| EP1150552B1 (en) | Chip-like electronic components, a method of manufacturing the same, a pseudo wafer therefor and a method of manufacturing thereof | |
| US9142500B2 (en) | Apparatus for lead free solder interconnections for integrated circuits | |
| KR100290193B1 (en) | Semiconductor device, and method of manufacturing the same | |
| US6720212B2 (en) | Method of eliminating back-end rerouting in ball grid array packaging | |
| JP2002164437A (en) | Integrated power circuit with dispersed bonding and current distribution and its method | |
| US8323991B2 (en) | Method for detecting stress migration properties | |
| KR20110134350A (en) | Interface Assembly for Semiconductor Wafers | |
| US6342399B1 (en) | Testing integrated circuits | |
| US7232747B2 (en) | Method of wafer bumping for enabling a stitch wire bond in the absence of discrete bump formation | |
| KR0157905B1 (en) | Semiconductor device | |
| US6156626A (en) | Electromigration bonding process and system | |
| KR970077573A (en) | Plastic encapsulation for integrated circuits with plated copper top surface level interconnects | |
| JP2001135795A (en) | Semiconductor device | |
| US7098075B1 (en) | Integrated circuit and method of producing a carrier wafer for an integrated circuit | |
| Chang et al. | A novel WLCSP technology with high reliability, low cost and ease of fabrication | |
| JP2002026091A (en) | Method for analyzing failure of semiconductor device | |
| JP3438718B2 (en) | Wiring connection method for semiconductor integrated circuit device and analysis method for semiconductor integrated circuit device | |
| JP2782869B2 (en) | Manufacturing method of solder bump | |
| JPH0936172A (en) | Semiconductor device and manufacturing method thereof | |
| JPH03288458A (en) | Method for manufacturing integrated circuit wafer with bumps | |
| JPS63108734A (en) | Printed circuit substrate with bump |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: FLIP CHIP TECHNOLOGIES, L.L.C., ARIZONA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LING, JAMIN;STEPNIAK, DAVE CHARLES;REEL/FRAME:011530/0169 Effective date: 20010117 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| AS | Assignment |
Owner name: FLIPCHIP INTERNATIONAL, LLC, ARIZONA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FLIP CHIP TECHNOLOGIES, LLC;REEL/FRAME:014990/0037 Effective date: 20040206 |
|
| AS | Assignment |
Owner name: KULICKE & SOFFA INDUSTRIES, INC., PENNSYLVANIA Free format text: SECURITY AGREEMENT;ASSIGNOR:FLIPCHIP INTERNATIONAL LLC;REEL/FRAME:015017/0171 Effective date: 20040206 |
|
| AS | Assignment |
Owner name: FLIPCHIP INTERNATIONAL, LLC, ARIZONA Free format text: CHANGE OF ADDRESS;ASSIGNOR:FLIPCHIP INTERNATIONAL, LLC;REEL/FRAME:015293/0274 Effective date: 20040101 |
|
| AS | Assignment |
Owner name: FLIPCHIP INTERNATIONAL, LLC, ARIZONA Free format text: RELEASE OF SECURITY INTEREST;ASSIGNOR:KULICKE AND SOFFA INDUSTRIES, INC.;REEL/FRAME:016630/0226 Effective date: 20050909 |
|
| AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, ARIZONA Free format text: SECURITY AGREEMENT;ASSIGNOR:FLIPCHIP INTERNATIONAL, LLC;REEL/FRAME:016630/0850 Effective date: 20051012 |
|
| AS | Assignment |
Owner name: CAPITALSOURCE FINANCE LLC, MARYLAND Free format text: ACK OF INTEL. PROP. COLLATERAL LIEN;ASSIGNOR:FLIPCHIP INTERNATIONAL, LLC;REEL/FRAME:017186/0714 Effective date: 20051013 |
|
| AS | Assignment |
Owner name: CAPITALSOURCE FINANCE LLC, MARYLAND Free format text: ACK OF INTEL. PROP. COLLATERAL LIEN;ASSIGNOR:FLIPCHIP INTERNATIONAL, LLC;REEL/FRAME:017207/0305 Effective date: 20051013 |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| AS | Assignment |
Owner name: FLIPCHIP INTERNATIONAL LLC, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CAPITALSOURCE FINANCE LLC;REEL/FRAME:023134/0869 Effective date: 20090821 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, ARIZONA Free format text: SECURITY AGREEMENT;ASSIGNOR:FLIPCHIP INTERNATIONAL, LLC;REEL/FRAME:027212/0515 Effective date: 20111024 |
|
| RR | Request for reexamination filed |
Effective date: 20120522 |
|
| B1 | Reexamination certificate first reexamination |
Free format text: CLAIMS 10-11, 17 AND 22 ARE CANCELLED.CLAIMS 1 AND 12 ARE DETERMINED TO BE PATENTABLE AS AMENDED.CLAIMS 2-9, 13-16, 18-21 AND 23, DEPENDENT ON AN AMENDED CLAIM, ARE DETERMINED TO BE PATENTABLE.NEW CLAIMS 24-35 ARE ADDED AND DETERMINED TO BE PATENTABLE. |
|
| FPAY | Fee payment |
Year of fee payment: 12 |
|
| RR | Request for reexamination filed |
Effective date: 20140127 |
|
| B2 | Reexamination certificate second reexamination |
Free format text: THE PATENTABILITY OF CLAIMS 34 AND 35 IS CONFIRMED. CLAIMS 10, 11, 17 AND 22 WERE PREVIOUSLY CANCELLED. CLAIMS 6 AND 18 ARE CANCELLED. CLAIMS 1-5, 7-9, 12-16, 19-21, 23, 27-28 AND 33 ARE DETER,OMED TP BE PATENTABLE AS AMENDED. CLAIMS 24-26 AND 29-32, DEPENDENT ON AN AMENDED CLAIM, ARE DETERMINED TO BE PATENTABLE. NEW CLAIMS 36-38 ARE ADDED AND DETERMINED TO BE PATEENTABLE. . |
|
| AS | Assignment |
Owner name: FLIPCHIP INTERNATIONAL, LLC, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION;REEL/FRAME:055292/0898 Effective date: 20210215 |