US20020068455A1 - Method for removing carbon-rich particles adhered on a copper surface - Google Patents
Method for removing carbon-rich particles adhered on a copper surface Download PDFInfo
- Publication number
- US20020068455A1 US20020068455A1 US09/729,220 US72922000A US2002068455A1 US 20020068455 A1 US20020068455 A1 US 20020068455A1 US 72922000 A US72922000 A US 72922000A US 2002068455 A1 US2002068455 A1 US 2002068455A1
- Authority
- US
- United States
- Prior art keywords
- layer
- low
- copper
- polishing process
- chemical
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 101
- 239000010949 copper Substances 0.000 title claims abstract description 86
- 229910052802 copper Inorganic materials 0.000 title claims abstract description 85
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 title claims abstract description 84
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 title claims abstract description 30
- 229910052799 carbon Inorganic materials 0.000 title claims abstract description 30
- 239000002245 particle Substances 0.000 title claims abstract description 23
- 230000004888 barrier function Effects 0.000 claims abstract description 42
- 239000000126 substance Substances 0.000 claims abstract description 40
- 238000007517 polishing process Methods 0.000 claims abstract description 34
- 239000007864 aqueous solution Substances 0.000 claims abstract description 24
- 230000002378 acidificating effect Effects 0.000 claims abstract description 23
- MUBZPKHOEPUJKR-UHFFFAOYSA-N Oxalic acid Chemical compound OC(=O)C(O)=O MUBZPKHOEPUJKR-UHFFFAOYSA-N 0.000 claims description 15
- KRKNYBCHXYNGOX-UHFFFAOYSA-N citric acid Chemical compound OC(=O)CC(O)(C(O)=O)CC(O)=O KRKNYBCHXYNGOX-UHFFFAOYSA-N 0.000 claims description 15
- 239000000758 substrate Substances 0.000 claims description 15
- 150000001735 carboxylic acids Chemical class 0.000 claims description 11
- 239000002184 metal Substances 0.000 claims description 10
- 229910052751 metal Inorganic materials 0.000 claims description 10
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 7
- 239000000463 material Substances 0.000 claims description 7
- 239000004065 semiconductor Substances 0.000 claims description 7
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 7
- 238000000059 patterning Methods 0.000 claims description 6
- -1 ammonium carboxylate salt Chemical class 0.000 claims description 5
- 238000004140 cleaning Methods 0.000 claims description 5
- 235000006408 oxalic acid Nutrition 0.000 claims description 5
- 238000005240 physical vapour deposition Methods 0.000 claims description 5
- 229920000642 polymer Polymers 0.000 claims description 5
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 claims description 4
- 229910010271 silicon carbide Inorganic materials 0.000 claims description 4
- 150000004945 aromatic hydrocarbons Chemical class 0.000 claims description 3
- 238000009713 electroplating Methods 0.000 claims description 3
- 238000005498 polishing Methods 0.000 claims description 3
- 238000005229 chemical vapour deposition Methods 0.000 claims 2
- 230000009977 dual effect Effects 0.000 abstract description 14
- 239000010410 layer Substances 0.000 description 69
- 238000006243 chemical reaction Methods 0.000 description 2
- 230000007547 defect Effects 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 238000009792 diffusion process Methods 0.000 description 2
- 239000011229 interlayer Substances 0.000 description 2
- 238000000151 deposition Methods 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 230000005611 electricity Effects 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000007935 neutral effect Effects 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 239000002002 slurry Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/7684—Smoothing; Planarisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02041—Cleaning
- H01L21/02057—Cleaning during device manufacture
- H01L21/02068—Cleaning during device manufacture during, before or after processing of conductive layers, e.g. polysilicon or amorphous silicon layers
- H01L21/02074—Cleaning during device manufacture during, before or after processing of conductive layers, e.g. polysilicon or amorphous silicon layers the processing being a planarization of conductive layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/31051—Planarisation of the insulating layers
- H01L21/31053—Planarisation of the insulating layers involving a dielectric removal step
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/906—Cleaning of wafer as interim step
Definitions
- the present invention relates to a semiconductor process. More particularly, the present invention relates to a method for removing carbon-rich particles adhered on a metal surface, especially on the exposed copper surface of a copper/low k dielectric dual damascene structure.
- a copper chemical mechanical polishing process is firstly applied to planarize the copper layer 108 inlaid into the trench 112 and via hole 110 structures of the low k dielectric layer 102 , until the barrier layer 106 . Then, a barrier chemical mechanical polishing process is followed to remove the barrier layer 106 until the stopping layer 104 .
- the softer copper metal typically polishes back at a faster rate than the surrounding material and then causing dishing in the copper layer 108 , as shown in FIG. 1B, the CMP copper layer 108 is provided with a dished structure below the dotted line of the top surface thereof.
- the substrate 100 is a semiconductor substrate having a substructure comprising devices formed in the substrate 100 and a metal layer formed thereon (not shown in the figure).
- the low k dielectric layer 102 is carbon-rich, containing at least 90% carbon element, and can be formed of spin-on polymer, such as aromatic hydrocarbons, silk and flare.
- the low k dielectric layer 102 is shown with a trench 112 and a via hole 110 pattern.
- the barrier layer 106 is typically a Ta or TaN layer act as a liner layer for the trench 112 and the via hole 110 for preventing copper diffusion to the low k dielectric layer 102 .
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Mechanical Treatment Of Semiconductor (AREA)
Abstract
A method for removing carbon-rich particles adhered on a copper surface, especially on a copper surface of a copper/low k dielectric dual damascene structure is provided. A barrier layer and a barrier-CMP stopping layer are formed between the copper layer and the low k dielectric layer of the dual damascene structure. After a Cu-CMP process and a barrier CMP process, a chemical buffing polishing process using an acidic aqueous solution under a downward force of about 0.5 to 3 psi is performed to remove carbon-rich particles adhered on the exposed copper surface, which is due to the low k dielectric layer having at least 90% carbon element being exposed and then polished during the Cu-CMP process and the barrier CMP process, resulting from a dishing phenomenon of the copper layer occurring during the two CMP processes. Alternately, a first chemical buffing polishing process is followed after the Cu-CMP process, and a second chemical buffing polishing process is followed after the barrier CMP process.
Description
- 1. Field of the Invention
- The present invention relates to a semiconductor process. More particularly, the present invention relates to a method for removing carbon-rich particles adhered on a metal surface, especially on the exposed copper surface of a copper/low k dielectric dual damascene structure.
- 2. Description of the Prior Art
- When the semiconductor process steps into the stage of deep-submicron, it is a trend to employ a Cu damascene process combined with a low k material as an interlayer dielectric to effectively reduce RC delay and improve electromigration property. FIG. 1A shows a typical copper/low k dielectric dual damascene structure. A
semiconductor substrate 100 having a substructure comprising devices formed in the substrate and a metal layer formed thereon (not shown in the figure) is provided. And, a barrier-CMP stopping layer 104 formed of silicon nitride (Si3N4)/or silicon carbide and abarrier layer 106 of Ta/or TaN are inter-layers between a low kdielectric layer 102 formed on thesubstrate 100 and acopper layer 108. Thebarrier layer 106 is served for preventing copper diffusion to the low kdielectric layer 102. - Referring to FIG. 1B, during the copper/low k dielectric dual damascene process, a copper chemical mechanical polishing process is firstly applied to planarize the
copper layer 108 inlaid into thetrench 112 and viahole 110 structures of the low kdielectric layer 102, until thebarrier layer 106. Then, a barrier chemical mechanical polishing process is followed to remove thebarrier layer 106 until thestopping layer 104. However, the softer copper metal typically polishes back at a faster rate than the surrounding material and then causing dishing in thecopper layer 108, as shown in FIG. 1B, theCMP copper layer 108 is provided with a dished structure below the dotted line of the top surface thereof. The low kdielectric layer 102 is easily exposed and then polished during the two CMP processes, due to the dishing phenomenon of thecopper layer 108, even though the barrier-CMP stopping layer 104 is applied on the low kdielectric layer 102. The low k dielectric generally carbon-rich, containing at least 90% carbon element, and copper metal and carbon element have reverse electricity in a neutral/or acidic slurry employed in the copper CMP and barrier CMP processes. Therefore, there are many carbon-rich particles produced and adhered on the exposed copper surface of thecopper layer 108 inlaid into thetrench 112 and thevia hole 110, during the two CMP processes, which results in a process defect. - Accordingly, it is desirable to provide a method for effectively remove carbon-rich particles adhered on a copper surface, especially on the exposed copper surface of a copper/low k dielectric dual damascene structure, and then alleviate the drawback of the conventional CMP process for copper/low k dielectric damascene process.
- It is one object of the present invention to provide a method for removing carbon-rich particles adhered on a copper surface, especially on the exposed copper surface of a copper/low k dielectric dual damascene structure. After a Cu-CMP process and barrier CMP process are completed, a chemical buffing polishing process under a downward force of about 0.5 to 3 psi, using an acidic aqueous solution, is applied on the exposed copper surface to effectively remove carbon-rich particles adhered thereon, which is due to the low k dielectric layer containing at least 90% carbon element being exposed and then polished during the two CMP processes, coming from a dishing phenomenon of the copper layer.
- It is another object of the present invention to provide a method for removing carbon-rich particles adhered on a copper surface, especially on the exposed copper surface of a copper/low k dielectric dual damascene structure. After a Cu-CMP process, a first chemical buffing polishing process using an acidic aqueous solution is followed, and a second chemical buffing polishing process using an acidic aqueous solution is applied after a barrier CMP process. Both of the two chemical buffing processes are used to remove carbon-rich particles adhered on the exposed copper surface during the two CMP processes.
- It is a further object of the present invention to provide a method for removing carbon-rich particles adhered on a copper surface, which is suitably applied to a low k material chemical mechanical polishing process.
- In order to achieve the above objects, the present invention provides a method for removing carbon-rich particles adhered on a copper surface, especially on the exposed copper surface of a copper/low k dielectric dual damascene structure. Firstly, providing a semiconductor substrate having a substructure comprising devices formed in the substrate and a metal layer formed thereon. Then, forming a low k dielectric layer over the substrate. Subsequently, forming a stopping layer on the low k dielectric layer. Thereafter, patterning the stopping layer and the low k dielectric layer to form a plurality of via holes for interconnects, and then patterning the stopping layer and the low k dielectric layer to form a plurality of trenches for conductive lines. Afterward, forming a conformal blanket layer above the patterned layer of the stopping layer and the low k dielectric layer as a barrier layer. Following, forming a copper layer over the barrier layer to fill the via hole and the trench. Then, performing a copper chemical mechanical polishing process to planarize the copper layer until the barrier layer. Subsequently, performing a barrier chemical mechanical polishing process to remove the barrier layer until the stopping layer. Following, performing a chemical buffing polishing process under a downward force of about 0.5 to 3 psi using an acidic aqueous solution to remove the carbon-rich particles adhered on the exposed copper surface of the copper layer filled in the trench and the via hole. Finally, performing a post chemical mechanical polishing cleaning process to remove away dirt left on the exposed copper surface. Alternately, a first chemical buffing polishing process is applied after the Cu-CMP process, and a second chemical buffing polishing process is performed after the barrier CMP process.
- The present invention can be best understood through the following description and accompanying drawings wherein:
- FIG. 1A depicts a schematic cross sectional view of a conventional copper/low k dielectric dual damascene structure;
- FIG. 1B depicts a schematic cross sectional view of the conventional copper/low k dielectric dual damascene structure after a Cu-CMP process and barrier CMP process, in which a dishing phenomenon of the exposed copper surface occurs;
- FIG. 2A depicts a flow diagram of the processes of a method according to one embodiment of the present invention; and
- FIG. 2B depicts a flow diagram of the processes of a method according to one another embodiment of the present invention.
- The present method is suitable for removing carbon-rich particles adhered on a metal surface. However, in embodiments of the present invention, a copper/low k dielectric dual damascene structure, as shown in FIG. 1B, is used as an example for employing the present method.
- In FIG. 1B, the
substrate 100 is a semiconductor substrate having a substructure comprising devices formed in thesubstrate 100 and a metal layer formed thereon (not shown in the figure). The low kdielectric layer 102 is carbon-rich, containing at least 90% carbon element, and can be formed of spin-on polymer, such as aromatic hydrocarbons, silk and flare. The low kdielectric layer 102 is shown with atrench 112 and avia hole 110 pattern. Thebarrier layer 106 is typically a Ta or TaN layer act as a liner layer for thetrench 112 and thevia hole 110 for preventing copper diffusion to the low kdielectric layer 102. A protection layer formed of silicon nitride/or silicon carbide on the low kdielectric layer 102 is served as thestopping layer 104 for the barrier layer's chemical mechanical polishing process. CMP Cu metal is shown with a dished structure below the dotted line of the top surface of thecopper layer 108. - The
barrier layer 106 of Ta/or TaN is a blanket layer conformally covering surfaces both inside and out thetrench 112 and viahole 110 area. The physical vapor deposition (PVD) technique is a preferred method for the considerations of low film stress, good coverage and good adhesion. - The
copper layer 108 fills into thetrench 112 and viahole 110, and can be deposited using PVD, CVD, or electroplating. Typically, the copper deposition thickness can range from 1 um to several microns. - In the usual method of dual damascene, the low
k dielectric layer 108 is patterned twice by the conventional photolithography and etching method. One forms the viahole 110 for interconnect and then the second forms thetrench 112 for the conductive line, such as a copper line, in the lowk dielectric layer 102. - Referring to FIG. 2A, after the
copper layer 108 is deposited over thebarrier layer 106, a copper chemicalmechanical polishing process 200 is performed to planarize thecopper layer 108 until thebarrier layer 106. Then, a barrier chemicalmechanical polishing process 202 is followed to remove thebarrier layer 106 until the stoppinglayer 104. As shown in FIG. 1B, during these two CMP processes, the lowk dielectric layer 102 is easily exposed and then polished due to the dishing phenomenon of thecopper layer 108, as described above. And then, there are many carbon-rich particles produced and adhered on the exposed copper surface, which results in a defect in the dual damascene process. Therefore, a chemicalbuffing polishing process 204 using an acidic aqueous solution under a downward force of about 0.5 to 3 psi is applied to remove the carbon-rich particles adhered on the exposed copper surface through a chemical reaction. The acidic aqueous solution can be a kind of carboxylic acid aqueous solution, such as an acidic aqueous solution containing citric acid or oxalic acid. Alternately, the acidic aqueous solution can contain ammomium carboxylate salt. At final, a post CMP cleaning process is performed to remove dirt left on the exposed copper surface. - The low
k dielectric layer 102 may have been exposed during a Cu-CMP process. Therefore, in one another embodiment of the present invention, referring to FIG. 2B, after a Cu-CMP process 300, a firstchemical buffing process 302 using an acidic aqueous solution under a downward force of about 0.5 to 3 psi, is applied to remove carbon-rich particles adhered on the exposed copper surface through a chemical reaction. Subsequently, abarrier CMP process 304 is performed to remove thebarrier layer 106 until the stoppinglayer 104, and then a second chemical buffing process using an acidic aqueous solution under a downward force of about 0.5 to 3 psi is followed to remove carbon-rich particles adhered on the exposed copper surface. The acidic aqueous solution can be a kind of aqueous solution containing a carboxylic acid, such as citric acid or oxalic acid. Alternately, the acidic aqueous solution can contain ammonium carboxylate salt. Finally, a post CMP cleaning process is employed to remove dirt left on the exposed copper surface. - The preferred embodiments are only used to illustrate the present invention, not intended to limit the scope thereof. Many modifications of the preferred embodiments can be made without departing from the spirit of the present invention.
Claims (35)
1. A method for removing carbon-rich particles adhered on a copper surface, said method comprising:
providing a semiconductor substrate having a substructure comprising devices formed in said substrate and a metal layer formed thereon;
forming a low k dielectric layer over said substrate;
forming a stopping layer on said low k dielectric layer;
patterning said stopping layer and said low k dielectric layer to form a plurality of via holes for interconnects;
patterning said stopping layer and said low k dielectric layer to form a plurality of trenches for conductive lines;
forming a conformal blanket layer above the patterned layer of said stopping layer and said low k dielectric layer as a barrier layer;
forming a copper layer over said barrier layer to fill said via hole and said trench;
performing a copper chemical mechanical polishing process to planarize said copper layer until said barrier layer;
performing a barrier chemical mechanical polishing process to remove said barrier layer until said stopping layer;
performing a chemical buffing polishing process using an acidic aqueous solution to remove said carbon-rich particles adhered on the exposed copper surface of said copper layer filled in said trench and said via hole; and
performing a post chemical mechanical polishing cleaning process.
2. The method of claim 1 , wherein said low k dielectric layer is formed of spin-on polymer low k materials.
3. The method of claim 2 , wherein said low k dielectric layer is formed of a spin-on polymer low k material selected from a group consisting of aromatic hydrocarbons, silk and flare.
4. The method of claim 1 , wherein said stopping layer is formed of silicon nitride (Si3N4).
5. The method of claim 1 , wherein said stopping layer is formed of silicon carbide.
6. The method of claim 1 , wherein said barrier layer is formed of Ta.
7. The method of claim 1 , wherein said barrier layer is formed of TaN.
8. The method of claim 1 , wherein said copper layer is formed by a chemical vapor deposition method.
9. The method of claim 1 , wherein said copper layer is formed by a physical vapor deposition method.
10. The method of claim 1 , wherein said copper layer is formed by an electroplating method.
11. The method of claim 1 , wherein said chemical buffing polishing process is performed using an acidic aqueous solution containing a carboxylic acid.
12. The method of claim 11 , wherein said carboxylic acid is citric acid.
13. The method of claim 11 , wherein said carboxylic acid is oxalic acid.
14. The method of claim 1 , wherein said chemical buffing polishing process is performed using an acidic aqueous solution containing ammonium carboxylate salt.
15. The method of claim 1 , wherein said chemical buffing polishing process is performed under a downward force of about 0.5 to 3 psi.
16. A method for removing carbon-rich particles adhered on a copper surface, said method comprising:
providing a semiconductor substrate having a substructure comprising devices formed in said substrate and a metal layer formed thereon;
forming a low k dielectric layer over said substrate;
forming a stopping layer on said low k dielectric layer;
patterning said stopping layer and said low k dielectric layer to form a plurality of via holes for interconnects;
patterning said stopping layer and said low k dielectric layer to form a plurality of trenches for conductive lines;
forming a conformal blanket layer above the patterned layer of said stopping layer and said low k dielectric layer as a barrier layer;
forming a copper layer over said barrier layer to fill said via hole and said trench;
performing a copper chemical mechanical polishing process to planarize said copper layer until said barrier layer;
performing a first chemical buffing polishing process using an acidic aqueous solution to remove said carbon-rich particles adhered on the exposed copper surface of said copper layer filled in said trench and said via hole;
performing a barrier chemical mechanical polishing process to remove said barrier layer until said stopping layer;
performing a second chemical buffing polishing process using an acidic aqueous solution to remove said carbon-rich particles adhered on the exposed copper surface of said copper layer filled in said trench and said via hole; and
performing a post chemical mechanical polishing cleaning process.
17. The method of claim 16 , wherein said low k dielectric layer is formed of spin-on polymer low k materials.
18. The method of claim 17 , wherein said low k dielectric layer is formed of a spin-on polymer low k material selected from a group consisting of aromatic hydrocarbons, silk and flare.
19. The method of claim 16 , wherein said stopping layer is formed of silicon nitride (Si3N4).
20. The method of claim 16 , wherein said stopping layer is formed of silicon carbide.
21. The method of claim 16 , wherein said barrier layer is formed of Ta.
22. The method of claim 16 , wherein said barrier layer is formed of TaN.
23. The method of claim 16 , wherein said copper layer is formed by a chemical vapor deposition method.
24. The method of claim 16 , wherein said copper layer is formed by a physical vapor deposition method.
25. The method of claim 16 , wherein said copper layer is formed by an electroplating method.
26. The method of claim 16 , wherein said first chemical buffing polishing process is performed using an acidic aqueous solution containing a carboxylic acid.
27. The method of claim 26 , wherein said carboxylic acid is citric acid.
28. The method of claim 26 , wherein said carboxylic acid is oxalic acid.
29. The method of claim 16 , wherein said first chemical buffing polishing process is performed using an acidic aqueous solution containing ammonium carboxylate salt.
30. The method of claim 16 , wherein said second chemical buffing polishing process is performed using an acidic aqueous solution containing a carboxylic acid.
31. The method of claim 30 , wherein said carboxylic acid is citric acid.
32. The method of claim 30 , wherein said carboxylic acid is oxalic acid.
33. The method of claim 16 , wherein said second chemical buffing polishing process is performed using an acidic aqueous solution containing ammonium carboxylate salt.
34. The method of claim 16 , wherein said first chemical buffing polishing process is performed under a downward force of about 0.5 to 3 psi.
35. The method of claim 16 , wherein said second chemical buffing polishing process is performed under a downward force of about 0.5 to 3 psi.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/729,220 US6455432B1 (en) | 2000-12-05 | 2000-12-05 | Method for removing carbon-rich particles adhered on a copper surface |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/729,220 US6455432B1 (en) | 2000-12-05 | 2000-12-05 | Method for removing carbon-rich particles adhered on a copper surface |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20020068455A1 true US20020068455A1 (en) | 2002-06-06 |
| US6455432B1 US6455432B1 (en) | 2002-09-24 |
Family
ID=24930077
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/729,220 Expired - Lifetime US6455432B1 (en) | 2000-12-05 | 2000-12-05 | Method for removing carbon-rich particles adhered on a copper surface |
Country Status (1)
| Country | Link |
|---|---|
| US (1) | US6455432B1 (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20070128873A1 (en) * | 2005-12-01 | 2007-06-07 | Gaku Minamihaba | Aqueous dispersion for cmp, polishing method and method for manufacturing semiconductor device |
| US20110189855A1 (en) * | 2010-02-03 | 2011-08-04 | Jen-Chieh Lin | METHOD FOR CLEANING SURFACE CONTAINING Cu |
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6627546B2 (en) * | 2001-06-29 | 2003-09-30 | Ashland Inc. | Process for removing contaminant from a surface and composition useful therefor |
| JP4064943B2 (en) * | 2004-04-02 | 2008-03-19 | 株式会社東芝 | Manufacturing method of semiconductor device |
| JP4469737B2 (en) * | 2005-02-10 | 2010-05-26 | 株式会社東芝 | Manufacturing method of semiconductor device |
| US7947637B2 (en) * | 2006-06-30 | 2011-05-24 | Fujifilm Electronic Materials, U.S.A., Inc. | Cleaning formulation for removing residues on surfaces |
Family Cites Families (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6165956A (en) * | 1997-10-21 | 2000-12-26 | Lam Research Corporation | Methods and apparatus for cleaning semiconductor substrates after polishing of copper film |
| TW406329B (en) * | 1998-04-30 | 2000-09-21 | Ibm | Method of cleaning semiconductor wafers after cmp planarization |
| US6245662B1 (en) * | 1998-07-23 | 2001-06-12 | Applied Materials, Inc. | Method of producing an interconnect structure for an integrated circuit |
| US6218290B1 (en) * | 1998-11-25 | 2001-04-17 | Advanced Micro Devices, Inc. | Copper dendrite prevention by chemical removal of dielectric |
| US6140239A (en) * | 1998-11-25 | 2000-10-31 | Advanced Micro Devices, Inc. | Chemically removable Cu CMP slurry abrasive |
| US6177364B1 (en) * | 1998-12-02 | 2001-01-23 | Advanced Micro Devices, Inc. | Integration of low-K SiOF for damascene structure |
| US6147002A (en) * | 1999-05-26 | 2000-11-14 | Ashland Inc. | Process for removing contaminant from a surface and composition useful therefor |
| US6251770B1 (en) * | 1999-06-30 | 2001-06-26 | Lam Research Corp. | Dual-damascene dielectric structures and methods for making the same |
-
2000
- 2000-12-05 US US09/729,220 patent/US6455432B1/en not_active Expired - Lifetime
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20070128873A1 (en) * | 2005-12-01 | 2007-06-07 | Gaku Minamihaba | Aqueous dispersion for cmp, polishing method and method for manufacturing semiconductor device |
| US7833431B2 (en) * | 2005-12-01 | 2010-11-16 | Kabushiki Kaisha Toshiba | Aqueous dispersion for CMP, polishing method and method for manufacturing semiconductor device |
| US20110189855A1 (en) * | 2010-02-03 | 2011-08-04 | Jen-Chieh Lin | METHOD FOR CLEANING SURFACE CONTAINING Cu |
Also Published As
| Publication number | Publication date |
|---|---|
| US6455432B1 (en) | 2002-09-24 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US5915203A (en) | Method for producing deep submicron interconnect vias | |
| US6071809A (en) | Methods for forming high-performing dual-damascene interconnect structures | |
| US6004188A (en) | Method for forming copper damascene structures by using a dual CMP barrier layer | |
| US6184138B1 (en) | Method to create a controllable and reproducible dual copper damascene structure | |
| US6627539B1 (en) | Method of forming dual-damascene interconnect structures employing low-k dielectric materials | |
| US6103625A (en) | Use of a polish stop layer in the formation of metal structures | |
| US6080656A (en) | Method for forming a self-aligned copper structure with improved planarity | |
| US6368953B1 (en) | Encapsulated metal structures for semiconductor devices and MIM capacitors including the same | |
| US7208404B2 (en) | Method to reduce Rs pattern dependence effect | |
| US6372632B1 (en) | Method to eliminate dishing of copper interconnects by the use of a sacrificial oxide layer | |
| WO2000039849A1 (en) | Dual-damascene interconnect structures and methods of fabricating same | |
| KR100707705B1 (en) | Local alloys to prevent dishing of copper during chemical mechanical polishing | |
| US20100081272A1 (en) | Methods of Forming Electrical Interconnects Using Electroless Plating Techniques that Inhibit Void Formation | |
| US6429119B1 (en) | Dual damascene process to reduce etch barrier thickness | |
| US6297158B1 (en) | Stress management of barrier metal for resolving CU line corrosion | |
| US20020068435A1 (en) | Method for removing carbon-rich particles adhered on the exposed copper surface of a copper/low k dielectric dual damascene structure | |
| US6403466B1 (en) | Post-CMP-Cu deposition and CMP to eliminate surface voids | |
| US6455432B1 (en) | Method for removing carbon-rich particles adhered on a copper surface | |
| US6583051B2 (en) | Method of manufacturing an amorphized barrier layer for integrated circuit interconnects | |
| US6194307B1 (en) | Elimination of copper line damages for damascene process | |
| US6413869B1 (en) | Dielectric protected chemical-mechanical polishing in integrated circuit interconnects | |
| JP2006114724A (en) | Semiconductor device and manufacturing method thereof | |
| KR100396878B1 (en) | Method of forming metal interconnection using plating and semiconductor device manufactured by the method | |
| KR20050046052A (en) | Method of forming metal wiring in semiconductor device | |
| TW525242B (en) | Method for removing carbon-rich particles adhered on a copper surface |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: UNITED MICROELECTRONICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:TSAI, TENG-CHUN;HSU, CHIA-LIN;WEI, YUNG-TSUNG;AND OTHERS;REEL/FRAME:011337/0519 Effective date: 20001130 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| FPAY | Fee payment |
Year of fee payment: 12 |