US20020057612A1 - Signal transmission circuit and semiconductor memory using the same - Google Patents
Signal transmission circuit and semiconductor memory using the same Download PDFInfo
- Publication number
- US20020057612A1 US20020057612A1 US10/038,914 US3891402A US2002057612A1 US 20020057612 A1 US20020057612 A1 US 20020057612A1 US 3891402 A US3891402 A US 3891402A US 2002057612 A1 US2002057612 A1 US 2002057612A1
- Authority
- US
- United States
- Prior art keywords
- node
- circuit
- potential
- control signal
- signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims description 23
- 230000008054 signal transmission Effects 0.000 title 1
- 238000011156 evaluation Methods 0.000 abstract description 22
- 230000005540 biological transmission Effects 0.000 abstract description 18
- 238000007599 discharging Methods 0.000 abstract description 3
- 238000010586 diagram Methods 0.000 description 25
- 230000000295 complement effect Effects 0.000 description 14
- 230000003071 parasitic effect Effects 0.000 description 13
- 230000004048 modification Effects 0.000 description 10
- 238000012986 modification Methods 0.000 description 10
- 230000004913 activation Effects 0.000 description 8
- 230000000694 effects Effects 0.000 description 6
- 238000000034 method Methods 0.000 description 5
- 101000576800 Homo sapiens Mesothelin-like protein Proteins 0.000 description 4
- 102100025099 Mesothelin-like protein Human genes 0.000 description 4
- 102100037224 Noncompact myelin-associated protein Human genes 0.000 description 4
- 101710184695 Noncompact myelin-associated protein Proteins 0.000 description 4
- 230000006870 function Effects 0.000 description 4
- 230000004044 response Effects 0.000 description 4
- 101100321938 Arabidopsis thaliana AAPT2 gene Proteins 0.000 description 3
- 101100078997 Arabidopsis thaliana MWL1 gene Proteins 0.000 description 3
- 101100078998 Arabidopsis thaliana MWL2 gene Proteins 0.000 description 3
- 230000003321 amplification Effects 0.000 description 3
- 230000008901 benefit Effects 0.000 description 3
- 230000003111 delayed effect Effects 0.000 description 3
- 230000005669 field effect Effects 0.000 description 3
- 238000003199 nucleic acid amplification method Methods 0.000 description 3
- 238000004904 shortening Methods 0.000 description 3
- 101000957559 Homo sapiens Matrin-3 Proteins 0.000 description 2
- 102100038645 Matrin-3 Human genes 0.000 description 2
- 238000003491 array Methods 0.000 description 2
- 230000008859 change Effects 0.000 description 2
- 230000007257 malfunction Effects 0.000 description 2
- 230000001603 reducing effect Effects 0.000 description 2
- 230000002441 reversible effect Effects 0.000 description 2
- 101001051674 Homo sapiens Meiosis-specific nuclear structural protein 1 Proteins 0.000 description 1
- 102100024962 Meiosis-specific nuclear structural protein 1 Human genes 0.000 description 1
- 206010027336 Menstruation delayed Diseases 0.000 description 1
- 108010065361 lens intrinsic protein MP 38 Proteins 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 230000000630 rising effect Effects 0.000 description 1
- 230000001360 synchronised effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/02—Generators characterised by the type of circuit or by the means used for producing pulses
- H03K3/353—Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of field-effect transistors with internal or external positive feedback
- H03K3/356—Bistable circuits
- H03K3/356104—Bistable circuits using complementary field-effect transistors
- H03K3/356113—Bistable circuits using complementary field-effect transistors using additional transistors in the input circuit
- H03K3/35613—Bistable circuits using complementary field-effect transistors using additional transistors in the input circuit the input circuit having a differential configuration
- H03K3/356139—Bistable circuits using complementary field-effect transistors using additional transistors in the input circuit the input circuit having a differential configuration with synchronous operation
Definitions
- the present invention relates to a transmission circuit which transmits signals between circuit units on a semiconductor integrated circuit, and a semiconductor memory using the same.
- a circuit shown in FIG. 18 is known as a conventional transmission circuit.
- reference numeral 101 indicates a dynamic CMOS circuit used as a driver circuit.
- the symbol W indicates an equivalent circuit of a wire, in which a parasitic capacitance CL and a parasitic resistance RL are taken into consideration.
- Reference numeral 200 indicates an inverter used as a receiving circuit.
- the symbol ⁇ 1 indicates a control signal and the symbol IN indicates a data signal. Operational waveforms of the circuit are illustrated in FIG. 19.
- control signal ⁇ 1 When the control signal ⁇ 1 is a low potential VSS (‘L’), a precharge period is set up, whereas when the control signal ⁇ 1 is a high potential VDD (‘H’), an evaluation period is set up. During the precharge period, an output Ql, produced from the driver circuit 101 reaches ‘H’. If the data signal IN is ‘H’ (indicated by a solid line) when the control signal ⁇ 1 changes from ‘L’ to ‘H’, then the output Ql is discharged and changed from ‘H’ to ‘L’.
- an output QlB at the exit of the wire W changes from ‘H’ to ‘L’. Thereafter, the receiving circuit 201 outputs an output Q 2 in response to the output QlB at the exit of the wire W.
- the data signal ⁇ is ‘L’ (indicated by a broken line) when the control signal ⁇ 1 changes from ‘L’ to ‘H’, then no outputs Ql and QlB are discharged, and they are maintained at ‘H’.
- transistors that are large in gate width are used as transistors for the driver circuit 101 , and the time required to charge and discharge the output Ql is shortened.
- the delay time (tpdl) thereof is small.
- the wave form is rendered dull due to the influence of the parasitic capacitance and the parasitic resistance at the exit QlB of the wire W, and the delay time (tcrf) is developed (where the logic threshold potential of the inverter constituting the receiving circuit is supposed to be a common (VDD/2)).
- the delay time developed due to the influence of the wire increases in proportion to the product of the parasitic capacitance and the parasitic resistance. Therefore, the delay time is long and becomes dominant when the wire is long, and, hence, the performance of the semiconductor integrated circuit is rate-controlled by the delay time developed under the influence of the wire.
- a waveform-dull phenomenon is not limited only to the case where the length of the wire is long. There may be cases in which transistors that each have a small gate width, and are short in wiring length and large in parasitic capacity are used for the driver circuit 101 .
- Another object of the present invention is to shorten the precharge time at an exit portion of a signal wire (transmission line) and to shorten the transmission cycle time.
- a transmission circuit comprising a driver circuit alternately controlled to a precharge period and an evaluation period according to a first control signal.
- This driver circuit precharges an output node to a first source potential during the precharge period and drives the output node to either the first source potential or the second source potential, according to a potential, at an input node during the evaluation period.
- the transmission circuit also comprises a signal line coupled to the output node of the driver circuit so as to be driven by the driver circuit, and a receiving circuit comprising a semiconductor logic circuit, which has a first node and a second node and is alternately controlled to the precharge period and the evaluation period, according to a second control signal, to precharge the first and second nodes to the first source potential together during the precharge period, and discharge the second node according to a potential at the first node and discharge the first node according to a potential on the signal line during the evaluation period, thereby making a distinction as to the potential on the signal line, with the potential at the first node as a reference potential.
- a signal line precharge transistor is provided at an exit portion of the signal line (transmission line).
- FIG. 1 is a circuit diagram showing a first embodiment
- FIGS. 2A and 2B are respectively a characteristic diagram and a waveform diagram illustrating effects obtained in the first embodiment
- FIGS. 3A through 3D are respectively circuit diagrams depicting modifications of a driver circuit employed in the above-described embodiment
- FIGS. 4A through 4H are respectively circuit diagrams showing modifications of a switch unit of a receiving circuit employed in the above-described embodiment
- FIG. 5 is a diagram illustrating the input/output characteristic of an SLC circuit described in each of FIGS. 4A through 4F;
- FIGS. 6A through 6D are respectively circuit diagrams depicting modifications of a load unit of the receiving circuit employed in the above-described embodiment
- FIGS. 7A through 7C are respectively circuit diagrams showing modifications of an activation circuit of the receiving circuit employed in the above-described embodiment
- FIG. 8 is a circuit diagram illustrating a second embodiment
- FIG. 9 is a diagram depicting the input/output characteristic of the receiving circuit employed in the above-described embodiment.
- FIG. 10 is a circuit diagram showing a modification illustrative of the receiving circuit and a driver circuit, both employed in the above-described embodiment
- FIG. 11 is a circuit diagram illustrating a third embodiment
- FIG. 12 is a diagram depicting operation waveforms and effects obtained in the third embodiment
- FIG. 13 is a conceptional diagram showing a control signal generating method
- FIG. 14 is a conceptional diagram illustrating another control signal generating method
- FIG. 15 is a block diagram depicting a fourth embodiment
- FIG. 16 is a circuit diagram showing a fifth embodiment
- FIG. 17 is a diagram illustrating a read/write control circuit employed in the fifth embodiment
- FIG. 18 is a circuit diagram depicting a prior art
- FIG. 19 is a waveform diagram showing the operation of the prior art
- FIG. 20 is a block diagram illustrating a sixth embodiment
- FIG. 21 is a circuit diagram depicting another driver circuit and another receiving circuit employed in the present embodiment.
- FIG. 22 is a circuit diagram showing a seventh embodiment.
- FIG. 1 shows the first embodiment of the present invention.
- a driver circuit 101 is similar to the driver circuit employed in the prior art shown in FIG. 18.
- the driver circuit 101 is alternately controlled to a precharge period and an evaluation period based on a control signal ⁇ 1 .
- a control signal ⁇ 1 falls within a high potential period (precharge period)
- an MP 11 is turned on and an MN 11 is turned off so that a signal wire W to be driven is precharged to a high potential through the MP 11 .
- the control signal ⁇ 1 is placed during a low potential period (evaluation period)
- the MP 11 is turned off and the MN 11 is turned on. Therefore, the state of the output Ql connected to the signal wire W depends on the state of an input transistor MN 12 .
- Such a driver circuit 101 drives the signal wire W and transmits data to a receiving circuit 201 .
- inverters of even numbers are interposed in the course of the signal wire W as designated at numeral Nl in FIG. 1.
- the receiving circuit 201 is a dynamic type logic circuit for, in response to one input signal, obtaining true and complementary outputs approximately equal to each other. This will be referred to below as source-coupled logic (SCL circuit). Details of such SCL circuits have been described in JP-A No. H10-150358, U.S. Pat. No. 5,291,076, and U.S. Pat. No. 5,373,203. Of these, a circuit (latch type SCL circuit) having a latch function is used as the receiving circuit 201 , shown in FIG. 1.
- a precharge transistor MP 2 L is electrically connected between a high potential source VDD and a first node 1
- a precharge transistor MP 2 R is electrically connected between the high potential source VDD and a second node 2
- a control signal ⁇ 2 is connected to the gates of the MP 2 L and MP 2 R.
- the first node 1 is electrically connected to the drain of an input transistor NM 21 through a feedback transistor MNFL
- the second node 2 is electrically connected to the drain of a reference transistor MNB through a feedback transistor MNFR.
- the sources of the input transistor MN 21 and the reference, transistor MNB are connected in common, and an activation transistor MND controlled based on the control signal ⁇ 2 is electrically connected between a common connecting point (third node) 3 thereof and a low potential source VSS.
- the signal wire W is electrically connected to the gate of the input transistor MN 21 .
- the gate of the reference transistor MNB is electrically connected to the first node 1 .
- the gates of the MNFL and MNFR are, respectively electrically connected to the second node 2 and the first node 1 in cross form.
- a level compensating transistor MPFL parallel connected to the MP 2 L
- a level compensating transistor MPFR parallel-connected to the MP 2 R
- the precharge transistors MP 2 L and MP 2 R are brought into conduction so that the complementary output nodes (Q 2 and 2 ) and the gate of the reference transistor MNB are respectively charged to the high potential VDD.
- the output node 2 is discharged to the low potential and the output node Q 2 is reset to the high potential by the level compensating transistor MPFR.
- the present SCL circuit is capable of discriminating whether one input signal is high or low in potential, in response to one input signal and outputting complementary signals approximately equal in delay time to each other.
- FIG. 2A An input/output characteristic of the latch type SCL circuit is shown in FIG. 2A. It is understood from the drawing that a logic threshold potential is a potential that is lowered by about 0.2v, as viewed from the high potential VDD. Accordingly, the OR output Q 2 is given in the following manner. For example, if the input potential is of the high potential VDD, then the output potential results in the high potential VDD. If the input potential is a potential that is lowered by about 0.3V or higher as seen from the high potential VDD, then the output potential becomes the low potential VSS. The NOR output 2 works in reverse.
- the reason why the logic threshold potential lies on the high potential VDD side is that since the receiving circuit 201 has the latch function, the degree of amplification is large, and the potential at the gate of the reference transistor MNB is kept at the high potential VDD in its initial stage.
- FIG. 2B is an operation waveform diagram which shows at the time that the data signal IN is high in potential.
- the control signal ⁇ 1 changes from the low potential to the high potential (evaluation state)
- a waveform becomes dull at the exit QlB of the wire W due to the influence of parasitic capacitance and resistance as described in the prior art.
- the control signal ⁇ 2 is low in potential
- the receiving circuit 201 is kept in the precharged state, and hence the output Q 2 of the receiving circuit 201 is maintained at the high potential regardless of the potential on the wire W.
- the present embodiment rather than the prior art, is speeded up by a difference ( ⁇ t) in delay time.
- ⁇ t difference in delay time.
- FIG. 3A illustrates a configuration wherein the positions of the transistors MN 11 and MN 12 of the driver circuit 101 shown in the first embodiment of FIG. 1 are exchanged with one another.
- FIG. 3B shows a configuration wherein a transistor MP 12 is added to FIG. 3A, the gate thereof is electrically coupled to a data signal IN, and the source thereof is electrically connected to the drain of a transistor MN 12 .
- FIG. 3C shows a circuit wherein a transistor MP 12 is added to the driver circuit 101 , shown in FIG. 1.
- the gate of the transistor MP 12 is coupled to a data signal IN, and the source thereof is electrically connected to an output Ql in this case. If the control signals ⁇ 1 respectively reach a high potential (evaluation period) when the data signals IN are low in potential, then the outputs Ql are respectively brought to a floating state during the evaluation period in FIGS. 3A and 3B. However, FIG. 3C shows a configuration capable of preventing the floating state from occurring.
- FIG. 3D is an example in which an SCL circuit is used as driver circuit 101 .
- the circuit shown in FIG. 3D differs from the latch type SCL circuit used as the receiving circuit 201 in the embodiment shown in FIG. 1, in that the feedback transistors MNFL and MNFR are deleted. Since the latch function becomes lost in such a configuration, the circuit can be called a non-latch type SCL circuit.
- these SCL circuits are driven in order to set their output potentials to a high potential during a precharge period, and also driven in order to set their output potentials to output potentials based on an input signal during an evaluation period.
- each of the circuits shown in FIGS. 3A through 3D is a circuit wherein its output signal becomes a signal having a precharge period and an evaluation period. Such a circuit is applicable as a driver circuit even in the case of any configuration.
- each SCL circuit used as the receiving circuit 201 in FIG. 1 a portion in which an input transistor MN 21 and a reference transistor MNB are configured so as to be source-coupled to each other is called a switch unit SW, a portion comprising of the input transistor MN 21 in the switch unit SW is called a logic circuit block LB, a portion comprising precharge transistors MP 2 L and MP 2 R and level compensating transistors MPFL and MPFR is called a load unit, and a portion comprising an activation transistor MND is called an activation circuit, respectively.
- FIGS. 4A through 4H Variations of the switch unit SW in the SCL circuit are illustrated in FIGS. 4A through 4H.
- a logic circuit block LB comprises a plurality of parallel-connected transistors MN 1 through MNm.
- the result of OR logic is obtained as an output Q
- the result of NOR logic is obtained as an output .
- a logic circuit block LB comprises a plurality of tandem connected transistors MN 1 through MNm.
- reference transistors are also tandem-connected, as designated at MNBL and MNB 2 .
- the result of AND logic is obtained as an output Q
- the result of NAND logic is obtained as an output .
- a logic circuit block LB comprises a pair of two tandem-connected transistors MN 1 and MN 2 , which receive inputs IN 1 and IN 2 respectively, and a pair of two tandem-connected transistors MNBL and MNB 2 , which receive their complementary inputs /IN 1 and /IN 2 therein, both of which are connected in parallel.
- the result of XOR logic is obtained as an output Q
- the result of its inverse logic is obtained as an output .
- a logic circuit block LB comprises a pair of parallel-connected transistors MN 1 and MN 2 , supplied with inputs IN 1 and IN 2 respectively, and a pair of parallel-connected transistors MNBL and MNB 2 , supplied with their complementary inputs /IN 1 and /IN 2 , both pairs of which are connected in series.
- the circuit shown in FIG. 4D obtains the same result of logic as that obtained in the circuit shown in FIG. 4C.
- FIG. 4E shows a configuration wherein an input to a logic circuit block LB is inputted via a selector SEL. Whether or not any signal should be transmitted to the logic circuit block LB, is controlled based on select signals Sl through Sm. While FIG. 4F is similar in configuration to FIG. 4C, FIG.
- FIG. 4F is identical in function to FIG. 4E, because select signals Sl through Sm are used as signals to be inputted to transistors MNS 1 through MNSM.
- the respective transistors can be replaced by bipolar transistors. Since, in this case, the bipolar transistors rather than the field effect transistors, are high or excellent in current switch performance, they are large in amplification degree.
- a load unit in this case a load having a configuration shown in FIG. 6D, which will be described later, is used so as not to saturate the bipolar transistors.
- the receiving circuit which has adopted each of the switch units shown in FIGS. 4A through 4F, described up to now, has no feedback transistors, it serves as a non-latch type SCL circuit.
- the non-latch type SCL circuit is small in amplification degree and low in logic threshold potential, as compared with the latch type SCL circuit shown in FIG. 5.
- a change in input potential larger than that of the latch type SCL circuit is required to make the discrimination as to an input potential between a low potential and a high potential. Therefore, a margin greater than that of the latch type SCL circuit is required as a timing margin for both the input signal QlB and control signal ⁇ 2 . Accordingly, the latch type SCL circuit has the advantage of shortening the delay time.
- Two feedback transistors may be added to configure the latch type SCL circuit, and are applicable to any of the circuits shown in FIGS. 4A through 4F. Examples each corresponding to FIG. 4A, are shown in FIGS. 4G and 4 fi .
- the gate of a reference transistor MNB is electrically connected to a node 1 (output 2 ) in a manner similar to the receiving circuit 201 employed in the first embodiment shown in FIG. 1
- the gate of a reference transistor MNB is electrically connected to a node 4 corresponding to one terminal of a logic circuit block LB.
- the circuit shown in FIG. 4G is advantageous in terms of increased operating speed.
- FIGS. 6A through 6D respectively show variations of a load unit of an SCL circuit that is adoptable as a receiving circuit.
- the gates of precharge transistors MP 2 L and MP 2 R are driven based on a control signal ⁇ 2 B, different from the control signal ⁇ 2 for the activation circuit.
- the driving of the control signal ⁇ 2 B with faster timing than that of the control signal ⁇ 2 the SCL circuit operation can be sped up in a manner similar to the commonly available domino circuit, as compared with the driving of the two with the same timing.
- FIG. 6B shows a configuration in which the level compensating MPFL is deleted.
- FIGS. 7A through 7C respectively show variations of an activation circuit of an SCL circuit applicable as a receiving circuit.
- an activation circuit DV comprises an inverter comprised of transistors MPD and MND. The input of the inverter is coupled to a control signal ⁇ 2 and the output thereof is electrically connected to a node 3 of a source-coupled unit of an SCL circuit.
- the transistor MPD When the transistor MPD is not provided, the node 3 is precharged by a reference transistor MNB.
- the transistor MPD exists, the node 3 is precharged by both transistors MPD and MNB. Therefore, the time required to precharge the node 3 and an output node Q is shortened.
- an activation circuit DV comprises a plural-input NAND circuit (two-input type in the drawing, by way of example).
- a control signal ⁇ 2 is brought to an activated state (high potential)
- a SCL circuit is activated only when all the inputs of the NAND circuit are high in potential, and is not activated except for that, whereby power consumption is reduced.
- FIG. 7C is a modification of FIG. 7B, and shows a configuration in which a transistor MPD 2 is deleted.
- a data signal IN is low in potential and a control signal ⁇ 2 is brought to an activated state (high potential), a node 3 is brought to a floating state.
- the transistor MPD 2 is neither necessary nor essential to the configuration.
- FIG. 8 An example in which input signal lines are a complementary signal pair is next shown in FIG. 8 as the second embodiment.
- the embodiment shown in FIG. 8 is provided with another driver circuit 101 ′, identical in configuration to the driver circuit 101 . They differ from each other in that the driver circuits are activated complementarily. Namely, an input signal IN of the driver circuit 101 has a complementary bearing on an input signal /IN of the driver circuit 101 ′.
- a signal wire W driven by the driver circuit 101 and a complementary signal wire W 2 driven by the driver circuit 101 are respectively charged to a high potential VDD during a precharge period.
- the receiving circuit 202 is substantially similar in internal configuration to the receiving circuit 201 employed in the embodiment shown in FIG. 1 but different therefrom in that a reference transistor MNB is electrically connected to the complementary signal wire W 2 without being connected to a node 2 . Since a logic threshold potential is a potential that is lowered by several tens of mV from the high potential in the present receiving circuit 201 , as represented by an input/output characteristic shown in FIG. 9, the receiving circuit 202 discriminates between the low potential and the high potential if the difference in potential between the wire W and the wire W 2 , corresponding to the complementary signal line pair is 0.1V or higher.
- timing margins for each input signal and the control signal ⁇ 2 can be shortened, as compared with the receiving circuit 201 employed in the first embodiment shown in FIG. 1, a further speed-up is achieved.
- this is implemented in compensation for inconveniences such as the fact that the driver circuits and the signal wires increase twice.
- FIG. 10 shows another receiving circuit employed in the second embodiment.
- the receiving circuit 201 shown in the present drawing is of a commonly-used latch type sense amplifier, and has an input/output characteristic similar to that of the receiving circuit employed in the second embodiment.
- timing margins for input signals QlB and Q 11 B and a control signal ⁇ 2 can be shortened in a manner similar to the receiving circuit employed in the second embodiment, the speeding up of the receiving circuit is achieved.
- an input node also serves as an output node in the present embodiment, an input signal line is driven at full amplitude. Therefore, power consumption is large as compared with the second embodiment shown in FIG. 8.
- a latch circuit that is identical in configuration to the receiving circuit 202 shown in FIG. 8, or to the receiving circuit 203 shown in FIG. 10, may be used even in the driver circuits 101 and 101 ′ shown in FIG. 8.
- the drain of the transistor MP 11 B is electrically connected to the exit QlB of the wire W, and a control signal ⁇ 3 is inputted into the gate of the transistor MP 11 B.
- Timing provided to input the control signal ⁇ 3 is important in the present invention. Namely, if the timing provided to raise the control signal ⁇ 3 is delayed with respect to the control signal ⁇ 1 where a data signal IN is ‘H’ and the control signal ⁇ 1 rises so as to change from a precharge state to an evaluation state, then transistors MN 11 , MN 12 , and MP 11 B are brought into conduction during its delayed period so that a through current flows therethrough. No particular problem arises in the case of inverse timing.
- the precharge operation at the exit QlB of the wire W is carried out substantially without being under the influence of parasitic capacitance and resistance of the wire W. Accordingly, the waveform at the exit QlB of the wire W rises at a high speed as indicated by a sold line as compared with the prior circuit. It is therefore possible to shorten the cycle time.
- FIG. 13 shows a method of generating control signals ⁇ 1 , ⁇ 2 , and ⁇ 3 , based on an external clock CK.
- the control signals ⁇ 1 , ⁇ 2 , and ⁇ 3 are generated as outputs produced from a control signal generator with the external clock CK as an input.
- the control signals ⁇ 1 , ⁇ 2 , and ⁇ 3 are supplied to the driver circuit, receiving circuit and signal line precharge transistor.
- FIG. 14 shows another example of the control signal generating method. For example, the control signal ⁇ 2 or ⁇ 3 is generated based on the control signal ⁇ 1 of the driver circuit 101 .
- control signal ( ⁇ 2 or ⁇ 3 is generated based on an output signal Ql (or Qlm) of the driver circuit 101 .
- control signal ⁇ 3 can be generated based on the control signal ⁇ 2 , or output signals Q 2 and 2 of the receiving circuit 201 .
- a semiconductor integrated circuit M 13 has a semiconductor memory macro Ml, i.e., a memory cell array M 2 , a row decoder and word driver M 3 , a row predecoder M 4 , a row address buffer M 5 , a read-write circuit M 6 , a column decoder and driver M 7 , a column predecoder M 8 , a column address buffer M 9 , a read-write control circuital, an output circuit Mll, and driver circuits 12 A through 12 D for transmitting signals to and receiving the same from, the respective input/output circuits of the semiconductor memory macro MI.
- a semiconductor memory macro Ml i.e., a memory cell array M 2 , a row decoder and word driver M 3 , a row predecoder M 4 , a row address buffer M 5 , a read-write circuit M 6 , a column decoder and driver M 7 , a column predecoder M 8 , a column address buffer M 9 ,
- the memory cell array M 2 has a number of memory cells in which memory cell select terminals are electrically connected to their corresponding word lines, and memory cell output terminals are electrically connected to their corresponding bit lines. These memory cells are placed in matrix form.
- the row address buffer M 5 converts a row address signal, to an internal complementary address signal and the row predecoder M 4 decodes the converted signal. Further, the row decoder and word driver M 3 decodes it and drives a word line, selected based on the result of decoding, to a selection level.
- the column address buffer M 9 converts a column address signal to an internal complementary address signal and the column predecoder M 8 decodes the converted signal. Further, the column decoder and driver M 7 decodes the result of the decoding. The corresponding bit line is selected according to the result of the decoding by the column decoder and driver M 7 . A memory cell specified by the row address signal and the column address signal is selected in this way.
- the driver circuits M 12 through M 12 C for transmitting the signals to their corresponding input circuits of the semiconductor memory macro Ml correspond to the driver circuit 101 .
- An output line thereof corresponds to the signal wire W, or the signal wire W and complementary signal wire W 2 .
- the row address buffer M 5 , the column address buffer M 9 , and the read-write control circuit M 10 comprise the receiving circuit 101 .
- the output circuit Mll corresponds to the driver circuit 101
- an output line thereof corresponds to the signal wire W, or the signal wire W and complementary signal wire W 2 .
- the memory cell array and peripheral circuits of the semiconductor memory macro Ml are shown in FIG. 16 as the fifth embodiment.
- the memory cell array in which a number of memory cells 32 are two-dimensionally arranged, is divided into a plurality of sub memory arrays 30 .
- a plurality of sub word drivers RX 1 , RX 2 , RX 3 , and RX 4 are electrically connected to main word lines typified by MWL 1 and MWL 2 , respectively.
- Sub word lines SWL respectively corresponding to the sub memory arrays are electrically connected to their corresponding sub word drivers.
- Read-write control circuits 36 are electrically connected to their corresponding bit line pairs, each typified by 34 A and 34 B.
- Precharge transistors MP 38 are electrically connected to their corresponding ends of the bit lines.
- the main word lines MWL 1 and MWL 2 are respectively driven by word drivers MD 1 and MD 2 .
- the driver circuit 101 shown in FIG. 1, or those shown in FIGS. 3A through 3D, are adopted as the main word drivers MD 1 and MD 2 .
- a signal to be inputted to the driver circuit corresponds to an output produced from a row decoder for selecting each row of the memory cell array.
- Each of the main word lines MWL 1 and MWL 2 corresponds to the signal wire W shown in FIG. 1.
- Precharge transistors MP 40 each similar to the MP 1 lB shown in FIG. 11, are electrically connected to the far-off ends of these main word lines, respectively, as viewed from the word drivers.
- the receiving circuit 201 shown in FIG.
- each of the main word drivers is alternately controlled to a precharge period and an evaluation period, according to a first control signal.
- the main word driver precharges each main word line to a high potential VDD and drives it to either the high potential VDD or a low potential VSS, according to the output of the row decoder.
- Each of the sub word drivers has a first node and a second node to which the corresponding one of the sub word lines is connected.
- the sub word driver is alternately controlled to the precharge period and the evaluation period, according to a second control signal.
- the sub word driver precharges both the first and second nodes to a first source potential.
- the sub word driver discharges the second node according to the potential at the first node, and discharges the first node according to the potential at each main word line.
- the potential at one main word line is discriminated from the potentials of other word lines, with the potential at the first node serving as a reference potential so that the corresponding connected sub word line is driven.
- the time required to drive each main word line can be shortened.
- FIG. 17 shows one example of the read-write control circuit 36 as it is applied to the fifth embodiment and its periphery. Only one typical memory cell is illustrated as electrically connected to a bit line pair 34 A and 34 B. Reference numerals 35 A and 35 B are respectively common data lines used for data writing.
- the read-write control circuit 36 comprises a pull-up circuit 42 and a sense amplifier 44 .
- the receiving circuit 202 shown in FIG. 8, or the receiving circuit 203 shown in FIG. 10 can be adopted as the sense amplifier 44 .
- a portion comprising the memory cell 32 and the pull-up circuit 42 corresponds to the driver circuit 101 of the transmission circuit shown in FIG. 8.
- the bit lines 34 A and 34 B correspond to the signal wire W and the signal wire W 2 , respectively.
- the pull-up circuit 42 is driven by a control signal ⁇ 1 that is substantially in 8 synchronism with a signal on a sub word line. Namely, when the sub word line is low in potential, the control signal ⁇ 1 is also low in potential.
- the bit line pair 34 A and 34 B is precharged to a high potential by transistors of the pull-up circuit.
- the control signal ⁇ 1 is also high in potential, and, hence, the pull-up circuit reaches an evaluation state. If the corresponding memory cell is in an information read state, for example at this time, then the difference in potential which is developed between the bit line pair 34 A and 34 B, is amplified by the sense amplifier 44 or 201 , as described above, and output signals Q 2 and 2 are supplied to the next-stage circuit.
- FIG. 20 shows the sixth embodiment.
- the present embodiment illustrates an example in which an output produced from the read-write control circuit 36 , employed in the fifth embodiment, is transmitted to an output circuit Mll.
- an output S 01 produced from the read-write control circuit 36 is received by a receiving circuit 201 B which is driven by a control signal ⁇ 2 B.
- An output S 02 is produced from the receiving circuit 201 C which is driven by a control signal ⁇ 2 C.
- an output S 03 produced from the receiving circuit 201 C is received by the output circuit Mll which is driven by a control signal ⁇ 2 D.
- the above S 01 through S 03 respectively correspond to the signal lines of the transmission circuits shown in FIG. 1 and the like.
- the receiving circuits 201 B, 201 C, and output circuit Mll respectively correspond to the receiving circuit in the transmission circuit.
- the access time for a semiconductor memory macro is shortened, as described above.
- FIG. 21 shows another receiving circuit employed in the present embodiment.
- the present embodiment takes the form wherein the receiving circuit 201 , employed in the first embodiment shown in FIG. 1, is turned upside down and the respective signals are made opposite in polarity. While the signals are different in polarity from one another, the present receiving circuit can obtain an effect similar to the receiving circuit 201 employed in the first embodiment, even in the case of such a configuration. Namely, a modification of the above embodiment, wherein an n type device is replaced by a p type device, and a p type device is replaced by an n type device, falls within a scope capable of being inferred and considered by those skilled in the art. Since the polarities of the output signals and the inverted input signal are changed, the addition of another inverter to an output point also falls within an easy-to-infer scope.
- FIG. 22 shows the seventh embodiment of the present invention.
- the present embodiment adopts a configuration in which the signal line precharge transistor MP 11 B is added to the input side of the receiving circuit 201 , employed in the prior art shown in FIG. 18.
- the transmission cycle time can be shortened.
- the signal line precharge transistor MP 11 B the transmission cycle time can be shortened, regardless of the type of receiving circuit.
Landscapes
- Dram (AREA)
- Logic Circuits (AREA)
- Static Random-Access Memory (AREA)
Abstract
Description
- The present invention relates to a transmission circuit which transmits signals between circuit units on a semiconductor integrated circuit, and a semiconductor memory using the same.
- A transmission circuit capable of transmitting signals at high speed, even through a wire long in length and large in parasitic capacitance, has been desired for a semiconductor integrated circuit. In the case of a CMOS circuit, a circuit shown in FIG. 18 is known as a conventional transmission circuit. In the same drawing,
reference numeral 101 indicates a dynamic CMOS circuit used as a driver circuit. The symbol W indicates an equivalent circuit of a wire, in which a parasitic capacitance CL and a parasitic resistance RL are taken into consideration.Reference numeral 200 indicates an inverter used as a receiving circuit. The symbol 1 indicates a control signal and the symbol IN indicates a data signal. Operational waveforms of the circuit are illustrated in FIG. 19. When the control signal 1 is a low potential VSS (‘L’), a precharge period is set up, whereas when the control signal 1 is a high potential VDD (‘H’), an evaluation period is set up. During the precharge period, an output Ql, produced from thedriver circuit 101 reaches ‘H’. If the data signal IN is ‘H’ (indicated by a solid line) when the control signal 1 changes from ‘L’ to ‘H’, then the output Ql is discharged and changed from ‘H’ to ‘L’. Under the influence of a time interval (CR time constant), obtained from the product of the parasitic capacitance CL and the parasitic resistance RL of the wire W, an output QlB at the exit of the wire W changes from ‘H’ to ‘L’. Thereafter, thereceiving circuit 201 outputs an output Q2 in response to the output QlB at the exit of the wire W. On the other hand, if the data signal is ‘L’ (indicated by a broken line) when the control signal 1 changes from ‘L’ to ‘H’, then no outputs Ql and QlB are discharged, and they are maintained at ‘H’. As the parasitic capacitance of the output part Ql increases, transistors that are large in gate width are used as transistors for thedriver circuit 101, and the time required to charge and discharge the output Ql is shortened. - In the conventional transmission circuit, as indicated by the operational waveforms shown in FIG. 19, the time necessary for the output Ql of the
driver circuit 101 to fall is faster, and the delay time (tpdl) thereof is small. However, the wave form is rendered dull due to the influence of the parasitic capacitance and the parasitic resistance at the exit QlB of the wire W, and the delay time (tcrf) is developed (where the logic threshold potential of the inverter constituting the receiving circuit is supposed to be a common (VDD/2)). The delay time developed due to the influence of the wire increases in proportion to the product of the parasitic capacitance and the parasitic resistance. Therefore, the delay time is long and becomes dominant when the wire is long, and, hence, the performance of the semiconductor integrated circuit is rate-controlled by the delay time developed under the influence of the wire. - Incidentally, a waveform-dull phenomenon is not limited only to the case where the length of the wire is long. There may be cases in which transistors that each have a small gate width, and are short in wiring length and large in parasitic capacity are used for the
driver circuit 101. - With the foregoing problems in view, it is therefore an object of the present invention to shorten the time required to transmit a data signal, even when a signal waveform is made dull.
- Another object of the present invention is to shorten the precharge time at an exit portion of a signal wire (transmission line) and to shorten the transmission cycle time.
- According to one aspect of the present invention in order to achieve the above objects, there is provided a transmission circuit, comprising a driver circuit alternately controlled to a precharge period and an evaluation period according to a first control signal. This driver circuit precharges an output node to a first source potential during the precharge period and drives the output node to either the first source potential or the second source potential, according to a potential, at an input node during the evaluation period. The transmission circuit also comprises a signal line coupled to the output node of the driver circuit so as to be driven by the driver circuit, and a receiving circuit comprising a semiconductor logic circuit, which has a first node and a second node and is alternately controlled to the precharge period and the evaluation period, according to a second control signal, to precharge the first and second nodes to the first source potential together during the precharge period, and discharge the second node according to a potential at the first node and discharge the first node according to a potential on the signal line during the evaluation period, thereby making a distinction as to the potential on the signal line, with the potential at the first node as a reference potential. Further, a signal line precharge transistor is provided at an exit portion of the signal line (transmission line).
- While the specification concludes with claims particularly pointing out and distinctly claiming the subject matter which is regarded as the invention, it is believed that the invention, the objects and features of the invention and further objects, features and advantages thereof will be better understood from the following description, taken in connection with the accompanying drawings in which:
- FIG. 1 is a circuit diagram showing a first embodiment;
- FIGS. 2A and 2B are respectively a characteristic diagram and a waveform diagram illustrating effects obtained in the first embodiment;
- FIGS. 3A through 3D are respectively circuit diagrams depicting modifications of a driver circuit employed in the above-described embodiment;
- FIGS. 4A through 4H are respectively circuit diagrams showing modifications of a switch unit of a receiving circuit employed in the above-described embodiment;
- FIG. 5 is a diagram illustrating the input/output characteristic of an SLC circuit described in each of FIGS. 4A through 4F;
- FIGS. 6A through 6D are respectively circuit diagrams depicting modifications of a load unit of the receiving circuit employed in the above-described embodiment;
- FIGS. 7A through 7C are respectively circuit diagrams showing modifications of an activation circuit of the receiving circuit employed in the above-described embodiment;
- FIG. 8 is a circuit diagram illustrating a second embodiment;
- FIG. 9 is a diagram depicting the input/output characteristic of the receiving circuit employed in the above-described embodiment;
- FIG. 10 is a circuit diagram showing a modification illustrative of the receiving circuit and a driver circuit, both employed in the above-described embodiment;
- FIG. 11 is a circuit diagram illustrating a third embodiment;
- FIG. 12 is a diagram depicting operation waveforms and effects obtained in the third embodiment;
- FIG. 13 is a conceptional diagram showing a control signal generating method;
- FIG. 14 is a conceptional diagram illustrating another control signal generating method;
- FIG. 15 is a block diagram depicting a fourth embodiment;
- FIG. 16 is a circuit diagram showing a fifth embodiment;
- FIG. 17 is a diagram illustrating a read/write control circuit employed in the fifth embodiment;
- FIG. 18 is a circuit diagram depicting a prior art;
- FIG. 19 is a waveform diagram showing the operation of the prior art;
- FIG. 20 is a block diagram illustrating a sixth embodiment;
- FIG. 21 is a circuit diagram depicting another driver circuit and another receiving circuit employed in the present embodiment; and
- FIG. 22 is a circuit diagram showing a seventh embodiment.
- Preferred embodiments of the present invention will hereinafter be described in detail with reference to the accompanying drawings.
- FIG. 1 shows the first embodiment of the present invention. A
driver circuit 101 is similar to the driver circuit employed in the prior art shown in FIG. 18. Thedriver circuit 101 is alternately controlled to a precharge period and an evaluation period based on a control signal 1. When the control signal 1 falls within a high potential period (precharge period), an MP11 is turned on and an MN11 is turned off so that a signal wire W to be driven is precharged to a high potential through the MP11. When the control signal 1 is placed during a low potential period (evaluation period), the MP11 is turned off and the MN11 is turned on. Therefore, the state of the output Ql connected to the signal wire W depends on the state of an input transistor MN12. Namely, if a data signal IN to be transmitted is at a high potential (‘H’), then discharging begins to bring the output Ql to a low potential (‘L’). If the data signal IN is ‘L’, then the output Ql remains at ‘H’ under floating. Such adriver circuit 101 drives the signal wire W and transmits data to a receivingcircuit 201. Incidentally, there may be cases where inverters of even numbers are interposed in the course of the signal wire W as designated at numeral Nl in FIG. 1. - The receiving
circuit 201 is a dynamic type logic circuit for, in response to one input signal, obtaining true and complementary outputs approximately equal to each other. This will be referred to below as source-coupled logic (SCL circuit). Details of such SCL circuits have been described in JP-A No. H10-150358, U.S. Pat. No. 5,291,076, and U.S. Pat. No. 5,373,203. Of these, a circuit (latch type SCL circuit) having a latch function is used as the receivingcircuit 201, shown in FIG. 1. In the receivingcircuit 201, a precharge transistor MP2L is electrically connected between a high potential source VDD and afirst node 1, a precharge transistor MP2R is electrically connected between the high potential source VDD and asecond node 2, and a control signal 2 is connected to the gates of the MP2L and MP2R. Thefirst node 1 is electrically connected to the drain of an input transistor NM21 through a feedback transistor MNFL, whereas thesecond node 2 is electrically connected to the drain of a reference transistor MNB through a feedback transistor MNFR. The sources of the input transistor MN21 and the reference, transistor MNB are connected in common, and an activation transistor MND controlled based on the control signal 2 is electrically connected between a common connecting point (third node) 3 thereof and a low potential source VSS. The signal wire W is electrically connected to the gate of the input transistor MN21. On the other hand, the gate of the reference transistor MNB is electrically connected to thefirst node 1. The gates of the MNFL and MNFR are, respectively electrically connected to thesecond node 2 and thefirst node 1 in cross form. Further, the gates of a level compensating transistor MPFL, parallel connected to the MP2L, and a level compensating transistor MPFR parallel-connected to the MP2R, are also respectively electrically connected to thesecond node 2 and thefirst node 1 in cross form, respectively. -
- Next, if an input QlB is low in potential when the control signal 2 changes from the low potential to the high potential (evaluation state), then the conduction of the MNB rather than that of the transistor MN21, is strong. Thus, the
output node 2 is discharged to a Low potential and the node ii2 remains at a high potential. On the other hand, if the input QlB is high in potential, then the conduction of the transistor MN21 and that of the transistor MNB are equal to each other in strength, and as a result, the output nodes Q2 and 2 both begin to drop in potential. However, when theoutput node 2 starts to drop in potential, the conduction of the MN21 becomes stronger than that of the transistor MNB. Thus, theoutput node 2 is discharged to the low potential and the output node Q2 is reset to the high potential by the level compensating transistor MPFR. Namely, the present SCL circuit is capable of discriminating whether one input signal is high or low in potential, in response to one input signal and outputting complementary signals approximately equal in delay time to each other. - An input/output characteristic of the latch type SCL circuit is shown in FIG. 2A. It is understood from the drawing that a logic threshold potential is a potential that is lowered by about 0.2v, as viewed from the high potential VDD. Accordingly, the OR output Q 2 is given in the following manner. For example, if the input potential is of the high potential VDD, then the output potential results in the high potential VDD. If the input potential is a potential that is lowered by about 0.3V or higher as seen from the high potential VDD, then the output potential becomes the low potential VSS. The NOR
output 2 works in reverse. Thus, the reason why the logic threshold potential lies on the high potential VDD side is that since the receivingcircuit 201 has the latch function, the degree of amplification is large, and the potential at the gate of the reference transistor MNB is kept at the high potential VDD in its initial stage. - The operation of the first embodiment will next be described using FIG. 1 and FIG. 2B. FIG. 2B is an operation waveform diagram which shows at the time that the data signal IN is high in potential. When the control signal 1 changes from the low potential to the high potential (evaluation state), a waveform becomes dull at the exit QlB of the wire W due to the influence of parasitic capacitance and resistance as described in the prior art. On the other hand, when the control signal 2 is low in potential, the receiving
circuit 201 is kept in the precharged state, and hence the output Q2 of the receivingcircuit 201 is maintained at the high potential regardless of the potential on the wire W. The timing provided to lower the potential at the exit QlB of the wire W by about 0.3V, as counted from the high potential, will be enough for the timing provided to input the control signal 2 due to the reason mentioned above in FIG. 2A. As a result, the output Q2 changes from the high potential to the low potential in a short time, as indicated by a solid line in FIG. 2B. On the other hand, since the operation of inverting the output is not completed in the prior art when the potential at the exit QlB of the wire W is not lowered from a potential (VDD/2), a large delay time occurs in the output Q2, as is indicated by a broken line in FIG. 2B. Therefore, the present embodiment rather than the prior art, is speeded up by a difference (Δt) in delay time. Incidentally, it is necessary to take into consideration the input timing of the control signal 2, with respect to the input timing of the control signal 2 in association with a response delay produced by the signal wire W. - FIGS. 3A through 3D respectively show other driver circuits usable in place of the
driver circuit 101 in the transmission circuit shown in FIG. 1. FIG. 3A illustrates a configuration wherein the positions of the transistors MN11 and MN12 of thedriver circuit 101 shown in the first embodiment of FIG. 1 are exchanged with one another. FIG. 3B shows a configuration wherein a transistor MP12 is added to FIG. 3A, the gate thereof is electrically coupled to a data signal IN, and the source thereof is electrically connected to the drain of a transistor MN12. FIG. 3C shows a circuit wherein a transistor MP12 is added to thedriver circuit 101, shown in FIG. 1. In the present configuration, the gate of the transistor MP12 is coupled to a data signal IN, and the source thereof is electrically connected to an output Ql in this case. If the control signals 1 respectively reach a high potential (evaluation period) when the data signals IN are low in potential, then the outputs Ql are respectively brought to a floating state during the evaluation period in FIGS. 3A and 3B. However, FIG. 3C shows a configuration capable of preventing the floating state from occurring. - FIG. 3D is an example in which an SCL circuit is used as
driver circuit 101. The circuit shown in FIG. 3D differs from the latch type SCL circuit used as the receivingcircuit 201 in the embodiment shown in FIG. 1, in that the feedback transistors MNFL and MNFR are deleted. Since the latch function becomes lost in such a configuration, the circuit can be called a non-latch type SCL circuit. In a manner similar to the driven circuits shown in FIGS. 3A through 3C, these SCL circuits (both the latch and non-latch types) are driven in order to set their output potentials to a high potential during a precharge period, and also driven in order to set their output potentials to output potentials based on an input signal during an evaluation period. - As described above, each of the circuits shown in FIGS. 3A through 3D is a circuit wherein its output signal becomes a signal having a precharge period and an evaluation period. Such a circuit is applicable as a driver circuit even in the case of any configuration.
- A description will be given next of modifications capable of being used in place of the receiving
circuit 201, shown in FIG. 1. Here, of each SCL circuit used as the receivingcircuit 201 in FIG. 1, a portion in which an input transistor MN21 and a reference transistor MNB are configured so as to be source-coupled to each other is called a switch unit SW, a portion comprising of the input transistor MN21 in the switch unit SW is called a logic circuit block LB, a portion comprising precharge transistors MP2L and MP2R and level compensating transistors MPFL and MPFR is called a load unit, and a portion comprising an activation transistor MND is called an activation circuit, respectively. - Variations of the switch unit SW in the SCL circuit are illustrated in FIGS. 4A through 4H. In FIG. 4A, a logic circuit block LB comprises a plurality of parallel-connected transistors MN 1 through MNm. In this case, the result of OR logic is obtained as an output Q, and the result of NOR logic is obtained as an output . In FIG. 4B, a logic circuit block LB comprises a plurality of tandem connected transistors MN1 through MNm. In this case, reference transistors are also tandem-connected, as designated at MNBL and MNB2. The result of AND logic is obtained as an output Q, and the result of NAND logic is obtained as an output . In FIG. 4C, a logic circuit block LB comprises a pair of two tandem-connected transistors MN1 and MN2, which receive inputs IN1 and IN2 respectively, and a pair of two tandem-connected transistors MNBL and MNB2, which receive their complementary inputs /IN1 and /IN2 therein, both of which are connected in parallel. In this case, the result of XOR logic is obtained as an output Q, and the result of its inverse logic is obtained as an output . In FIG. 4D, a logic circuit block LB comprises a pair of parallel-connected transistors MN1 and MN2, supplied with inputs IN1 and IN2 respectively, and a pair of parallel-connected transistors MNBL and MNB2, supplied with their complementary inputs /IN1 and /IN2, both pairs of which are connected in series. The circuit shown in FIG. 4D obtains the same result of logic as that obtained in the circuit shown in FIG. 4C. FIG. 4E shows a configuration wherein an input to a logic circuit block LB is inputted via a selector SEL. Whether or not any signal should be transmitted to the logic circuit block LB, is controlled based on select signals Sl through Sm. While FIG. 4F is similar in configuration to FIG. 4C, FIG. 4F is identical in function to FIG. 4E, because select signals Sl through Sm are used as signals to be inputted to transistors MNS1 through MNSM. When, for example, the input field effect transistor MN1 and the reference field effect transistor MNB are not configured in tandem, as in the case of FIG. 4A, the respective transistors can be replaced by bipolar transistors. Since, in this case, the bipolar transistors rather than the field effect transistors, are high or excellent in current switch performance, they are large in amplification degree. As a load unit in this case, a load having a configuration shown in FIG. 6D, which will be described later, is used so as not to saturate the bipolar transistors.
- Since the receiving circuit, which has adopted each of the switch units shown in FIGS. 4A through 4F, described up to now, has no feedback transistors, it serves as a non-latch type SCL circuit. The non-latch type SCL circuit is small in amplification degree and low in logic threshold potential, as compared with the latch type SCL circuit shown in FIG. 5. Thus, a change in input potential larger than that of the latch type SCL circuit is required to make the discrimination as to an input potential between a low potential and a high potential. Therefore, a margin greater than that of the latch type SCL circuit is required as a timing margin for both the input signal QlB and control signal 2. Accordingly, the latch type SCL circuit has the advantage of shortening the delay time. Two feedback transistors, whose gates and drains are cross-connected, may be added to configure the latch type SCL circuit, and are applicable to any of the circuits shown in FIGS. 4A through 4F. Examples each corresponding to FIG. 4A, are shown in FIGS. 4G and 4fi. In a switch unit shown in FIG. 4G, the gate of a reference transistor MNB is electrically connected to a node 1 (output 2) in a manner similar to the receiving
circuit 201 employed in the first embodiment shown in FIG. 1 In a switch unit shown in FIG. 4H, the gate of a reference transistor MNB is electrically connected to a node 4 corresponding to one terminal of a logic circuit block LB. Since the potential applied to the gate of a reference transistor MNB at the precharge stage becomes a potential lowered by a threshold voltage as compared with a high potential VDD in FIG. 4H, the logic threshold potential is also reduced. Accordingly, the circuit shown in FIG. 4G is advantageous in terms of increased operating speed. - FIGS. 6A through 6D respectively show variations of a load unit of an SCL circuit that is adoptable as a receiving circuit. In FIG. 6A, the gates of precharge transistors MP 2L and MP2R are driven based on a control signal 2B, different from the control signal 2 for the activation circuit. As a result, the driving of the control signal 2B with faster timing than that of the control signal 2, the SCL circuit operation can be sped up in a manner similar to the commonly available domino circuit, as compared with the driving of the two with the same timing. FIG. 6B shows a configuration in which the level compensating MPFL is deleted. Although a drawback arises in that an output node is brought to a floating state during an evaluation period in this case, the effect of reducing the area is obtained. In FIG. 6C, the gates of precharge transistors MP2L and MP2R are always driven based on a low potential VSS. In this case, the signal amplitude of each of outputs (Q and ) can be set to an arbitrary amplitude without being set to a full amplitude. When the amplitude thereof is small, level compensating transistors MPFL and MPFR become unnecessary in a manner similar to FIG. 6D and hence an area reducing effect is brought about.
- FIGS. 7A through 7C respectively show variations of an activation circuit of an SCL circuit applicable as a receiving circuit. In FIG. 7A, an activation circuit DV comprises an inverter comprised of transistors MPD and MND. The input of the inverter is coupled to a control signal 2 and the output thereof is electrically connected to a
node 3 of a source-coupled unit of an SCL circuit. When the transistor MPD is not provided, thenode 3 is precharged by a reference transistor MNB. On the other hand, when the transistor MPD exists, thenode 3 is precharged by both transistors MPD and MNB. Therefore, the time required to precharge thenode 3 and an output node Q is shortened. In FIG. 7B, an activation circuit DV comprises a plural-input NAND circuit (two-input type in the drawing, by way of example). In such a configuration, even when a control signal 2 is brought to an activated state (high potential), a SCL circuit is activated only when all the inputs of the NAND circuit are high in potential, and is not activated except for that, whereby power consumption is reduced. - FIG. 7C is a modification of FIG. 7B, and shows a configuration in which a transistor MPD 2 is deleted. When a data signal IN is low in potential and a control signal 2 is brought to an activated state (high potential), a
node 3 is brought to a floating state. However, the transistor MPD2 is neither necessary nor essential to the configuration. - An example in which input signal lines are a complementary signal pair is next shown in FIG. 8 as the second embodiment. As compared with the first embodiment shown, in FIG. 1, the embodiment shown in FIG. 8 is provided with another
driver circuit 101′, identical in configuration to thedriver circuit 101. They differ from each other in that the driver circuits are activated complementarily. Namely, an input signal IN of thedriver circuit 101 has a complementary bearing on an input signal /IN of thedriver circuit 101′. Thus, a signal wire W driven by thedriver circuit 101 and a complementary signal wire W2 driven by thedriver circuit 101, are respectively charged to a high potential VDD during a precharge period. During an evaluation period, one of them is discharged to a low potential VSS, whereas the other remains at VDD. The receiving circuit 202 is substantially similar in internal configuration to the receivingcircuit 201 employed in the embodiment shown in FIG. 1 but different therefrom in that a reference transistor MNB is electrically connected to the complementary signal wire W2 without being connected to anode 2. Since a logic threshold potential is a potential that is lowered by several tens of mV from the high potential in thepresent receiving circuit 201, as represented by an input/output characteristic shown in FIG. 9, the receiving circuit 202 discriminates between the low potential and the high potential if the difference in potential between the wire W and the wire W2, corresponding to the complementary signal line pair is 0.1V or higher. Thus, since timing margins for each input signal and the control signal 2 can be shortened, as compared with the receivingcircuit 201 employed in the first embodiment shown in FIG. 1, a further speed-up is achieved. However, this is implemented in compensation for inconveniences such as the fact that the driver circuits and the signal wires increase twice. - FIG. 10 shows another receiving circuit employed in the second embodiment. The receiving
circuit 201 shown in the present drawing, is of a commonly-used latch type sense amplifier, and has an input/output characteristic similar to that of the receiving circuit employed in the second embodiment. Thus, since timing margins for input signals QlB and Q11B and a control signal 2 can be shortened in a manner similar to the receiving circuit employed in the second embodiment, the speeding up of the receiving circuit is achieved. Since, however, an input node also serves as an output node in the present embodiment, an input signal line is driven at full amplitude. Therefore, power consumption is large as compared with the second embodiment shown in FIG. 8. Incidentally, a latch circuit that is identical in configuration to the receiving circuit 202 shown in FIG. 8, or to the receivingcircuit 203 shown in FIG. 10, may be used even in the 101 and 101′ shown in FIG. 8.driver circuits - Next, an embodiment for achieving further shortening of a transmission cycle time is illustrated in FIG. 11. The present embodiment is different from the embodiment shown in FIG. 1 in that a signal line precharge transistor MP 11B is additionally provided on the input side of a receiving
circuit 201. A problem which arises when the signal line precharge transistor MP11B is not provided, will first be explained using the operational waveform shown in FIG. 12. When a control signal 1 of adriver circuit 101 changes from ‘H’ to ‘L’, and thereby precharge operation is started by a transistor MP11 of the driver circuit, a long time interval is required until the completion of a precharge operation at an exit QIB of a wire W due to the influence of wiring resistance and capacitance, as indicated by a dashed line at QlB in FIG. 12. - In the case of the waveform indicated by the dashed line, even if a control signal 2 is switched from ‘L’ to ‘H’ in the next cycle and the receiving
circuit 201 reaches its activated timing, the precharge operation at QlB is not completed and the receivingcircuit 201 reaches a malfunction operation in which data error is outputted. It is necessary that avoidance of the malfunction operation lengthens a cycle time up to the time taken for the completion of the precharge operation at QlB. In other words, the cycle time is rate-controlled by the time for the completion of the precharge operation at QlB. In order to make countermeasures against it, the signal line precharge transistor MP11B is additionally provided in the embodiment shown in FIG. 11. The drain of the transistor MP11B is electrically connected to the exit QlB of the wire W, and a control signal 3 is inputted into the gate of the transistor MP11B. Timing provided to input the control signal 3 is important in the present invention. Namely, if the timing provided to raise the control signal 3 is delayed with respect to the control signal 1 where a data signal IN is ‘H’ and the control signal 1 rises so as to change from a precharge state to an evaluation state, then transistors MN11, MN12, and MP11B are brought into conduction during its delayed period so that a through current flows therethrough. No particular problem arises in the case of inverse timing. On the other hand, if the timing provided to generate the control signal 3 is faster than that for the control signal 1 where the control signal 1 falls, then the transistors MN11, MN12 and MP11B are brought into conduction during a period corresponding to the difference in timing therebetween, so that a through current flows therethrough. When the falling timing of the control signal 3 is delayed with respect to the falling timing of the control signal 1 in reverse, then the precharge operation at the exit QIB of the wire W by the transistor MP11B is delayed correspondingly. It is necessary for the best conditions to exist in order to avoid to occurrence of these problems, for example, the rising and falling timings for the control signal 3 are synchronized with the control signal 1. FIG. 12 shows the best conditions established for 1 and 3. According to the present embodiment, in this case, the precharge operation at the exit QlB of the wire W is carried out substantially without being under the influence of parasitic capacitance and resistance of the wire W. Accordingly, the waveform at the exit QlB of the wire W rises at a high speed as indicated by a sold line as compared with the prior circuit. It is therefore possible to shorten the cycle time. - A control signal generating method will next be described. FIG. 13 shows a method of generating control signals 1, 2, and 3, based on an external clock CK. The control signals 1, 2, and 3 are generated as outputs produced from a control signal generator with the external clock CK as an input. The control signals 1, 2, and 3 are supplied to the driver circuit, receiving circuit and signal line precharge transistor. FIG. 14 shows another example of the control signal generating method. For example, the control signal 2 or 3 is generated based on the control signal 1 of the
driver circuit 101. Alternatively, the control signal ( 2 or 3 is generated based on an output signal Ql (or Qlm) of thedriver circuit 101. As an alternative to the above, the control signal 3 can be generated based on the control signal 2, or output signals Q2 and 2 of the receivingcircuit 201. - A description will now be given of an example in which the present transmission circuit is applied to a semiconductor integrated circuit and a semiconductor memory. An entire block diagram of the semiconductor integrated circuit is shown in FIG. 15 as the fourth embodiment. A semiconductor integrated circuit M 13 has a semiconductor memory macro Ml, i.e., a memory cell array M2, a row decoder and word driver M3, a row predecoder M4, a row address buffer M5, a read-write circuit M6, a column decoder and driver M7, a column predecoder M8, a column address buffer M9, a read-write control circuital, an output circuit Mll, and driver circuits 12A through 12D for transmitting signals to and receiving the same from, the respective input/output circuits of the semiconductor memory macro MI. The memory cell array M2 has a number of memory cells in which memory cell select terminals are electrically connected to their corresponding word lines, and memory cell output terminals are electrically connected to their corresponding bit lines. These memory cells are placed in matrix form. The row address buffer M5 converts a row address signal, to an internal complementary address signal and the row predecoder M4 decodes the converted signal. Further, the row decoder and word driver M3 decodes it and drives a word line, selected based on the result of decoding, to a selection level. The column address buffer M9 converts a column address signal to an internal complementary address signal and the column predecoder M8 decodes the converted signal. Further, the column decoder and driver M7 decodes the result of the decoding. The corresponding bit line is selected according to the result of the decoding by the column decoder and driver M7. A memory cell specified by the row address signal and the column address signal is selected in this way.
- Here, the driver circuits M 12 through M12C for transmitting the signals to their corresponding input circuits of the semiconductor memory macro Ml correspond to the
driver circuit 101. An output line thereof corresponds to the signal wire W, or the signal wire W and complementary signal wire W2. The row address buffer M5, the column address buffer M9, and the read-write control circuit M10 comprise the receivingcircuit 101. Further, the output circuit Mll corresponds to thedriver circuit 101, and an output line thereof corresponds to the signal wire W, or the signal wire W and complementary signal wire W2. As a result of the constitution of the driver circuit M12D by the receivingcircuit 201, the time necessary for the driver circuit M12D to transmit a data signal to the semiconductor memory macro Ml is shortened, owing to the above speeding-up effect. - The memory cell array and peripheral circuits of the semiconductor memory macro Ml (or semiconductor memory) are shown in FIG. 16 as the fifth embodiment. The memory cell array in which a number of
memory cells 32 are two-dimensionally arranged, is divided into a plurality ofsub memory arrays 30. A plurality of sub word drivers RX1, RX2, RX3, and RX4 are electrically connected to main word lines typified by MWL1 and MWL2, respectively. Sub word lines SWL respectively corresponding to the sub memory arrays, are electrically connected to their corresponding sub word drivers. Read-write control circuits 36 are electrically connected to their corresponding bit line pairs, each typified by 34A and 34B. Precharge transistors MP38 are electrically connected to their corresponding ends of the bit lines. - The main word lines MWL 1 and MWL2 are respectively driven by word drivers MD1 and MD2. The
driver circuit 101 shown in FIG. 1, or those shown in FIGS. 3A through 3D, are adopted as the main word drivers MD1 and MD2. At this time, a signal to be inputted to the driver circuit corresponds to an output produced from a row decoder for selecting each row of the memory cell array. Each of the main word lines MWL1 and MWL2 corresponds to the signal wire W shown in FIG. 1. Precharge transistors MP40 each similar to the MP1lB shown in FIG. 11, are electrically connected to the far-off ends of these main word lines, respectively, as viewed from the word drivers. The receivingcircuit 201, shown in FIG. 1, or the receiving circuits taking the diverse variations shown in FIGS. 3A through 3D, FIGS. 4A through 4D, and FIGS. 6A through 6C, are adopted as the sub word drivers RX1 through RX4. Namely, each of the main word drivers is alternately controlled to a precharge period and an evaluation period, according to a first control signal. During the precharge period, the main word driver precharges each main word line to a high potential VDD and drives it to either the high potential VDD or a low potential VSS, according to the output of the row decoder. Each of the sub word drivers has a first node and a second node to which the corresponding one of the sub word lines is connected. The sub word driver is alternately controlled to the precharge period and the evaluation period, according to a second control signal. During the precharge period, the sub word driver precharges both the first and second nodes to a first source potential. During the evaluation period, the sub word driver discharges the second node according to the potential at the first node, and discharges the first node according to the potential at each main word line. Thus, the potential at one main word line is discriminated from the potentials of other word lines, with the potential at the first node serving as a reference potential so that the corresponding connected sub word line is driven. As a result of such a configuration, the time required to drive each main word line can be shortened. - Further, the receiving circuit shown in FIG. 8 or the like is used for the read-
write control circuit 36, to make it possible to shorten the time required to drive each bit line. This will be explained with reference to FIG. 17. FIG. 17 shows one example of the read-write control circuit 36 as it is applied to the fifth embodiment and its periphery. Only one typical memory cell is illustrated as electrically connected to a 34A and 34B.bit line pair 35A and 35B are respectively common data lines used for data writing. The read-Reference numerals write control circuit 36 comprises a pull-upcircuit 42 and asense amplifier 44. The receiving circuit 202 shown in FIG. 8, or the receivingcircuit 203 shown in FIG. 10 can be adopted as thesense amplifier 44. Thus, a portion comprising thememory cell 32 and the pull-upcircuit 42 corresponds to thedriver circuit 101 of the transmission circuit shown in FIG. 8. Further, the 34A and 34B correspond to the signal wire W and the signal wire W2, respectively. The pull-upbit lines circuit 42 is driven by a control signal 1 that is substantially in 8 synchronism with a signal on a sub word line. Namely, when the sub word line is low in potential, the control signal 1 is also low in potential. Thus, the 34A and 34B is precharged to a high potential by transistors of the pull-up circuit. On the other hand, when the selected sub word line SWL reaches a high potential, the control signal 1 is also high in potential, and, hence, the pull-up circuit reaches an evaluation state. If the corresponding memory cell is in an information read state, for example at this time, then the difference in potential which is developed between thebit line pair 34A and 34B, is amplified by thebit line pair 44 or 201, as described above, and output signals Q2 and 2 are supplied to the next-stage circuit.sense amplifier - FIG. 20 shows the sixth embodiment. The present embodiment illustrates an example in which an output produced from the read-
write control circuit 36, employed in the fifth embodiment, is transmitted to an output circuit Mll. Namely, an output S01 produced from the read-write control circuit 36 is received by a receivingcircuit 201B which is driven by a control signal 2B. An output S02 is produced from the receivingcircuit 201C which is driven by a control signal 2C. Further, an output S03 produced from the receivingcircuit 201C is received by the output circuit Mll which is driven by a control signal 2D. The above S01 through S03 respectively correspond to the signal lines of the transmission circuits shown in FIG. 1 and the like. The receiving 201B, 201C, and output circuit Mll respectively correspond to the receiving circuit in the transmission circuit. As a result of the present embodiment, the access time for a semiconductor memory macro (or semiconductor memory) is shortened, as described above.circuits - FIG. 21 shows another receiving circuit employed in the present embodiment. The present embodiment takes the form wherein the receiving
circuit 201, employed in the first embodiment shown in FIG. 1, is turned upside down and the respective signals are made opposite in polarity. While the signals are different in polarity from one another, the present receiving circuit can obtain an effect similar to the receivingcircuit 201 employed in the first embodiment, even in the case of such a configuration. Namely, a modification of the above embodiment, wherein an n type device is replaced by a p type device, and a p type device is replaced by an n type device, falls within a scope capable of being inferred and considered by those skilled in the art. Since the polarities of the output signals and the inverted input signal are changed, the addition of another inverter to an output point also falls within an easy-to-infer scope. - FIG. 22 shows the seventh embodiment of the present invention. The present embodiment adopts a configuration in which the signal line precharge transistor MP 11B is added to the input side of the receiving
circuit 201, employed in the prior art shown in FIG. 18. According to the present configuration, since an advantage is obtained such that the precharge time at an exit portion of a signal wire w can be shortened while the effect of shortening the time required to transmit a data signal is not obtained, the transmission cycle time can be shortened. Thus, according to the signal line precharge transistor MP11B, the transmission cycle time can be shortened, regardless of the type of receiving circuit. - According to the present invention, even when the waveform of a signal is made dull due to a long wire, for example, it is possible to transmit data in a short time or transmit it in a high-speed cycle. It is also feasible to shorten an access time for a semiconductor memory.
- While the present invention has been described with reference to the illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications of the illustrative embodiments, as well as other embodiments of the invention, will be apparent to those skilled in the art with reference to this description. It is therefore contemplated that the appended claims will cover any such modifications or embodiments as they fall within the true scope of the invention.
Claims (2)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/038,914 US6438050B1 (en) | 1999-06-23 | 2002-01-08 | Signal transmission circuit and semiconductor memory using the same |
Applications Claiming Priority (5)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP11176286A JP2001006373A (en) | 1999-06-23 | 1999-06-23 | Transmission circuit, semiconductor integrated circuit and semiconductor memory using the same |
| JP11-176286 | 1999-06-23 | ||
| US09/599,738 US6337581B1 (en) | 1999-06-23 | 2000-06-23 | Signal transmission circuit and semiconductor memory using the same |
| US09/636,737 US6356493B1 (en) | 1999-06-23 | 2000-08-11 | Signal transmission circuit and semiconductor memory using the same |
| US10/038,914 US6438050B1 (en) | 1999-06-23 | 2002-01-08 | Signal transmission circuit and semiconductor memory using the same |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/636,737 Continuation US6356493B1 (en) | 1999-06-23 | 2000-08-11 | Signal transmission circuit and semiconductor memory using the same |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20020057612A1 true US20020057612A1 (en) | 2002-05-16 |
| US6438050B1 US6438050B1 (en) | 2002-08-20 |
Family
ID=16010939
Family Applications (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/599,738 Expired - Fee Related US6337581B1 (en) | 1999-06-23 | 2000-06-23 | Signal transmission circuit and semiconductor memory using the same |
| US09/636,737 Expired - Fee Related US6356493B1 (en) | 1999-06-23 | 2000-08-11 | Signal transmission circuit and semiconductor memory using the same |
| US10/038,914 Expired - Fee Related US6438050B1 (en) | 1999-06-23 | 2002-01-08 | Signal transmission circuit and semiconductor memory using the same |
Family Applications Before (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/599,738 Expired - Fee Related US6337581B1 (en) | 1999-06-23 | 2000-06-23 | Signal transmission circuit and semiconductor memory using the same |
| US09/636,737 Expired - Fee Related US6356493B1 (en) | 1999-06-23 | 2000-08-11 | Signal transmission circuit and semiconductor memory using the same |
Country Status (2)
| Country | Link |
|---|---|
| US (3) | US6337581B1 (en) |
| JP (1) | JP2001006373A (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20040081246A1 (en) * | 2002-10-24 | 2004-04-29 | Mel Bazes | Deskewing differential repeater |
Families Citing this family (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6686774B1 (en) * | 2001-07-19 | 2004-02-03 | Raza Microelectronics, Inc. | System and method for a high speed, bi-directional, zero turnaround time, pseudo differential bus capable of supporting arbitrary number of drivers and receivers |
| JP3639241B2 (en) * | 2001-10-11 | 2005-04-20 | 株式会社東芝 | Semiconductor device |
| JP2003123480A (en) * | 2001-10-15 | 2003-04-25 | Hitachi Ltd | Semiconductor integrated circuit and semiconductor memory device using the same |
| US7324393B2 (en) | 2002-09-24 | 2008-01-29 | Sandisk Corporation | Method for compensated sensing in non-volatile memory |
| EP1762943B1 (en) * | 2005-09-09 | 2014-07-09 | STMicroelectronics Srl | Chip-to-chip communication system |
| JP2009124503A (en) * | 2007-11-15 | 2009-06-04 | Toshiba Corp | Semiconductor integrated circuit device |
Family Cites Families (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS6085492A (en) * | 1983-10-17 | 1985-05-14 | Hitachi Ltd | Dynamic memory device |
| US4639898A (en) * | 1984-12-21 | 1987-01-27 | Rca Corporation | Bit-line pull-up circuit |
| JPH07111830B2 (en) * | 1989-01-12 | 1995-11-29 | 松下電器産業株式会社 | Semiconductor memory device |
| US5291876A (en) | 1991-10-07 | 1994-03-08 | Astec Industries, Inc. | Feed hopper for providing preheated aggregate material |
| US5291076A (en) | 1992-08-31 | 1994-03-01 | Motorola, Inc. | Decoder/comparator and method of operation |
| US5373203A (en) | 1993-04-05 | 1994-12-13 | Motorola, Inc. | Decoder and latching circuit with differential outputs |
| US5508643A (en) * | 1994-11-16 | 1996-04-16 | Intel Corporation | Bitline level insensitive sense amplifier |
| US5867036A (en) * | 1996-05-29 | 1999-02-02 | Lsi Logic Corporation | Domino scan architecture and domino scan flip-flop for the testing of domino and hybrid CMOS circuits |
| US5859548A (en) * | 1996-07-24 | 1999-01-12 | Lg Semicon Co., Ltd. | Charge recycling differential logic (CRDL) circuit and devices using the same |
| JP3178383B2 (en) | 1996-09-20 | 2001-06-18 | 株式会社日立製作所 | Synchronous semiconductor logic circuit |
| JPH10163451A (en) * | 1996-12-02 | 1998-06-19 | Hitachi Ltd | Semiconductor storage device |
| US6104209A (en) * | 1998-08-27 | 2000-08-15 | Micron Technology, Inc. | Low skew differential receiver with disable feature |
| US6043696A (en) * | 1997-05-06 | 2000-03-28 | Klass; Edgardo F. | Method for implementing a single phase edge-triggered dual-rail dynamic flip-flop |
| JPH1166858A (en) * | 1997-08-12 | 1999-03-09 | Mitsubishi Electric Corp | Semiconductor storage device |
| US6043674A (en) * | 1998-01-08 | 2000-03-28 | Theseus Logic, Inc. | Null convention logic gates with flash, set and reset capability |
| US6026047A (en) * | 1998-11-03 | 2000-02-15 | Samsung Electronics Co., Ltd. | Integrated circuit memory device with hierarchical work line structure |
-
1999
- 1999-06-23 JP JP11176286A patent/JP2001006373A/en active Pending
-
2000
- 2000-06-23 US US09/599,738 patent/US6337581B1/en not_active Expired - Fee Related
- 2000-08-11 US US09/636,737 patent/US6356493B1/en not_active Expired - Fee Related
-
2002
- 2002-01-08 US US10/038,914 patent/US6438050B1/en not_active Expired - Fee Related
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20040081246A1 (en) * | 2002-10-24 | 2004-04-29 | Mel Bazes | Deskewing differential repeater |
| US7236518B2 (en) * | 2002-10-24 | 2007-06-26 | Intel Corporation | Deskewing differential repeater |
Also Published As
| Publication number | Publication date |
|---|---|
| US6438050B1 (en) | 2002-08-20 |
| US6356493B1 (en) | 2002-03-12 |
| JP2001006373A (en) | 2001-01-12 |
| US6337581B1 (en) | 2002-01-08 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6172918B1 (en) | Semiconductor memory device allowing high-speed operation of internal data buses | |
| EP0384673A2 (en) | Memory devices | |
| KR100238247B1 (en) | High speed low power signal line driver and semiconductor memory device using same | |
| US4104733A (en) | Address selecting circuitry for semiconductor memory device | |
| US6285230B1 (en) | Input buffer circuit with adjustable delay via an external power voltage | |
| EP0096421A2 (en) | Static memory device with signal transition detector | |
| US6249461B1 (en) | Flash memory device with a status read operation | |
| JPH06132747A (en) | Semiconductor device | |
| KR19980069694A (en) | Semiconductor memory device operating at high speed at low power supply voltage | |
| KR980011453A (en) | Output buffer circuit | |
| KR890007505A (en) | Programmable Logic Array Circuit | |
| KR100567497B1 (en) | Bus interface circuit and receiver circuit | |
| US6438050B1 (en) | Signal transmission circuit and semiconductor memory using the same | |
| JP3068389B2 (en) | Semiconductor storage device | |
| US6677782B2 (en) | Semiconductor integrated circuit and semiconductor logic circuit used in the integrated circuit | |
| US5654926A (en) | Semiconductor memory device | |
| JP2617510B2 (en) | Digital processing unit | |
| KR100233331B1 (en) | Signal Transition Detection Circuit | |
| US6954401B2 (en) | Semiconductor memory device integrating source-coupled-logic (SCL) circuit into an address buffer and a decoder | |
| US5440257A (en) | Edge-detecting pulse generator | |
| JPH07134896A (en) | Buffer circuit of semiconductor memory device | |
| KR100655067B1 (en) | Data output circuit of semiconductor memory device | |
| JPH056686A (en) | Read only memory device | |
| JP2006286100A (en) | Semiconductor memory | |
| JPH0666118B2 (en) | Semiconductor memory device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| REMI | Maintenance fee reminder mailed | ||
| LAPS | Lapse for failure to pay maintenance fees | ||
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20140820 |