US20020003431A1 - Method and device for supporting flip chip circuitry in analysis - Google Patents
Method and device for supporting flip chip circuitry in analysis Download PDFInfo
- Publication number
- US20020003431A1 US20020003431A1 US09/092,674 US9267498A US2002003431A1 US 20020003431 A1 US20020003431 A1 US 20020003431A1 US 9267498 A US9267498 A US 9267498A US 2002003431 A1 US2002003431 A1 US 2002003431A1
- Authority
- US
- United States
- Prior art keywords
- flip chip
- chip die
- tool
- die
- backplate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 53
- 238000004458 analytical method Methods 0.000 title abstract description 16
- 238000012360 testing method Methods 0.000 claims abstract description 16
- 238000005498 polishing Methods 0.000 claims description 40
- 239000000853 adhesive Substances 0.000 claims description 20
- 230000001070 adhesive effect Effects 0.000 claims description 20
- 238000010438 heat treatment Methods 0.000 claims description 11
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 7
- 229910052710 silicon Inorganic materials 0.000 claims description 7
- 239000010703 silicon Substances 0.000 claims description 7
- 239000004065 semiconductor Substances 0.000 description 11
- 125000006850 spacer group Chemical group 0.000 description 5
- 238000005516 engineering process Methods 0.000 description 4
- 238000003801 milling Methods 0.000 description 4
- 238000004806 packaging method and process Methods 0.000 description 3
- 239000000758 substrate Substances 0.000 description 3
- 235000012431 wafers Nutrition 0.000 description 3
- 239000000919 ceramic Substances 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 229910003460 diamond Inorganic materials 0.000 description 2
- 239000010432 diamond Substances 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- 229910000679 solder Inorganic materials 0.000 description 2
- 230000000712 assembly Effects 0.000 description 1
- 238000000429 assembly Methods 0.000 description 1
- 239000006227 byproduct Substances 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000000227 grinding Methods 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 238000009877 rendering Methods 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R1/00—Details of instruments or arrangements of the types included in groups G01R5/00 - G01R13/00 and G01R31/00
- G01R1/02—General constructional details
- G01R1/04—Housings; Supporting members; Arrangements of terminals
- G01R1/0408—Test fixtures or contact fields; Connectors or connecting adaptors; Test clips; Test sockets
- G01R1/0433—Sockets for IC's or transistors
- G01R1/0483—Sockets for un-leaded IC's having matrix type contact fields, e.g. BGA or PGA devices; Sockets for unpackaged, naked chips
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/2851—Testing of integrated circuits [IC]
- G01R31/2886—Features relating to contacting the IC under test, e.g. probe heads; chucks
Definitions
- the invention relates to semiconductor device assemblies, and more particularly to techniques for analyzing and debugging circuitry associated with a flip chip bonded integrated circuit.
- Flip chip technology answers the demand for improved input/output (I/O) connections from the chip to external systems.
- the electrical components are located (face down) on the side of the die which attaches to the chip package.
- the flip chip provides a short interconnection length using, for example, ball-grid array (BGA) solder connections.
- BGA ball-grid array
- the self-aligning nature of the solder bumps offers the advantages of higher density mounting, improved electrical performance and reliability, and better manufacturability.
- the positioning of the circuit side is the source of many advantages in the flip chip design.
- the orientation of the die with the circuit side face down on a substrate is a disadvantage.
- access to the circuit region is sometimes necessitated order to modify or debug a finished chip.
- access to the circuit region is often required through manufacturing stages in order to test and analyze circuit's integrity. In this event, it is necessary to burrow through the body of the flip chip die or through the chip package in order to access the circuit region.
- a popular method includes milling or grinding off portions of the die, or the chip packaging in order to burrow through to the circuit region.
- One difficulty with this method is its accuracy. Since the circuit region is formed in a very thin epitaxial layer, with a typical thickness of only 10-20 micrometers ( ⁇ m), an overshoot in the milling process can grind through the very circuit for which the testing was intended.
- Another problem connected to milling the flip chips down is that the process yields a thinner overall structure.
- the “thinned” die/chip package combination is structurally much weaker. In certain circuit analysis or modification processes, the flip chip die must be removably connected to multiple testing equipment.
- connection between the die and the equipment is made with heat sensitive adhesives. Later, heat is used to loosen and remove the die from the testing equipment. In this process, the “thinned” and structurally fragile die can curl or short circuit, in effect, rendering the silicon die unsuitable for further analysis or use. For these reasons, it is necessary to have a method and device which will provide added support and rigidity to flip chip dies. Any improved method and device should desirably accommodate multiple rounds of circuit testing and debugging.
- an illustrative embodiment of the present invention includes a method for accessing a circuit region on a flip chip die.
- the method includes mounting the flip chip die on a polishing tool.
- the flip chip die is attached to a chip package.
- At least two spacers are used to adjust the placement of the flip chip die in the polishing tool.
- the at least two spacers adjust the placement of the flip chip die to expose portions of the chip package to a polishing blade.
- the at least two spacers are polished portions taken from the chip package.
- the circuit of the flip chip die is accessed.
- a device for accessing a circuit region on a flip chip die mounted on a chip package includes a polishing tool.
- the polishing tool is adapted for mounting the flip chip die within the tool.
- a number of spacers are removably placed within the polishing tool to adjust the mounting of the flip chip die.
- a system for accessing a circuit region on a flip chip die that is mounted circuit side down on a ceramic package includes a device for accessing the circuit region on the flip chip die.
- the device includes a polishing tool and the polishing tool is adapted for mounting the flip chip die within the tool.
- a number of spacers are removably placed within the polishing tool to adjust the mounting of the flip chip die.
- a controller electrically couples to the polishing tool for controlling the operation of the polishing tool.
- a more effective and efficient method and device are provided for adding support and rigidity to flip chip dies.
- the method and device can facilitate multiple rounds of circuit testing and debugging.
- the result of the method and device is durable casing for flip chip device analysis.
- FIGS. 1 A- 1 D show cross-sectional views of successive process steps for supporting flip chip circuitry according to the present invention.
- FIG. 2 illustrates a device for accessing flip chip circuitry according to the present invention.
- FIG. 3 is a block diagram of a system in accordance with an embodiment of the present invention.
- front is defined as a plane parallel to the conventional plane or surface of a wafer or substrate, regardless of the orientation of the wafer or substrate.
- vertical refers to a direction perpendicular to the horizonal as defined above. Prepositions, such as “on”, “side” (as in “sidewall”), “higher”, “lower”, “over” and “under” are defined with respect to the conventional plane or surface being on the top surface of the structure discussed, regardless of the orientation of the structure.
- Figure 1 A- 1 D describe generally various steps of an embodiment for supporting flip chip circuitry in analysis according to the present invention.
- the starting structure includes a flip chip die 100 .
- the flip chip die 100 includes a circuit region 101 located on a front side 103 of the flip chip die 100 .
- the flip chip die 100 further is attached to a chip package 102 .
- the flip chip die 100 is oriented such that the circuit region 101 is adjacent to, or “faces,” the chip package 102 .
- the chip package 102 is a formed from ceramic.
- the chip package 102 is formed of any suitable material for supporting and protecting the flip chip die 100 as well as facilitating electrical connections to the circuit region 101 .
- the circuit region 101 is electrically connected to the chip package using a ball grid array (BGA) technique, as this method is well practiced in the art.
- BGA ball grid array
- the circuit region 101 of the flip chip die 100 is electrically connected using any other suitable method. Such alternative methods are well known and practiced by those skilled in the art.
- An underfill region 108 encases the circuit region 101 and fills the boundary between the circuit region 101 and the chip package 102 .
- the flip chip die 100 further includes a back side 105 .
- a back plate 106 is attached to the back side 105 of the flip chip die 100 .
- the back plate 106 comprises a silicon carcass salvaged from a discarded silicon die. Such silicon carcasses are remnants of old wafers, and therefore sufficiently available, often even pre-cut to the right size. Attachment of the back plate 106 to the back side 105 of the flip chip die 100 is achieved using any suitable adhesive, as such adhesive are generally used and known to those working in the in the semiconductor device analysis field.
- FIG. 1B illustrates the structure following the next sequence of steps.
- the flip chip die 100 along with the circuit region 101 , the attached chip package 102 , and the attached back plate 106 are loaded into a first tool 120 .
- the first tool 120 may be any device analysis tool as the same are commonly known and used by those working in the semiconductor device analysis field.
- the first tool 120 is a circuit accessing tool adapted for milling off portions of chip packages 102 .
- Circuit accessing tools include polishing tools which are commercially available in the industry.
- the polishing tool 120 includes a holder 115 and a polishing blade 110 mounted onto a polishing bit 107 .
- the polishing blade 110 opposes the holder 115 .
- the particular placement of the flip chip die 100 in the polishing tool 120 exposes the chip package 102 to the polishing blade 110 .
- the flip chip die 100 is attached to the first tool 120 using an adhesive wax 109 that is removable upon heating.
- the adhesive chosen to bond the back plate 106 to the back side 105 of the flip chip die 100 is more resistant to heat application than the subsequent adhesive wax 109 selected for attaching the back plate 106 to the first tool 120 . Accordingly the back plate 106 does not separate from the back side 105 upon heating the adhesive wax 109 .
- FIG. 1C illustrates the structure following the next series of steps.
- the polishing tool is operated and the chip package 102 is polished through, or “thinned,” in order to gain access to the circuit region 101 of the flip chip die 100 .
- chip package is removed a different rates.
- the polishing is performed in multiple steps including a global thinning step and a local thinning step.
- the global thinning step includes using a first type polishing blade 110 .
- a first type polishing blade 110 includes a 45 micrometer ( ⁇ m) diamond impregnated metal polishing blade. Such blades are commercially available and generally referenced according to the specifications of the polishing tool 120 selected for use.
- a local thinning step is next achieved using a second type polishing blade 110 .
- the designation “first” or “second” is not intended to refer to the manufacturing quality of the polishing blade, but rather the abrasiveness grade of the chosen polishing blade 110 .
- a second type polishing blade includes a 30 ⁇ m diamond impregnated metal polishing blade.
- rotating the polishing blade 110 involves rotating the polishing blade 110 in one direction and rotating the holder 115 in the opposite direction.
- Polishing off the chip package 102 includes polishing off the entire chip package to expose an underfill portion 108 of the flip chip die 100 .
- polishing, or “thinning,” the chip package the polishing blade is rotated between 50 and 120 rpm.
- FIG. 1C The structure is now as is illustrated in FIG. 1C. All of the chip package 102 has been removed to expose the underfill region 108 . From this stage forward, the circuit region 101 is readily accessible for analysis.
- the underfill region 108 is removed using conventional methods, which are well known by those in the art.
- Figure 1D illustrates the structure following the next sequence of steps according to an embodiment of the present invention.
- the structured is heated in order to liquefy the adhesive wax 109 .
- the flip chip die 100 along with the circuit region 101 , and the attached back plate 106 are unattached from a first tool 120 .
- the flip chip die 100 along with the circuit region 101 , and the attached back plate 106 are attached to a second tool 125 .
- the second tool 125 may be any device analysis tool as the same are commonly known and used by those working in the semiconductor device analysis field.
- the second tool 125 is a circuit testing tool adapted for modifying or analyzing the circuit components in the circuit region 101 .
- the testing tool 125 includes a holder 111 and a testing portion 112 .
- the testing portion 112 opposes the holder 111 .
- the particular placement of the flip chip die 100 in the testing tool 125 exposes the circuit region 101 to the testing portion 112 .
- the flip chip die 100 is attached by the back plate 106 to the second tool 125 using an adhesive wax 109 that is removable upon heating.
- the adhesive chosen to bond the back plate 106 to the back side 105 of the flip chip die 100 is more resistant to heat application than the subsequent adhesive wax 109 selected for attaching the back plate 106 to the second tool 125 . Accordingly the back plate 106 does not separate from the back side 105 upon heating the adhesive wax 109
- FIG. 2 illustrates a device for accessing flip chip circuitry according to the present invention.
- the device includes a 220 .
- the tool 220 includes any suitable tool as used in the semiconductor, or generally in the semiconductor device analysis industry. Such tools 220 are well known by those in the art and are commercially available.
- the tool 220 includes a holder 215 and a work portion 207 , both connected to the tool 220 .
- the work portion 207 is a polishing blade.
- the work portion includes a circuit testing apparatus.
- a flip chip die 200 is attached to holder 215 of the tool 220 .
- the flip chip die 200 further includes a circuit region 201 located on a front side 203 of the flip chip die 200 .
- the flip chip die 200 further includes a back side 205 .
- the particular placement of the flip chip die 200 in the tool 220 exposes the front side 203 to the work portion 207 of the tool 220 .
- the flip chip die 200 is attached to the tool 220 using an adhesive wax 209 that is removable upon heating.
- the adhesive chosen to bond the back plate 206 to the back side 205 of the flip chip die 200 is more resistant to heat application than the subsequent adhesive wax 209 selected for attaching the back plate 206 to the tool 220 . Accordingly the back plate 206 does not separate from the back side 205 upon heating the adhesive wax 209 .
- FIG. 3 is a block diagram of a system in accordance with an embodiment of the present invention.
- FIG. 3 illustrates a controller 350 .
- the controller includes an electrical controller.
- the controller 350 includes a micro controller as the same are readily accessible for industry needs.
- the controller includes a central processing unit (CPU) as part of a computer operated tool configuration.
- CPU central processing unit
- Other types of controllers are well known to those in the art and would be equally suit for use in the present invention.
- the controller 350 is electrically coupled to a tool 320 .
- the tool 320 matches the device presented above.
- present invention provides a more effective and efficient method and device for supporting a flip chip die undergoing analysis.
- the method and device provide added support and rigidity to flip chip dies.
- the method and device can facilitate multiple rounds of circuit testing and debugging.
- the result of the method and device is durable casing for flip chip device analysis.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Wire Bonding (AREA)
- Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
Abstract
A method and structure are provided for an effective and efficient method and device for supporting a flip chip die undergoing analysis. The method and device provide added support and rigidity to flip chip dies. The method and device can facilitate multiple rounds of circuit testing and debugging. The result of the method and device is durable casing for flip chip device analysis.
Description
- This application is related to the co-filed and commonly assigned applications; attorney docket number 745.037us 1, entitled “Method and Device for Accessing Flip Chip Circuitry,” attorney docket number 745.039us1, entitled “Method and Device for Removing a Flip Chip Die from Packaging,” attorney docket number 745.040us1, entitled “An Alternate Method and Device for Removing A Flip Chip Die From Packaging,” attorney docket number 745.041us1, entitled “A Method and Device for A Flip Chip Die and Package Holder,” which are hereby incorporated by reference.
- The invention relates to semiconductor device assemblies, and more particularly to techniques for analyzing and debugging circuitry associated with a flip chip bonded integrated circuit.
- The semiconductor industry has seen tremendous advances in technology in recent years which have permitted dramatic increases in circuit density and complexity, and equally dramatic decreases in power consumption and package sizes. Present semiconductor technology now permits single-chip microprocessors with many millions of transistors, operating at speeds of tens (or even hundreds) of MIPS (millions of instructions per second) to be packaged in relatively small, air-cooled semiconductor device packages. A by-product of such high-density and high functionality in semiconductor devices has been the demand for increased numbers of external electrical connections to be present on the exterior of the die and on the exterior of the semiconductor packages which receive the die, for connecting the packaged device to external systems, such as a printed circuit board.
- Flip chip technology answers the demand for improved input/output (I/O) connections from the chip to external systems. On a flip chip, the electrical components are located (face down) on the side of the die which attaches to the chip package. In this manner, the flip chip provides a short interconnection length using, for example, ball-grid array (BGA) solder connections. The self-aligning nature of the solder bumps offers the advantages of higher density mounting, improved electrical performance and reliability, and better manufacturability. The positioning of the circuit side is the source of many advantages in the flip chip design. However, in other regards, the orientation of the die with the circuit side face down on a substrate is a disadvantage. In example, access to the circuit region is sometimes necessitated order to modify or debug a finished chip. Additionally, access to the circuit region is often required through manufacturing stages in order to test and analyze circuit's integrity. In this event, it is necessary to burrow through the body of the flip chip die or through the chip package in order to access the circuit region.
- Various methods have been employed to quickly and effectively access the circuit region. A popular method includes milling or grinding off portions of the die, or the chip packaging in order to burrow through to the circuit region. One difficulty with this method is its accuracy. Since the circuit region is formed in a very thin epitaxial layer, with a typical thickness of only 10-20 micrometers (μm), an overshoot in the milling process can grind through the very circuit for which the testing was intended. Another problem connected to milling the flip chips down is that the process yields a thinner overall structure. The “thinned” die/chip package combination is structurally much weaker. In certain circuit analysis or modification processes, the flip chip die must be removably connected to multiple testing equipment. Typically, the connection between the die and the equipment is made with heat sensitive adhesives. Later, heat is used to loosen and remove the die from the testing equipment. In this process, the “thinned” and structurally fragile die can curl or short circuit, in effect, rendering the silicon die unsuitable for further analysis or use. For these reasons, it is necessary to have a method and device which will provide added support and rigidity to flip chip dies. Any improved method and device should desirably accommodate multiple rounds of circuit testing and debugging.
- The above mentioned problems with integrated circuit technology and other problems are addressed by the present invention and will be understood by reading and studying the following specification. A device and method are described which accord these benefits.
- In particular, an illustrative embodiment of the present invention includes a method for accessing a circuit region on a flip chip die. The method includes mounting the flip chip die on a polishing tool. The flip chip die is attached to a chip package. At least two spacers are used to adjust the placement of the flip chip die in the polishing tool. The at least two spacers adjust the placement of the flip chip die to expose portions of the chip package to a polishing blade. The at least two spacers are polished portions taken from the chip package. The circuit of the flip chip die is accessed.
- In another embodiment, a device for accessing a circuit region on a flip chip die mounted on a chip package is provided. The device includes a polishing tool. The polishing tool is adapted for mounting the flip chip die within the tool. A number of spacers are removably placed within the polishing tool to adjust the mounting of the flip chip die.
- In another embodiment, a system for accessing a circuit region on a flip chip die that is mounted circuit side down on a ceramic package is provided. The system includes a device for accessing the circuit region on the flip chip die. The device includes a polishing tool and the polishing tool is adapted for mounting the flip chip die within the tool. A number of spacers are removably placed within the polishing tool to adjust the mounting of the flip chip die. A controller electrically couples to the polishing tool for controlling the operation of the polishing tool.
- Thus, a more effective and efficient method and device are provided for adding support and rigidity to flip chip dies. The method and device can facilitate multiple rounds of circuit testing and debugging. The result of the method and device is durable casing for flip chip device analysis.
- These and other embodiments, aspects, advantages, and features of the present invention will be set forth in part in the description which follows, and in part will become apparent to those skilled in the art by reference to the following description of the invention and referenced drawings or by practice of the invention. The aspects, advantages, and features of the invention are realized and attained by means of the instrumentalities, procedures, and combinations particularly pointed out in the appended claims.
- The following detailed description of the preferred embodiments can best be understood when read in conjunction with the following drawings, in which:
- FIGS. 1A-1D show cross-sectional views of successive process steps for supporting flip chip circuitry according to the present invention.
- FIG. 2 illustrates a device for accessing flip chip circuitry according to the present invention.
- FIG. 3 is a block diagram of a system in accordance with an embodiment of the present invention.
- In the following detailed description of the preferred embodiments, reference is made to the accompanying drawings which form a part hereof, and in which are shown by way of illustration specific embodiments in which the invention may be practiced. It is to be understood that other embodiments may be utilized and structural changes may be made without departing from the scope of the present invention.
- The terms “front,” “back,” “front side,” and “back side” as used in this application may be interchanged and are used principally to suggest a structural relationship with respect to one another. The term “horizontal” is defined as a plane parallel to the conventional plane or surface of a wafer or substrate, regardless of the orientation of the wafer or substrate. The term “vertical” refers to a direction perpendicular to the horizonal as defined above. Prepositions, such as “on”, “side” (as in “sidewall”), “higher”, “lower”, “over” and “under” are defined with respect to the conventional plane or surface being on the top surface of the structure discussed, regardless of the orientation of the structure.
- Figure 1A-1D describe generally various steps of an embodiment for supporting flip chip circuitry in analysis according to the present invention.
- In FIG. 1A, the starting structure is illustrated. The structure includes a flip chip die 100. The flip chip die 100 includes a
circuit region 101 located on afront side 103 of the flip chip die 100. The flip chip die 100 further is attached to achip package 102. The flip chip die 100 is oriented such that thecircuit region 101 is adjacent to, or “faces,” thechip package 102. In one embodiment, thechip package 102 is a formed from ceramic. In another embodiment, thechip package 102 is formed of any suitable material for supporting and protecting the flip chip die 100 as well as facilitating electrical connections to thecircuit region 101. In one embodiment thecircuit region 101 is electrically connected to the chip package using a ball grid array (BGA) technique, as this method is well practiced in the art. In an alternative embodiment, thecircuit region 101 of the flip chip die 100 is electrically connected using any other suitable method. Such alternative methods are well known and practiced by those skilled in the art. Anunderfill region 108 encases thecircuit region 101 and fills the boundary between thecircuit region 101 and thechip package 102. - The flip chip die 100 further includes a
back side 105. Aback plate 106 is attached to theback side 105 of the flip chip die 100. Theback plate 106 comprises a silicon carcass salvaged from a discarded silicon die. Such silicon carcasses are remnants of old wafers, and therefore sufficiently available, often even pre-cut to the right size. Attachment of theback plate 106 to theback side 105 of the flip chip die 100 is achieved using any suitable adhesive, as such adhesive are generally used and known to those working in the in the semiconductor device analysis field. - FIG. 1B illustrates the structure following the next sequence of steps. The flip chip die 100 along with the
circuit region 101, the attachedchip package 102, and the attached backplate 106 are loaded into a first tool 120. The first tool 120 may be any device analysis tool as the same are commonly known and used by those working in the semiconductor device analysis field. In one embodiment, the first tool 120 is a circuit accessing tool adapted for milling off portions of chip packages 102. Circuit accessing tools include polishing tools which are commercially available in the industry. The polishing tool 120 includes aholder 115 and apolishing blade 110 mounted onto a polishingbit 107. Thepolishing blade 110 opposes theholder 115. The particular placement of the flip chip die 100 in the polishing tool 120 exposes thechip package 102 to thepolishing blade 110. The flip chip die 100 is attached to the first tool 120 using anadhesive wax 109 that is removable upon heating. The adhesive chosen to bond theback plate 106 to theback side 105 of the flip chip die 100 is more resistant to heat application than the subsequentadhesive wax 109 selected for attaching theback plate 106 to the first tool 120. Accordingly theback plate 106 does not separate from theback side 105 upon heating theadhesive wax 109. - FIG. 1C illustrates the structure following the next series of steps. Once the flip chip die 100 is properly positioned the polishing tool is operated and the
chip package 102 is polished through, or “thinned,” in order to gain access to thecircuit region 101 of the flip chip die 100. In one embodiment, chip package is removed a different rates. The polishing is performed in multiple steps including a global thinning step and a local thinning step. The global thinning step includes using a firsttype polishing blade 110. By way of example, a firsttype polishing blade 110 includes a 45 micrometer (μm) diamond impregnated metal polishing blade. Such blades are commercially available and generally referenced according to the specifications of the polishing tool 120 selected for use. A local thinning step is next achieved using a secondtype polishing blade 110. The designation “first” or “second” is not intended to refer to the manufacturing quality of the polishing blade, but rather the abrasiveness grade of the chosenpolishing blade 110. By way of example, a second type polishing blade includes a 30 μm diamond impregnated metal polishing blade. - In one embodiment, rotating the
polishing blade 110 involves rotating thepolishing blade 110 in one direction and rotating theholder 115 in the opposite direction. Polishing off thechip package 102 includes polishing off the entire chip package to expose anunderfill portion 108 of the flip chip die 100. In polishing, or “thinning,” the chip package, the polishing blade is rotated between 50 and 120 rpm. The structure is now as is illustrated in FIG. 1C. All of thechip package 102 has been removed to expose theunderfill region 108. From this stage forward, thecircuit region 101 is readily accessible for analysis. Theunderfill region 108 is removed using conventional methods, which are well known by those in the art. - Figure 1D illustrates the structure following the next sequence of steps according to an embodiment of the present invention. The structured is heated in order to liquefy the
adhesive wax 109. The flip chip die 100 along with thecircuit region 101, and the attached backplate 106 are unattached from a first tool 120. Next, the flip chip die 100 along with thecircuit region 101, and the attached backplate 106 are attached to asecond tool 125. Thesecond tool 125 may be any device analysis tool as the same are commonly known and used by those working in the semiconductor device analysis field. In one embodiment, thesecond tool 125 is a circuit testing tool adapted for modifying or analyzing the circuit components in thecircuit region 101. Thetesting tool 125 includes a holder 111 and a testing portion 112. The testing portion 112 opposes the holder 111. The particular placement of the flip chip die 100 in thetesting tool 125 exposes thecircuit region 101 to the testing portion 112. The flip chip die 100 is attached by theback plate 106 to thesecond tool 125 using anadhesive wax 109 that is removable upon heating. The adhesive chosen to bond theback plate 106 to theback side 105 of the flip chip die 100 is more resistant to heat application than the subsequentadhesive wax 109 selected for attaching theback plate 106 to thesecond tool 125. Accordingly theback plate 106 does not separate from theback side 105 upon heating theadhesive wax 109 - The present invention includes numerous variations to the embodiment described above. FIG. 2 illustrates a device for accessing flip chip circuitry according to the present invention. The device includes a 220. The
tool 220 includes any suitable tool as used in the semiconductor, or generally in the semiconductor device analysis industry.Such tools 220 are well known by those in the art and are commercially available. Thetool 220 includes a holder 215 and awork portion 207, both connected to thetool 220. In one embodiment, thework portion 207 is a polishing blade. In an alternative embodiment, the work portion includes a circuit testing apparatus. A flip chip die 200 is attached to holder 215 of thetool 220. The flip chip die 200 further includes a circuit region 201 located on afront side 203 of the flip chip die 200. The flip chip die 200 further includes aback side 205. The particular placement of the flip chip die 200 in thetool 220 exposes thefront side 203 to thework portion 207 of thetool 220. The flip chip die 200 is attached to thetool 220 using anadhesive wax 209 that is removable upon heating. The adhesive chosen to bond theback plate 206 to theback side 205 of the flip chip die 200 is more resistant to heat application than the subsequentadhesive wax 209 selected for attaching theback plate 206 to thetool 220. Accordingly theback plate 206 does not separate from theback side 205 upon heating theadhesive wax 209. - FIG. 3 is a block diagram of a system in accordance with an embodiment of the present invention. FIG. 3 illustrates a
controller 350. By way of example, the controller includes an electrical controller. In one embodiment, thecontroller 350 includes a micro controller as the same are readily accessible for industry needs. In another embodiment, the controller includes a central processing unit (CPU) as part of a computer operated tool configuration. Other types of controllers are well known to those in the art and would be equally suit for use in the present invention. Thecontroller 350 is electrically coupled to atool 320. Thetool 320 matches the device presented above. - Thus, present invention provides a more effective and efficient method and device for supporting a flip chip die undergoing analysis. The method and device provide added support and rigidity to flip chip dies. The method and device can facilitate multiple rounds of circuit testing and debugging. The result of the method and device is durable casing for flip chip device analysis.
- Although specific embodiments have been illustrated and described herein, it is appreciated by those of ordinary skill in the art that any arrangement which is calculated to achieve the same purpose may be substituted for the specific embodiments shown.
- Therefore, it is manifestly intended that this invention be limited only by the claims and the equivalents thereof.
Claims (20)
1. A method for accessing a circuit region on a flip chip die, the method comprising:
attaching a backplate to the flip chip die, wherein the backplate is a silicon carcass from a discarded die; and
attaching the flip chip die to a first tool; and
accessing the circuit region of the flip chip die.
2. The method of claim 1 , wherein the step of attaching the backplate to the flip chip die comprises attaching the backplate to a backside of the flip chip die, the circuit region of the flip chip die located on a front side of the flip chip die and attached to a chip package.
3. The method of claim 1 , wherein attaching the flip chip die to the first tool comprises using an adhesive wax that is removable upon heating.
4. The method of claim 1 , the method further comprising removing the flip chip die from the first tool and attaching the flip chip die to a second tool.
5. The method of claim 4 , wherein removing the flip chip die from the first tool comprises heating the flip chip die.
6. The method of claim 2 , wherein accessing the circuit of the flip chip die comprises thinning the chip package.
7. The method of claim 1 , wherein attaching the flip chip die to the first tool comprises using an adhesive wax to attach the backplate to the first tool.
8. The method of claim 7 , the method further comprising removing the backplate from the first tool and attaching the backplate to a second tool.
9. The method of claim 8 , wherein removing the backplate from the first tool comprises heating the backplate.
10. The method of claim 1 , wherein attaching the flip chip die to a first tool comprises attaching the backplate to a circuit accessing tool.
11. The method of claim 1 , wherein attaching the flip chip die to a first tool comprises attaching the backplate to a circuit testing tool.
12. The method of claim 2 , wherein accessing the circuit region of the flip chip die comprises using a polishing tool to thin the chip package.
13. The method of claim 1 , wherein the step of accessing the circuit region of the flip chip die comprises:
a global thinning step; and
a local thinning step.
14. The method of claim 13 , wherein the global thinning step comprises using a first type polishing blade, and wherein the local thinning step comprises using a second type polishing blade.
15. The method of claim 2 , wherein the accessing step comprises polishing off the entire chip package in order to expose an underfill portion of the flip chip die.
16. A device for accessing a circuit region on a flip chip die mounted on a chip package, comprising:
a backplate attached to the flip chip die, wherein the backplate is a silicon carcass from a discarded die; and
a tool, the flip chip die attached thereto.
17. The device of claim 16 , wherein the backplate is attached to a backside of the flip chip die, the circuit region of the flip chip die being located on a front side of the flip chip die and attached to the chip package.
18. The device of claim 16 , wherein the backplate of the flip chip die is attached to the tool with an adhesive wax which is removable upon heating.
19. A system for accessing a circuit region on a flip chip die that is mounted circuit side down on a chip package, comprising:
a device for accessing the circuit region on the flip chip die, the device comprising:
a backplate attached to the flip chip die, wherein the backplate is a silicon carcass from a discarded die; and
a tool, the flip chip die attached thereto.; and
a controller electrically coupled to the tool for controlling the operation of the tool.
20. The system of claim 19 , wherein the backplate of the flip chip die is attached to the tool with an adhesive wax that is removable upon heating.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/092,674 US6448801B2 (en) | 1998-06-05 | 1998-06-05 | Method and device for supporting flip chip circuitry in analysis |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/092,674 US6448801B2 (en) | 1998-06-05 | 1998-06-05 | Method and device for supporting flip chip circuitry in analysis |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20020003431A1 true US20020003431A1 (en) | 2002-01-10 |
| US6448801B2 US6448801B2 (en) | 2002-09-10 |
Family
ID=22234479
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/092,674 Expired - Fee Related US6448801B2 (en) | 1998-06-05 | 1998-06-05 | Method and device for supporting flip chip circuitry in analysis |
Country Status (1)
| Country | Link |
|---|---|
| US (1) | US6448801B2 (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20050071800A1 (en) * | 2000-03-01 | 2005-03-31 | Realtek Semiconductor Corporation | Mixed hardware/sofware architecture and method for processing xDSL communications |
| US11388529B2 (en) | 2009-04-01 | 2022-07-12 | Starkey Laboratories, Inc. | Hearing assistance system with own voice detection |
Families Citing this family (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6672947B2 (en) * | 2001-03-13 | 2004-01-06 | Nptest, Llc | Method for global die thinning and polishing of flip-chip packaged integrated circuits |
| US6921719B2 (en) * | 2002-10-31 | 2005-07-26 | Strasbaugh, A California Corporation | Method of preparing whole semiconductor wafer for analysis |
| US7066788B2 (en) * | 2004-11-10 | 2006-06-27 | Ultra Tec Manufacturing, Inc. | Electronic die positioning device and method |
| EP2232656A4 (en) | 2007-12-17 | 2014-04-16 | Ii Vi Laser Entpr Gmbh | Laser emitter modules and methods of assembly |
| WO2009137703A2 (en) | 2008-05-08 | 2009-11-12 | Newport Corporation | High brightness diode output methods and devices |
| US20100177796A1 (en) * | 2009-01-09 | 2010-07-15 | Newport Corporation | Laser device and heat sink with core to manage stress due to thermal expansion |
| JP5740654B2 (en) | 2010-01-22 | 2015-06-24 | トゥー−シックス レイザー エンタープライズ ゲーエムベーハー | Homogenization of far-field fiber-coupled radiation |
| US8644357B2 (en) | 2011-01-11 | 2014-02-04 | Ii-Vi Incorporated | High reliability laser emitter modules |
| US9134368B2 (en) * | 2012-05-07 | 2015-09-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Contactless wafer probing with improved power supply |
Family Cites Families (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5408190A (en) * | 1991-06-04 | 1995-04-18 | Micron Technology, Inc. | Testing apparatus having substrate interconnect for discrete die burn-in for nonpackaged die |
| US5815000A (en) * | 1991-06-04 | 1998-09-29 | Micron Technology, Inc. | Method for testing semiconductor dice with conventionally sized temporary packages |
| US5532612A (en) * | 1994-07-19 | 1996-07-02 | Liang; Louis H. | Methods and apparatus for test and burn-in of integrated circuit devices |
-
1998
- 1998-06-05 US US09/092,674 patent/US6448801B2/en not_active Expired - Fee Related
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20050071800A1 (en) * | 2000-03-01 | 2005-03-31 | Realtek Semiconductor Corporation | Mixed hardware/sofware architecture and method for processing xDSL communications |
| US8325751B2 (en) * | 2000-03-01 | 2012-12-04 | Realtek Semiconductor Corp. | Mixed hardware/software architecture and method for processing communications |
| US11388529B2 (en) | 2009-04-01 | 2022-07-12 | Starkey Laboratories, Inc. | Hearing assistance system with own voice detection |
Also Published As
| Publication number | Publication date |
|---|---|
| US6448801B2 (en) | 2002-09-10 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6686225B2 (en) | Method of separating semiconductor dies from a wafer | |
| KR100748808B1 (en) | Double Dicing Saw Blade Assembly and Method for Separating Devices Arranged on Substrate and Removing Unnecessary Structures in Scribe Street | |
| US6448801B2 (en) | Method and device for supporting flip chip circuitry in analysis | |
| US6368886B1 (en) | Method of recovering encapsulated die | |
| JP2003031524A (en) | Semiconductor device and manufacturing method thereof | |
| US6337257B1 (en) | Semiconductor device and method of manufacturing the same | |
| EP0823127A1 (en) | High speed diamond-based machining of silicon semiconductor die in wafer and packaged form for backside emission microscope detection | |
| US6541352B2 (en) | Semiconductor die with contoured bottom surface and method for making same | |
| JP2019038044A (en) | Grinding method | |
| US6239481B1 (en) | Device for removing a flip chip die from packaging | |
| KR20190003348A (en) | Wafer processing method | |
| KR20180056381A (en) | Method of manufacturing device chip package | |
| JP2000091274A (en) | Method for forming semiconductor chip and method for manufacturing semiconductor device using the same | |
| US6139403A (en) | Method and device for positioning and accessing a die under analysis | |
| US6342398B1 (en) | Method of backside emission analysis for BGA packaged IC's | |
| US6448662B1 (en) | Arrangement for accessing region of a flip chip die | |
| US6106367A (en) | Method and device for analysis of flip chip electrical connections | |
| JP3803214B2 (en) | Manufacturing method of semiconductor device | |
| US6368188B1 (en) | Alternate method and device for analysis of flip chip electrical connections | |
| Hendrix et al. | Advantages of wet chemical spin-processing for wafer thinning and packaging applications | |
| US6472234B2 (en) | Failure analysis method for chip of ball grid array type semiconductor device | |
| JP2004205440A (en) | Method for analyzing failure of semiconductor device | |
| JP7152882B2 (en) | How to hold the workpiece unit | |
| EP0499752B1 (en) | Method for dividing a semiconductor wafer comprising a semiconductor layer and a metal layer into chips | |
| US6127194A (en) | Package removal for FBGA devices |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: ADVANCED MICRO DEVICES, INC., TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:DISCHIANO, JOHN;REEL/FRAME:009239/0817 Effective date: 19980402 |
|
| CC | Certificate of correction | ||
| REMI | Maintenance fee reminder mailed | ||
| LAPS | Lapse for failure to pay maintenance fees | ||
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Expired due to failure to pay maintenance fee |
Effective date: 20060910 |