US20020000660A1 - Contact structure having a diffusion barrier - Google Patents
Contact structure having a diffusion barrier Download PDFInfo
- Publication number
- US20020000660A1 US20020000660A1 US09/917,970 US91797001A US2002000660A1 US 20020000660 A1 US20020000660 A1 US 20020000660A1 US 91797001 A US91797001 A US 91797001A US 2002000660 A1 US2002000660 A1 US 2002000660A1
- Authority
- US
- United States
- Prior art keywords
- titanium
- layer
- contact structure
- contact
- recited
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76853—Barrier, adhesion or liner layers characterized by particular after-treatment steps
- H01L21/76855—After-treatment introducing at least one additional element into the layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
- H01L21/285—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
- H01L21/28506—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
- H01L21/28512—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table
- H01L21/28518—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table the conductive layers comprising silicides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
- H01L21/285—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
- H01L21/28506—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
- H01L21/28512—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table
- H01L21/28525—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table the conductive layers comprising semiconducting material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76853—Barrier, adhesion or liner layers characterized by particular after-treatment steps
- H01L21/76855—After-treatment introducing at least one additional element into the layer
- H01L21/76856—After-treatment introducing at least one additional element into the layer by treatment in plasmas or gaseous environments, e.g. nitriding a refractory metal liner
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/482—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body (electrodes)
- H01L23/485—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body (electrodes) consisting of layered constructions comprising conductive layers and insulating layers, e.g. planar contacts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53271—Conductive materials containing semiconductor material, e.g. polysilicon
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- FIG. 4 is a cross-sectional elevation view illustrating the final step of the prior art method of FIGS. 1 through 3, comprising metallizing over the contact opening and underlying layers.
- disilane precursor method Most preferred of the two stated precursor methods is the disilane precursor method, as it provides a more uniform step coverage and can be conducted at a lower temperature and for a shorter period of time. Nevertheless, use of the disilane precursor is a less stable and a less understood process, and may be more difficult to accomplish. Either method will provide more uniform step coverage than the tungsten plug method of the prior art discussed above. Appropriate concentrations of silane or disilane and B 2 H 6 are selected in the process to provide a layer of polysilicon which is heavily doped with a concentration of about 1 ⁇ 10 20 to about 5 ⁇ 10 20 atoms per cubic centimeter of polysilicon.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Plasma & Fusion (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
Description
- This is a continuation of U.S. patent application Ser. No. 09/273,118, filed on Mar. 19, 1999, which is a continuation patent application of U.S. patent application Ser. No. 08/997,428, filed on Dec. 23, 1997, now abandoned, which is a continuation patent application of U.S. patent application Ser. No. 08/606,075, filed on Feb. 23, 1996, now U.S. Pat. No. 5,700,716, all of which are incorporated herein by reference.
- 1. The Field of the Invention
- The present invention relates to the formation of low contact resistance VLSI contacts, vias, and plugs. More specifically, the present invention is directed to a new structure for a low contact resistance contact, via, or plug having a diffusion barrier, as well as a method for creating such a structure.
- 2. The Relevant Technology
- Recent advances in computer technology and in electronics in general have been brought about at least in part as a result of the progress that has been achieved by the integrated circuit industry in electronic circuit integration and miniaturization. This progress has resulted in increasingly compact and efficient semiconductor devices, attended by an increase in the complexity and number of such devices aggregated on a single integrated circuit wafer. The smaller and more complex devices, including resistors, capacitors, diodes, and transistors, have been achieved, in part, by reducing device sizes and spacing and by reducing the junction depth of active regions formed on a silicon substrate of an integrated circuit wafer. The smaller and more complex devices have also been achieved by stacking the devices at various levels on the wafer.
- Among the feature sizes which are being reduced in size are the contact structures through which electrical contact is made between discrete semiconductor devices on the varying levels of the wafer. These contact structures include contacts, vias, plugs, and other structures whereby electrical connection is made to discrete components of semiconductor devices located at the varying levels of integrated circuit wafers. In order to continue in the process of reducing integrated circuit size, however, new contact structure formation methods are required which overcome certain problems existing in the art.
- For instance, contact structures have historically been formed from aluminum or aluminum alloy metallization. Aluminum, however, presents the problem of spiking. Spiking results in the dissolution of silicon from active regions of the semiconductor devices into the aluminum metallization and the dissolution of aluminum into the active regions. Spiking generally occurs as a result of the tendency of aluminum, when it contacts the silicon substrate directly at temperatures of about 450° C. or more, to eutectically alloy with the silicon substrate. When such a reaction occurs, silicon is dissolved into the aluminum, and there is a tendency for silicon thus dissolved to be precipitated at a boundary between the metallization layer and the active region as an epitaxial phase. This increases the resistivity across the contact structure. Furthermore, aluminum is diffused into the active region from the metallization layer and forms an alloy spike structure which can cause unwanted short circuit conduction between the active region and the underlying silicon substrate.
- Contact openings have more recently been metallized with tungsten with the formation of what is known as a “tungsten plug.” The tungsten plug formation process does not incur spiking, but has proven problematic for other reasons, however, and these problems are heightened by the continuous miniaturization of the integrated circuit and the modern “stacked” construction of such circuits.
- The tungsten plug is typically deposited by CVD in an atmosphere of fluorine, which attacks silicon, creating “worm holes” into the active region. Worm holes can be formed from this reaction extending completely through the active region, thereby shorting it out and causing the device to fail. As a further problem associated with the tungsten plug structure, the tungsten metallization complicates the contact formation process because it does not adhere well directly to silicon or oxide.
- In order to eliminate the problems associated with the reaction between the silicon substrate and the metallization material, prior art methods have typically employed a diffusion barrier structure which is provided between the metallization material and the active region and which blocks the reaction between the active region and the metallization material. The diffusion barrier prevents the interdiffusion of silicon and aluminum. It also provides a surface to which the tungsten will adhere and prevents fluorine from diffusing into the active region.
- Prior art FIGS. 1 through 4 of the accompanying drawings depict one conventional method known in the art of forming contact structures having a diffusion barrier. As shown in FIG. 1, a
contact opening 18 is first etched through aninsulating layer 16 overlying anactive region 14 on asilicon substrate 12.Insulating layer 16 typically comprises a passivation material of intentionally formed silicon dioxide in the form of borophosphosilicate glass (BPSG). Contact opening 18 provides a route for electrical communications betweenactive region 14 and the surface ofinsulating layer 16. As shown in FIG. 2, atitanium layer 22 is sputtered over contact opening 18 in a further step, and coats the exposed surface ofactive region 14. - A high temperature anneal step is then conducted in an atmosphere of predominantly nitrogen gas (N 2).
Titanium layer 22 reacts withactive region 14 during the anneal and is transformed into a dual layer. In forming the new dual layer, the lower portion oftitanium layer 22 overlyingactive region 14 reacts with a portion of the silicon inactive region 14 to form a titanium silicide (TiSix)region 26 seen in FIG. 3. Concurrently, the upper portion oftitanium layer 22 reacts with the nitrogen gas of the atmosphere to form a titanium nitride (TiNx)layer 24 also seen in FIG. 3.Titanium silicide layer 26 provides a conductive interface at the surface ofactive region 14.Titanium nitride layer 24 formed abovetitanium suicide layer 26 acts as a diffusion barrier to the interdiffusion of tungsten and silicon, or aluminum and silicon, as mentioned above. - The next step, shown in FIG. 4, is deposition of the metallization layer. In Tungsten plug formation, metallization is achieved by the chemical vapor deposition of tungsten to form
metallization layer 20.Titanium nitride layer 24 helps improve the adhesion between the walls of the opening and the tungsten metallization material. It also acts as a barrier against the diffusion ofmetallization layer 20 into theactive region 14, and vice-versa. - It should be apparent from the above discussion that tungsten plug formation is an involved and time consuming process. Accordingly, one drawback of the tungsten plug structure, like most other contact structures of the prior art, is the many steps required for forming it. The high number of steps is due to, among other things, the need to form a diffusion barrier in the contact opening and the difficulty of doing so while maintaining consistent sidewall coverage.
- A further problem involved with the tungsten plug structure is the poor step coverage provided by current tungsten plug formation methods. FIG. 5 depicts the results of a typical attempt to deposit tungsten over
titanium nitride layer 24. Cusping, or “bread loafing”, oftungsten metallization layer 20 on the surface of contact opening 18, seen in FIG. 5, is a typical problem in the depicted prior art process flow step. A result of the cusping is that the contact is closed off, and cannot be completely filled. Incomplete filling results in a void area, also known as a “keyhole,” that is formed withintungsten metallization layer 20. This keyhole is detrimental because it can open Up during further processing steps, where material which could corrode or corrupt the tungsten layer can make its way into the keyhole. Also, the void in the center of the conducting metallization layer in the contact causes an increase in contact resistance. - As a further problem associated with the tungsten plug structure,
titanium nitride layer 24, which is necessary as a diffusion barrier, has relatively high resistivity. The higher resistivity raises the contact resistance of the contact structure, which in turn has a tendency to lower the speed of the semiconductor devices being formed. - Thus, it is apparent that a contact structure and a corresponding method for forming the contact structure are needed which overcome the problems existing in the prior art. Specifically, a contact structure is needed which has a low resistivity for creating a contact structure with low contact resistance, which structure can form a sufficient diffusion barrier, and which adheres well to oxide sidewalls such that sidewall coverage of an intermediate material is not needed. A method of forming the contact structure is also needed which can be conducted with fewer steps than the methods of the prior art, and which provides better step coverage of the metallization layer in the contact opening.
- The present invention seeks to resolve the above and other problems which have been experienced in the art. More particularly, the present invention constitutes an advancement in the art by providing a contact structure for an in-process integrated circuit wafer and a method of making the contact structure which achieve each of the objects listed below.
- It is an object of the present invention to provide a contact structure which adheres well to oxide and thus does not require sidewall coverage of an intermediate layer.
- It is likewise an object of the present invention to provide such a contact structure which has a high melting point and thus provides a suitable diffusion barrier.
- It is also an object of the present invention to provide such a contact structure which provides a low contact resistance.
- It is a further object of the present invention to provide a method for forming a contact structure which results in a contact structure that meets each of the aforementioned objects and requires fewer steps to construct than prior art methods.
- It is yet another object of the present invention to provide such a method for forming a contact structure which results in desirable step coverage of the metallization material in the contact opening.
- To achieve the foregoing objects, and in accordance with the invention as embodied and broadly described herein in the preferred embodiment, a contact structure is provided, as well as a method for forming the contact structure on an in-process integrated circuit wafer. The contact structure is well suited for use as a substitute for conventional contacts, vias, and plugs, and particularly as a replacement for the tungsten plug of the prior art. Many of the problems of the prior art are avoided by the novel contact structure of the present invention and corresponding method for forming the contact structure.
- The novel contact structure is formed under the inventive method in which the first step comprises depositing a layer of titanium on a surface wherein a diffusion barrier is required. Typically, this surface will be the bottom of a contact opening which has been etched through an insulating layer to provide access to a discrete component of a semiconductor device such as a diode, capacitor, or transistor. The titanium deposition step preferably comprises PVD (e.g. sputtering) or CVD. The titanium layer is preferably deposited to have a thickness in a range of about 200 Angstroms to about 300 Angstroms.
- In a further step, an overlying layer of polysilicon heavily doped with boron is formed above the titanium layer. The polysilicon layer is preferably formed by pyrolitic reaction from one of two precursors, silane (SiH 4) or disilane (Si2H6) in an atmosphere of B2H6. A layer having a thickness in a range of about 6000 Angstroms to about 7000 Angstroms is preferably formed by the reaction.
- Finally, the titanium and polysilicon layers are annealed. The annealing is preferably conducted using a rapid thermal anneal in a rapid thermal processing (RTP) chamber. The anneal step causes a rearrangement of the titanium and polysilicon layers into a resulting contact structure comprising three layers.
- The resulting three layer contact structure comprises an underlying layer of titanium silicide, an intermediate layer of titanium boride, and an upper layer of polysilicon. This structure can be formed using fewer steps than are required for methods of the prior art for forming contact structures, due to the fact that polysilicon adheres well to oxide insulation sidewalls, such that sidewall coverage of an intermediate layer is unnecessary. Also, step coverage is improved, as the problems of bread loafing and cusping are overcome by the lack of an intermediate layer. In addition, an effective diffusion barrier as well as low contact resistance are provided by the contact structure.
- These and other objects and features of the present invention will become more fully apparent from the following description and appended claims, or may be learned by the practice of the invention as set forth hereinafter.
- To further clarify the above and other advantages and features of the present invention, a more particular description of the invention will be rendered by reference to specific embodiments thereof which are illustrated in the appended drawings. It is appreciated that these drawings depict only typical embodiments of the invention and are therefore not to be considered limiting of its scope. The invention will be described and explained with additional specificity and detail through the use of the accompanying drawings in which:
- FIG. 1 is a cross-sectional elevation view showing a first step of a representative method of the prior art in which an contact structure is formed in a contact opening through an insulative layer down to an active region on an in-process integrated circuit wafer.
- FIG. 2 is a cross-sectional elevation view illustrating the next step in the prior art method of FIG. 1, comprising depositing a layer of titanium into the contact opening.
- FIG. 3 is a cross-sectional elevation view illustrating the next step in the prior art method of FIGS. 1 and 2, comprising annealing the titanium layer in a nitrogen gas atmosphere to form a resulting structure having an underlying titanium silicide region and an overlying titanium nitride layer.
- FIG. 4 is a cross-sectional elevation view illustrating the final step of the prior art method of FIGS. 1 through 3, comprising metallizing over the contact opening and underlying layers.
- FIG. 5 is a cross-sectional elevation view illustrating a typical problem encountered by the prior art when producing a contact structure, and depicts cusping at the top of the contact layer as well as a keyhole at the center thereof.
- FIG. 6 is a cross-sectional elevation view of one step of the method of the present invention, comprising depositing a layer of titanium in the bottom of a contact opening.
- FIG. 7 is a cross-sectional elevation view illustrating a later step of the method of the present invention, comprising depositing a layer of polysilicon doped with boron over the titanium layer in the contact opening.
- FIG. 8 is a cross-sectional elevation view illustrating a further step of the method of the present invention, comprising annealing the titanium and polysilicon layers to form a resulting three layer contact structure.
- A more detailed discussion of the present invention will now be made by referring to FIGS. 6 through 8 of the accompanying drawings. Therein is illustrated one embodiment of the method of the present invention for forming a contact structure. As shown in FIG. 6, a preliminary step comprises forming a
contact opening 18 through aninsulative layer 16 down to a semiconductor device on asilicon substrate 12 of an in-process integrated circuit wafer. The method of the present invention can be used to provide electrical contact to any discrete component of a semiconductor device or such structure, which requires a diffusion barrier. - In FIG. 6,
contact opening 18 is shown providing access to anactive region 14 of a discrete semiconductor device to which electrical communication must be provided.Active region 14, which is depicted as a semiconductor device in the Figures, will typically comprise a gate structure of a MOS transistor, a capacitor electrode, a resistor, or a portion of a bipolar junction transistor. Of course, the contact structure of the present invention could also be used to provide electrical communication to surfaces which require a diffusion barrier, but which do not require a contact opening. - A further step of the present invention as herein embodied, also illustrated in FIG. 6, comprises forming a
titanium layer 32 in the bottom of acontact opening 18 or on a surface where a diffusion barrier is needed. The term “contact opening” as used herein is intended to include the designation of an opening by which electrical connection is made between semiconductor devices on separate levels of the integrated circuit wafer. Accordingly, openings for forming contacts, as well as vias and plugs are included within the scope thereof. - The titanium layer can be formed by any adequate layer formation method known in the art. The titanium for the titanium layer will be deposited by chemical vapor deposition (CVD) or physical vapor deposition (PVD) through a collimator, where the most preferred deposition method is PVD sputtering.
Titanium layer 32 is preferably deposited with a thickness, for contact structures of current integration size and levels, in a range of about 200 Angstroms to about 300 Angstroms. Of course, one skilled in the art will be able to easily vary the relevant dimensions to fit the particular application. - The next step in the preferred embodiment of the present invention is illustrated in FIG. 7, and comprises forming an overlying layer of
polysilicon 34 abovetitanium layer 32 in the contact opening or other surface.Polysilicon layer 34 is preferably heavily doped with boron and is preferably formed to have a thickness in a range of about 6000 Angstroms to about 7000 Angstroms. Any adequate known method may be used to formpolysilicon layer 34, but it is preferred thatpolysilicon layer 34 be deposited by pyrolitic reaction from one of two precursors. One preferred precursor is silane (SiH4). Silane is preferably reacted in the current embodiment in an atmosphere of B2H6, which provides boron doping of the resulting polysilicon layer. The reaction is conducted at a temperature of about 630° C. to about 650° C., and at a pressure of about 80 Torr and for a time period of about 300 seconds. A second preferred precursor comprises disilane (Si2H6). Disilane is preferably reacted in an atmosphere of B2H6, at a temperature of about 550° C. to about 570° C., a pressure of about 80 Torr and for a time period of about 150 seconds. - Most preferred of the two stated precursor methods is the disilane precursor method, as it provides a more uniform step coverage and can be conducted at a lower temperature and for a shorter period of time. Nevertheless, use of the disilane precursor is a less stable and a less understood process, and may be more difficult to accomplish. Either method will provide more uniform step coverage than the tungsten plug method of the prior art discussed above. Appropriate concentrations of silane or disilane and B 2H6 are selected in the process to provide a layer of polysilicon which is heavily doped with a concentration of about 1×1020 to about 5×1020 atoms per cubic centimeter of polysilicon.
- The final step in the preferred embodiment of the present invention comprises annealing
titanium layer 32 andpolysilicon layer 34. The annealing step can be conducted using any known method, but is preferably conducted with a rapid thermal anneal procedure (RTA) in a rapid thermal processing (RTP) chamber. The RTA is preferably conducted at a temperature of about 800° C. to about 950° C. and for a time period of about 20 seconds. Alternatively, a furnace anneal could be conducted, using a furnace such as a tube furnace. In the case of the use of a tube furnace, the anneal would be conducted in a predominately argon atmosphere, at a temperature of around 800° C. to about 900° C. and for a time period of about 30 minutes. As a result of the anneal step, a reaction occurs in whichtitanium layer 32 andpolysilicon layer 34 react together and form a resulting structure comprising three layers. - The structure resulting from the reaction caused by the anneal step of the present invention is shown in FIG. 8. FIG. 8 shows an underlying layer of titanium silicide (TiSi x) 36, which is preferably of approximately 200 Angstroms thick.
Titanium suicide layer 36 provides a conductive interface with underlyingactive region 14. Abovetitanium silicide layer 36 is a titanium boride layer (TiBx) 38.Titanium boride layer 38, when formed under the proper concentrations and parameters, preferably comprises titanium diboride (TiB2). - Titanium boride is a refractory metal which has low resistivity and will provide a low contact resistance. It also has a high melting point, and thus functions as a suitable diffusion barrier. The thickness of
titanium boride layer 38 is preferably approximately 250 Angstroms. The remainder of the contact will be filled with apolysilicon layer 40, which retains a high concentration of boron dopants after the anneal step for greater conductivity.Polysilicon layer 40 adheres well to oxide sidewalls, and consequently, no sidewall coverage of an intermediate layer, such as TiN, is needed for the metallization layer to adhere well to the oxide ofinsulation layer 16 of the sidewall ofcontact opening 18. Also, as the boron inpolysilicon layer 34 prefers to interact with titanium, little interdiffusion with underlyingactive region 14 has been found to occur during the anneal step. - The semiconductor device contact structure of FIG. 8 can be used in a number of ways, including as a replacement for prior art contacts, vias, and plug structures. It has been found advantageous for use in replacing tungsten plugs. The contact structure is also advantageous for providing electrical communication to semiconductor devices such as the active regions of transistors and diodes, word or bit lines of DRAM memory structures, capacitors, and metal interconnect lines on the surface of integrated circuit wafers.
- Thus, it can be seen that, as herein described and embodied, the resulting structure of FIG. 8 provides a contact structure which can be formed using fewer steps than the contact structures of the prior art, and without the need for uniform sidewall coverage of an intermediate layer in order to adhere well to oxide insulation sidewalls. The resulting contact structure provides a higher degree of step coverage than prior art methods, and forms a sufficient diffusion barrier with a high melting point such that dopants and metallization material from the contact structure cannot diffuse into the underlying active regions or vice versa. Furthermore, the resulting contact structure provides low contact resistance, and can be used for effectively providing electrical connection between semiconductor devices, components, and structures.
- The present invention may be embodied in other specific forms without departing from its spirit or essential characteristics. The described embodiments are to be considered in all respects only as illustrative and not restrictive. The scope of the invention is, therefore, indicated by the appended claims rather than by the foregoing description. All changes which come within the meaning and range of equivalency of the claims are to be embraced within their scope.
Claims (26)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/917,970 US6433430B2 (en) | 1996-02-23 | 2001-07-30 | Contact structure having a diffusion barrier |
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US08/606,075 US5700716A (en) | 1996-02-23 | 1996-02-23 | Method for forming low contact resistance contacts, vias, and plugs with diffusion barriers |
| US99742897A | 1997-12-23 | 1997-12-23 | |
| US09/273,118 US6284651B1 (en) | 1996-02-23 | 1999-03-19 | Method for forming a contact having a diffusion barrier |
| US09/917,970 US6433430B2 (en) | 1996-02-23 | 2001-07-30 | Contact structure having a diffusion barrier |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/273,118 Continuation US6284651B1 (en) | 1996-02-23 | 1999-03-19 | Method for forming a contact having a diffusion barrier |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20020000660A1 true US20020000660A1 (en) | 2002-01-03 |
| US6433430B2 US6433430B2 (en) | 2002-08-13 |
Family
ID=24426426
Family Applications (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US08/606,075 Expired - Lifetime US5700716A (en) | 1996-02-23 | 1996-02-23 | Method for forming low contact resistance contacts, vias, and plugs with diffusion barriers |
| US09/273,118 Expired - Lifetime US6284651B1 (en) | 1996-02-23 | 1999-03-19 | Method for forming a contact having a diffusion barrier |
| US09/917,970 Expired - Lifetime US6433430B2 (en) | 1996-02-23 | 2001-07-30 | Contact structure having a diffusion barrier |
Family Applications Before (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US08/606,075 Expired - Lifetime US5700716A (en) | 1996-02-23 | 1996-02-23 | Method for forming low contact resistance contacts, vias, and plugs with diffusion barriers |
| US09/273,118 Expired - Lifetime US6284651B1 (en) | 1996-02-23 | 1999-03-19 | Method for forming a contact having a diffusion barrier |
Country Status (1)
| Country | Link |
|---|---|
| US (3) | US5700716A (en) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030151098A1 (en) * | 2002-02-13 | 2003-08-14 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device having dual-gate structure and method of manufacturing the same |
| US7119657B2 (en) * | 2001-04-13 | 2006-10-10 | Fuji Electric Co., Ltd. | Polysilicon resistor semiconductor device |
| US20130075912A1 (en) * | 2011-09-22 | 2013-03-28 | Satoshi Wakatsuki | Semiconductor device and method for manufacturing the same |
Families Citing this family (27)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH10172969A (en) * | 1996-12-06 | 1998-06-26 | Nec Corp | Manufacture of semiconductor device |
| JP2988413B2 (en) * | 1997-02-20 | 1999-12-13 | 日本電気株式会社 | Semiconductor device and manufacturing method thereof |
| US5891791A (en) * | 1997-05-27 | 1999-04-06 | Micron Technology, Inc. | Contamination free source for shallow low energy junction implants |
| US6284316B1 (en) * | 1998-02-25 | 2001-09-04 | Micron Technology, Inc. | Chemical vapor deposition of titanium |
| US5939788A (en) | 1998-03-11 | 1999-08-17 | Micron Technology, Inc. | Copper diffusion barrier, aluminum wetting layer and improved methods for filling openings in silicon substrates with cooper |
| US5899741A (en) * | 1998-03-18 | 1999-05-04 | Taiwan Semiconductor Manufacturing Company Ltd. | Method of manufacturing low resistance and low junction leakage contact |
| US6121134A (en) * | 1998-04-21 | 2000-09-19 | Micron Technology, Inc. | High aspect ratio metallization structures and processes for fabricating the same |
| US5990004A (en) * | 1998-07-15 | 1999-11-23 | United Microelectronics Corp. | Method for forming a tungsten plug and a barrier layer in a contact of high aspect ratio |
| KR100607305B1 (en) * | 1998-12-28 | 2006-10-24 | 주식회사 하이닉스반도체 | Metal wiring formation method of semiconductor device |
| US6614082B1 (en) * | 1999-01-29 | 2003-09-02 | Micron Technology, Inc. | Fabrication of semiconductor devices with transition metal boride films as diffusion barriers |
| KR20080031522A (en) * | 2000-02-25 | 2008-04-08 | 이비덴 가부시키가이샤 | Manufacturing method of multilayer printed circuit board and multilayer printed circuit board |
| US6787833B1 (en) * | 2000-08-31 | 2004-09-07 | Micron Technology, Inc. | Integrated circuit having a barrier structure |
| CN1901181B (en) * | 2000-09-25 | 2012-09-05 | 揖斐电株式会社 | Semiconductor element, method of manufacturing semiconductor element, multi-layer printed circuit board, and method of manufacturing multi-layer printed circuit board |
| US6696368B2 (en) | 2001-07-31 | 2004-02-24 | Micron Technology, Inc. | Titanium boronitride layer for high aspect ratio semiconductor devices |
| US6746952B2 (en) * | 2001-08-29 | 2004-06-08 | Micron Technology, Inc. | Diffusion barrier layer for semiconductor wafer fabrication |
| US7067416B2 (en) * | 2001-08-29 | 2006-06-27 | Micron Technology, Inc. | Method of forming a conductive contact |
| US6856291B2 (en) * | 2002-08-15 | 2005-02-15 | University Of Pittsburgh- Of The Commonwealth System Of Higher Education | Energy harvesting circuits and associated methods |
| US7373133B2 (en) * | 2002-09-18 | 2008-05-13 | University Of Pittsburgh - Of The Commonwealth System Of Higher Education | Recharging method and apparatus |
| US7440780B2 (en) * | 2002-09-18 | 2008-10-21 | University Of Pittsburgh - Of The Commonwealth System Of Higher Education | Recharging method and apparatus |
| US7403803B2 (en) * | 2003-05-20 | 2008-07-22 | University Of Pittsburgh - Of The Commonwealth System Of Higher Education | Recharging method and associated apparatus |
| KR100555505B1 (en) * | 2003-07-09 | 2006-03-03 | 삼성전자주식회사 | Connected contact formation method that realizes an extended open line width at the bottom of contact hole by depositing and removing silicide layer |
| US7027311B2 (en) * | 2003-10-17 | 2006-04-11 | Firefly Power Technologies, Inc. | Method and apparatus for a wireless power supply |
| US20050287793A1 (en) * | 2004-06-29 | 2005-12-29 | Micron Technology, Inc. | Diffusion barrier process for routing polysilicon contacts to a metallization layer |
| WO2010092691A1 (en) * | 2009-02-16 | 2010-08-19 | トヨタ自動車株式会社 | Semiconductor device |
| US8461043B2 (en) * | 2011-04-11 | 2013-06-11 | Micron Technology, Inc. | Barrier layer for integrated circuit contacts |
| CN103094301B (en) * | 2011-11-04 | 2015-10-14 | 上海华虹宏力半导体制造有限公司 | Metal oxide resistance-variable storing device and manufacture method |
| US9564442B2 (en) | 2015-04-08 | 2017-02-07 | Micron Technology, Inc. | Methods of forming contacts for a semiconductor device structure, and related methods of forming a semiconductor device structure |
Family Cites Families (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| FR2566181B1 (en) * | 1984-06-14 | 1986-08-22 | Commissariat Energie Atomique | METHOD FOR SELF-POSITIONING OF AN INTERCONNECTION LINE ON AN ELECTRIC CONTACT HOLE OF AN INTEGRATED CIRCUIT |
| US4920071A (en) * | 1985-03-15 | 1990-04-24 | Fairchild Camera And Instrument Corporation | High temperature interconnect system for an integrated circuit |
| JPS6214422A (en) * | 1985-07-11 | 1987-01-23 | Fujitsu Ltd | Manufacture of semiconductor device |
| JPS62219945A (en) * | 1986-03-22 | 1987-09-28 | Agency Of Ind Science & Technol | Manufacture of semiconductor device |
| US4829024A (en) * | 1988-09-02 | 1989-05-09 | Motorola, Inc. | Method of forming layered polysilicon filled contact by doping sensitive endpoint etching |
| JPH0680638B2 (en) * | 1990-07-05 | 1994-10-12 | 株式会社東芝 | Method for manufacturing semiconductor device |
| CA2061119C (en) | 1991-04-19 | 1998-02-03 | Pei-Ing P. Lee | Method of depositing conductors in high aspect ratio apertures |
| US5365111A (en) * | 1992-12-23 | 1994-11-15 | Advanced Micro Devices, Inc. | Stable local interconnect/active area silicide structure for VLSI applications |
| JPH07135317A (en) * | 1993-04-22 | 1995-05-23 | Texas Instr Inc <Ti> | Self-aligned silicide gate |
| GB9309368D0 (en) | 1993-05-06 | 1993-06-16 | Ncr Int Inc | Antenna apparatus |
| JP2626535B2 (en) * | 1993-12-28 | 1997-07-02 | 日本電気株式会社 | Semiconductor device |
| JPH08213343A (en) * | 1995-01-31 | 1996-08-20 | Sony Corp | Semiconductor device and manufacturing method thereof |
| US5745990A (en) * | 1995-06-06 | 1998-05-05 | Vlsi Technology, Inc. | Titanium boride and titanium silicide contact barrier formation for integrated circuits |
-
1996
- 1996-02-23 US US08/606,075 patent/US5700716A/en not_active Expired - Lifetime
-
1999
- 1999-03-19 US US09/273,118 patent/US6284651B1/en not_active Expired - Lifetime
-
2001
- 2001-07-30 US US09/917,970 patent/US6433430B2/en not_active Expired - Lifetime
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7119657B2 (en) * | 2001-04-13 | 2006-10-10 | Fuji Electric Co., Ltd. | Polysilicon resistor semiconductor device |
| US20030151098A1 (en) * | 2002-02-13 | 2003-08-14 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device having dual-gate structure and method of manufacturing the same |
| US20130075912A1 (en) * | 2011-09-22 | 2013-03-28 | Satoshi Wakatsuki | Semiconductor device and method for manufacturing the same |
| US8742592B2 (en) * | 2011-09-22 | 2014-06-03 | Kabushiki Kaisha Toshiba | Semiconductor device including a plug and method for manufacturing the same |
Also Published As
| Publication number | Publication date |
|---|---|
| US6433430B2 (en) | 2002-08-13 |
| US5700716A (en) | 1997-12-23 |
| US6284651B1 (en) | 2001-09-04 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6433430B2 (en) | Contact structure having a diffusion barrier | |
| US6309967B1 (en) | Method of forming a contact | |
| US4884123A (en) | Contact plug and interconnect employing a barrier lining and a backfilled conductor material | |
| US4960732A (en) | Contact plug and interconnect employing a barrier lining and a backfilled conductor material | |
| US6940172B2 (en) | Chemical vapor deposition of titanium | |
| US6359160B1 (en) | MOCVD molybdenum nitride diffusion barrier for CU metallization | |
| US20020019127A1 (en) | Interconnect structure and method of making | |
| US20070197015A1 (en) | Methods for forming a metal contact in a semiconductor device in which an ohmic layer is formed while forming a barrier metal layer | |
| US6297555B1 (en) | Method to obtain a low resistivity and conformity chemical vapor deposition titanium film | |
| US6974773B2 (en) | High pressure anneals of integrated circuit structures | |
| US6888252B2 (en) | Method of forming a conductive contact | |
| US6696368B2 (en) | Titanium boronitride layer for high aspect ratio semiconductor devices | |
| US20020132469A1 (en) | Method for forming metal wiring layer | |
| US6229213B1 (en) | Germanium alloy electrical interconnect structure | |
| US6433434B1 (en) | Apparatus having a titanium alloy layer | |
| US6048794A (en) | Selective W CVD plug process with a RTA self-aligned W-silicide barrier layer | |
| US6239029B1 (en) | Sacrificial germanium layer for formation of a contact | |
| KR20030050062A (en) | METHOD FOR FORMING Cu WIRING OF SENICONDUCTOR DEVICE |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| CC | Certificate of correction | ||
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| FPAY | Fee payment |
Year of fee payment: 12 |
|
| AS | Assignment |
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001 Effective date: 20160426 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001 Effective date: 20160426 |
|
| AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001 Effective date: 20160426 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001 Effective date: 20160426 |
|
| AS | Assignment |
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001 Effective date: 20160426 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001 Effective date: 20160426 |
|
| AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 |
|
| AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001 Effective date: 20180629 |
|
| AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001 Effective date: 20190731 |
|
| AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 |