[go: up one dir, main page]

US20010004942A1 - Method and structure for reducing power noise - Google Patents

Method and structure for reducing power noise Download PDF

Info

Publication number
US20010004942A1
US20010004942A1 US09/741,455 US74145500A US2001004942A1 US 20010004942 A1 US20010004942 A1 US 20010004942A1 US 74145500 A US74145500 A US 74145500A US 2001004942 A1 US2001004942 A1 US 2001004942A1
Authority
US
United States
Prior art keywords
capacitors
pads
capacitor
vias
decoupling
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/741,455
Other versions
US6437252B2 (en
Inventor
Simone Rehm
Roland Frech
Erich Klink
Helmut Virag
Thomas-Michael Winkel
Wiren Becker
Bruce Chamberlin
Wai Ma
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BECKER, WIREN, CHAMBERLIN, BRUCE, MA, WAI, REHM, SIMONE, WINKEL, THOMAS-MICHAEL, VIRAG, HELMUT, FRECH, ROLAND, KLINK, ERICH
Publication of US20010004942A1 publication Critical patent/US20010004942A1/en
Application granted granted Critical
Publication of US6437252B2 publication Critical patent/US6437252B2/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • H05K1/111Pads for surface mounting, e.g. lay-out
    • H05K1/112Pads for surface mounting, e.g. lay-out directly combined with via connections
    • H05K1/113Via provided in pad; Pad over filled via
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0213Electrical arrangements not otherwise provided for
    • H05K1/0216Reduction of cross-talk, noise or electromagnetic interference
    • H05K1/023Reduction of cross-talk, noise or electromagnetic interference using auxiliary mounted passive components or auxiliary substances
    • H05K1/0231Capacitors or dielectric substances
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • H05K1/115Via connections; Lands around holes or via connections
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/09372Pads and lands
    • H05K2201/09472Recessed pad for surface mounting; Recessed electrode of component
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/09654Shape and layout details of conductors covering at least two types of conductors provided for in H05K2201/09218 - H05K2201/095
    • H05K2201/0979Redundant conductors or connections, i.e. more than one current path between two points
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10431Details of mounted components
    • H05K2201/10507Involving several components
    • H05K2201/10522Adjacent components
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10613Details of electrical connections of non-printed components, e.g. special leads
    • H05K2201/10621Components characterised by their electrical contacts
    • H05K2201/10636Leadless chip, e.g. chip capacitor or resistor
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/40Forming printed elements for providing electric connections to or between printed circuits
    • H05K3/42Plated through-holes or plated via connections
    • H05K3/429Plated through-holes specially for multilayer circuits, e.g. having connections to inner circuit layers
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02PCLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
    • Y02P70/00Climate change mitigation technologies in the production process for final industrial or consumer products
    • Y02P70/50Manufacturing or production processes characterised by the final manufactured product
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/4913Assembling to base an electrical component, e.g., capacitor, etc.

Definitions

  • the present invention relates in general to the reduction of power noise. In particular, it relates to such a reduction in the mid- and high-frequency range. Still more specifically, the invention relates to a pad-via configuration for SMT decoupling capacitors.
  • Decoupling capacitors are used to provide a short term current source or sink for the circuitry in an effort to provide a stable power supply.
  • the decoupling capacitors act as a storage device for electrical charge which can provide a short term current source for the circuitry.
  • capacitors with a low capacitance value may be used as a high frequency noise filter, and capacitors with a high capacity value may be used as a low frequency noise filter.
  • decoupling capacitors are placed as close as possible to the circuitry so as to increase their effectiveness.
  • U.S. Pat. No. 4,654,694 discloses side connections to place a capacitor in close proximity to a chip or, alternatively, to a chip and GND/Power I/O. By this technique, the effective inductance of the power paths is minimized.
  • decoupling capacitors have been placed within the package containing the integrated circuit.
  • U.S. Pat. No. 4,945,399 describes a semiconductor chip carrier including a plurality of distributed high frequency decoupling capacitors as an integral part of the carrier.
  • the distributed capacitors are formed as a part of the first and second layers of metallurgy and separated by a layer of thin film dielectric material.
  • U.S. Pat. No. 5,132,613 discloses an integrated circuit test structure including individual layers of a personalization substrate and decoupling capacitors, whereby said decoupling capacitors are electrically coupled to the metal lines in close proximity, the personalization substrate thereby minimizing the associated lead inductance and thus maximizing the effectiveness of the decoupling capacitors.
  • FIG. 1 shows the common pad and via design according to the state of the art
  • FIG. 2 depicts the design according to FIG. 1 in a three-dimensional view
  • FIG. 3 is a two-dimensional view of multiple capacitor pads with vias and mounted capacitors according to the state of the art
  • FIG. 4 shows the arrangement of FIG. 3 in a three-dimensional view
  • FIG. 5 is a two-dimensional view of the capacitor pad and via configuration according to the invention.
  • FIG. 6 depicts the configuration of FIG. 5 in a three-dimensional view
  • FIGS. 7 and 8 show another configuration according to the invention, providing multiple decoupling capacitors
  • FIGS. 9 and 10 show still another configuration according to the invention.
  • FIGS. 11 and 12 show yet another configuration according to invention.
  • FIG. 13 is a graph showing a comparison of the simulated loop inductance for a group of three capacitors using state of the art configuration and the configuration according to the invention.
  • FIG. 1 the common pad and via design (as normally recommended by the capacitor vendor) is shown as a top view drawing in combination with one mounted capacitor.
  • FIG. 2 shows the same pad and via configuration with the mounted capacitor in a three-dimensional view.
  • the size of the pad 2 itself is mainly driven by the size of the capacitor body 4 and by manufacturing especially soldering recommendations.
  • the vias 6 are placed outside the soldering area 8 of the pad.
  • the center to center distance “D” of the vias is large.
  • Each pad 2 of the capacitor 4 is connected with a via 6 to power and ground respectively (not shown).
  • FIG. 3 shows a two-dimensional and FIG. 4 a three-dimensional drawing of multiple capacitor pads 2 with vias 6 and mounted capacitors 4 .
  • FIGS. 5 and 6 The new capacitor pad and via configuration according to the invention is shown in FIGS. 5 and 6, respectively.
  • the main differences between the old pad via configuration as shown in FIGS. 1 and 2 are the pad size, the distance between both pads and the via location and thus also the center to center distance “D” of the vias 6 .
  • the pads are now enlarged in, the vias thereby being arranged in close proximity to the respective capacitors.
  • the pad via configuration has to meet the following requirements:
  • a further reduction of the loop inductance of the pad via configuration as shown in FIGS. 5 and 6 can be achieved by:
  • Points 3 and 4 result in a decreased inductance L.
  • the capacitors can be mounted on capacitor pad lines as shown in FIGS. 7 and 8.
  • the distances “B” between the capacitor bodies remain the same as in FIG. 2, being determined mainly by the assembly tool used.
  • the vias 6 are placed in the area between the capacitors 4 with a minimum center to center distance “D” of a via pair.
  • the distance “P” between the pad lines is also reduced to a minimum.
  • FIGS. 9 and 10 A further improvement of this structure is shown in FIGS. 9 and 10 where the width of the pad 2 line is enlarged and an additional via pair 6 a is added at the outer ends of the pad line 2 .
  • the pad line distance under the capacitor can be enlarged.
  • a further improvement can be achieved if the pads 2 of FIG. 5 are enlarged so that an additional via pair 6 b can be placed on the outer side of capacitor 4 .
  • This embodiment is shown in FIGS. 11 and 12.
  • FIG. 13 shows a comparision of the simulated loop inductance for a group of three capacitors using separate pads (old design) and the pad line structure (new design) with 18 mils via diameter and for different via lengths.
  • the total loop inductance can by reduced by a factor of 5.3 for a via with a length of 500 ⁇ m and by a factor of 2.7 for via with a length of 2.5 mm.
  • Another main advantage of the new pad via design is the improved wireability in the capacitor area.
  • Each via is fabricated with clearence holes on each power layer (for a via connected to ground) and on each ground layer (for a via connected to power). Due to different reasons (e.g. coupling, impedance mismatch) signal wires are in general not allowed to cross a clearance hole. Thus the clearance hole reduces the wireability in the capacitor area.
  • the via holes of the new capacitor pad-via design are overlapping due to the small distance between the via pair. Due to the overlap of the via holes the wiring area is increased.
  • the wireability in the capacitor area is increased, the number of wire layers can be reduced in a dense wiring area and at last the card and board costs can be reduced.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Electromagnetism (AREA)
  • Structure Of Printed Boards (AREA)
  • Structures For Mounting Electric Components On Printed Circuit Boards (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Fixed Capacitors And Capacitor Manufacturing Machines (AREA)
  • Diaphragms For Electromechanical Transducers (AREA)
  • Current-Collector Devices For Electrically Propelled Vehicles (AREA)
  • Details Of Television Scanning (AREA)

Abstract

Described is a method for minimizing switching noise in the high- and mid-frequency range on printed circuit cards or boards by means of a plurality of surface mounted decoupling capacitors. A novel configuration and implementation of capacitor pads including the connecting vias is also presented. As a result the parasitic inductance of the pads and vias can be significantly reduced. Thus the effectiveness of the decoupling capacitors in the mid and high frequency range can be increased, the voltage drop can be reduced and the system performance can be increased. Several design rules for the new pad via configuration lead to the significant reduction of the parasitic inductance. The proposal is especially important for high integrated system designs on boards and cards combined with increased cycle times.

Description

    PRIOR FOREIGN APPLICATION
  • This application claims priority from European patent application number 99125462.4, filed Dec. 21, 1999, which is hereby incorporated herein by reference in its entirety. [0001]
  • TECHNICAL FIELD
  • The present invention relates in general to the reduction of power noise. In particular, it relates to such a reduction in the mid- and high-frequency range. Still more specifically, the invention relates to a pad-via configuration for SMT decoupling capacitors. [0002]
  • BACKGROUND ART
  • Due to the growing complexity of semiconductor devices the total amount of switching current needed by the logic devices increases. As a result the simultaneous switching noise increases also and results in a slower working logic, in a slower cycle time and thus in a decreasing system performance. In order to yield a higher system performance one goal of modern system designs is to stabilize the voltage. It is known that a stabilized voltage can be obtained with the help of decoupling capacitors mounted on MCMs, cards and boards. However, the higher power noise combined with a lower operating voltage of the semiconductor devices results in a growing number of capacitors needed for decoupling purposes. This results in additional problems: [0003]
  • large areas on MCM, cards and/or boards needed for capacitor placement and with a growing distance of the capacitor to the noise source the effectiveness of the capacitor is decreased [0004]
  • reduced placement area for capacitors, due to a higher component integration factor on cards/boards [0005]
  • growing costs for assembled components, due to a higher number of components and increase of manufacturing time (drilling of via holes, component placement, edging, etc.) [0006]
  • wiring problems on cards/boards, due to an increased number of power/ground vias as well as a possibly increased signal delay, decreased cycle time, increased number of card/board layers and decreased system performance [0007]
  • decreased effective copper on power and ground layers, due to an increased number of via and clearence holes; increased DC resistance of power and ground planes; increased DC voltage drop on card/board between voltage source and logic; decreased system performance. [0008]
  • In order to make all the capacitors as effective as possible the charge of the capacitors must be provided as fast as possible to the noise source. Therefore the internal inductance of the capacitor as well as the path inductance (capacitor to noise source) must be kept as small as possible. Due to these restrictions the capacitor must [0009]
  • be placed as close as possible to the noise source; [0010]
  • have a small internal inductance; and [0011]
  • have a small inductance of the capacitor pad and the via connecting the pad to the voltage and ground plane. [0012]
  • Decoupling capacitors are used to provide a short term current source or sink for the circuitry in an effort to provide a stable power supply. For example, the decoupling capacitors act as a storage device for electrical charge which can provide a short term current source for the circuitry. [0013]
  • It is well known in the art that capacitors with a low capacitance value may be used as a high frequency noise filter, and capacitors with a high capacity value may be used as a low frequency noise filter. [0014]
  • Typically, decoupling capacitors are placed as close as possible to the circuitry so as to increase their effectiveness. Thus, U.S. Pat. No. 4,654,694 discloses side connections to place a capacitor in close proximity to a chip or, alternatively, to a chip and GND/Power I/O. By this technique, the effective inductance of the power paths is minimized. [0015]
  • In some instances, decoupling capacitors have been placed within the package containing the integrated circuit. Thus, U.S. Pat. No. 4,945,399 describes a semiconductor chip carrier including a plurality of distributed high frequency decoupling capacitors as an integral part of the carrier. The distributed capacitors are formed as a part of the first and second layers of metallurgy and separated by a layer of thin film dielectric material. [0016]
  • U.S. Pat. No. 5,132,613 discloses an integrated circuit test structure including individual layers of a personalization substrate and decoupling capacitors, whereby said decoupling capacitors are electrically coupled to the metal lines in close proximity, the personalization substrate thereby minimizing the associated lead inductance and thus maximizing the effectiveness of the decoupling capacitors. [0017]
  • Although there are some advantages in using capacitors with a low internal inductance, a great disadvantage is the also low capacitance of the capacitor itself (low inductance is only available with low capacitance). One further disadvantage is the decreased effectiveness of the low inductive capacitor that is limited by the inductance of the mounting pads together with the vias of the capacitor. [0018]
  • SUMMARY OF THE INVENTION
  • It is therefore an object of the present invention to provide a method for minimizing switching noise in the high- and mid-frequency range on printed circuit cards or boards by means of several surface mount decoupling capacitors, whereby the parasitic inductance of the pads and vias is minimized. [0019]
  • It is a further object of the present invention to increase the effectiveness of the decoupling capacitors, to reduce the voltage drop and to increase the overall system performance. [0020]
  • These and other objects and advantages are achieved by a method for minimizing switching noise in the high- and mid-frequency range according to aspects of the present invention. [0021]
  • Advantageous embodiments of the method according to the invention are laid down in the claims. [0022]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The subject matter which is regarded as the invention is particularly pointed out and distinctly claimed in the claims at the conclusion of the specification. The foregoing and other objects, features, and advantages of the invention are apparent from the following detailed description taken in conjunction with the accompanying drawings in which: [0023]
  • FIG. 1 shows the common pad and via design according to the state of the art; [0024]
  • FIG. 2 depicts the design according to FIG. 1 in a three-dimensional view; [0025]
  • FIG. 3 is a two-dimensional view of multiple capacitor pads with vias and mounted capacitors according to the state of the art; [0026]
  • FIG. 4 shows the arrangement of FIG. 3 in a three-dimensional view; [0027]
  • FIG. 5 is a two-dimensional view of the capacitor pad and via configuration according to the invention; [0028]
  • FIG. 6 depicts the configuration of FIG. 5 in a three-dimensional view; [0029]
  • FIGS. 7 and 8 show another configuration according to the invention, providing multiple decoupling capacitors; [0030]
  • FIGS. 9 and 10 show still another configuration according to the invention; [0031]
  • FIGS. 11 and 12 show yet another configuration according to invention; and [0032]
  • FIG. 13 is a graph showing a comparison of the simulated loop inductance for a group of three capacitors using state of the art configuration and the configuration according to the invention. [0033]
  • BEST MODE FOR CARRYING OUT THE INVENTION
  • In FIG. 1 the common pad and via design (as normally recommended by the capacitor vendor) is shown as a top view drawing in combination with one mounted capacitor. FIG. 2 shows the same pad and via configuration with the mounted capacitor in a three-dimensional view. The size of the [0034] pad 2 itself is mainly driven by the size of the capacitor body 4 and by manufacturing especially soldering recommendations. As recommended the vias 6 are placed outside the soldering area 8 of the pad. As shown in FIGS. 1 and 2 the center to center distance “D” of the vias is large. Each pad 2 of the capacitor 4 is connected with a via 6 to power and ground respectively (not shown).
  • In order to be able to use multiple surface mount capacitors the capacitors are mounted side by side on pads with a safety distance which is specified by automatic placement restrictions. FIG. 3 shows a two-dimensional and FIG. 4 a three-dimensional drawing of [0035] multiple capacitor pads 2 with vias 6 and mounted capacitors 4.
  • The new capacitor pad and via configuration according to the invention is shown in FIGS. 5 and 6, respectively. The main differences between the old pad via configuration as shown in FIGS. 1 and 2 are the pad size, the distance between both pads and the via location and thus also the center to center distance “D” of the [0036] vias 6. As compared to the state of the art, the pads are now enlarged in, the vias thereby being arranged in close proximity to the respective capacitors. In order to minimize the loop inductance of the pads and vias the pad via configuration has to meet the following requirements:
  • minimum center to center distance “D” of the [0037] vias 6
  • The reason is that the smaller the distance the higher the mutual coupling between the vias and the lower the loop inductance [0038]
  • minimum distance “P” between both [0039] capacitor pads 2
  • The reason is that the smaller the distance between the pads the smaller the distance of the vias [0040]
  • minmum distance “C” between the [0041] vias 6 and the contact point between the capacitor 4 and the pad 2
  • The reason is that the smaller the distance the smaller the loop inductance. [0042]
  • A further reduction of the loop inductance of the pad via configuration as shown in FIGS. 5 and 6 can be achieved by: [0043]
  • 1. enlarging the width of the [0044] pad 2 and adding a second via pair on the left side of the capacitor (cf. FIGS. 5 and 6), so that a structure results wherein vias and capacitors are arranged alternatingly;
  • Thus, by paralleling the vias, the inductance L is decreased. [0045]
  • 2. using multiple vias on one pad in a row; [0046]
  • Here, paralleling the vias leads to a decrease in required floor space compared to 1. [0047]
  • 3. using a larger via diameter; [0048]
  • 4. using a larger pad size; [0049]
  • Points 3 and 4 result in a decreased inductance L. [0050]
  • 5. placing the vias under the capacitor body; [0051]
  • This, as well as [0052] point 2, results in a decrease in rquired floor space and the minimum space leads to a minimum inductance.
  • In order to use multiple surface mount capacitors for decoupling purposes of one voltage the capacitors can be mounted on capacitor pad lines as shown in FIGS. 7 and 8. The distances “B” between the capacitor bodies remain the same as in FIG. 2, being determined mainly by the assembly tool used. The [0053] vias 6 are placed in the area between the capacitors 4 with a minimum center to center distance “D” of a via pair. The distance “P” between the pad lines is also reduced to a minimum.
  • A further improvement of this structure is shown in FIGS. 9 and 10 where the width of the [0054] pad 2 line is enlarged and an additional via pair 6 a is added at the outer ends of the pad line 2. In order to avoid shorts between the pads caused by capacitors which are placed incorrectly, the pad line distance under the capacitor can be enlarged.
  • A further improvement can be achieved if the [0055] pads 2 of FIG. 5 are enlarged so that an additional via pair 6 b can be placed on the outer side of capacitor 4. This embodiment is shown in FIGS. 11 and 12.
  • FIG. 13 shows a comparision of the simulated loop inductance for a group of three capacitors using separate pads (old design) and the pad line structure (new design) with 18 mils via diameter and for different via lengths. Depending of the via length the total loop inductance can by reduced by a factor of 5.3 for a via with a length of 500 μm and by a factor of 2.7 for via with a length of 2.5 mm. [0056]
  • Due to the reduction of the pad-via loop inductance the effectiveness of the capacitor is increased and the total number of capacitors needed for decoupling purposes on cards and boards can be reduced. In Table 1 a comparision of the numbers of capacitors, needed for decoupling of the 1.5V and of the 1.8V on a board, is shown as an example. The calculations were performed using the old pad via design and the new pad via design. The number of capacitors used for 1.5V and 1.8V decoupling can be reduced from 4792 to 1985 and from 373 to 155. [0057]
    TABLE 1
    Old Design New Design
    Capacitor # on 1.5 V 4792 1985
    Capacitor # on 1.8 V 373 155
    Capacitor # total 5165 2140
  • The advantages of these reductions are: [0058]
  • decreasing prices for assembled components due to decreasing component number [0059]
  • reduce manufacturing cost due to reduced production cycle time (reduced component placement time and reduced drilling time for vias) [0060]
  • reduce wireability problems due to reduced capacitor number and via number [0061]
  • reduce component placement problems on dense assembled cards and boards [0062]
  • reduce component distances due to lower number of capacitors [0063]
  • reduce signal delay, reduce cycle time, increase system performance [0064]
  • improve card/board cross section due to lower via number [0065]
  • reduce parallel resonances between different types of capacitors due to lower parasitic inductance of the vias [0066]
  • Another main advantage of the new pad via design is the improved wireability in the capacitor area. Each via is fabricated with clearence holes on each power layer (for a via connected to ground) and on each ground layer (for a via connected to power). Due to different reasons (e.g. coupling, impedance mismatch) signal wires are in general not allowed to cross a clearance hole. Thus the clearance hole reduces the wireability in the capacitor area. In contrast to the old capacitor pad-via design where the clearance holes of a via pair (power and ground via of one capacitor) are separated, the via holes of the new capacitor pad-via design are overlapping due to the small distance between the via pair. Due to the overlap of the via holes the wiring area is increased. Thus the wireability in the capacitor area is increased, the number of wire layers can be reduced in a dense wiring area and at last the card and board costs can be reduced. [0067]
  • Although preferred embodiments have been depicted and described in detail herein, it will be apparent to those skilled in the relevant art that various modifications, additions, substitutions and the like can be made without departing from the spirit of the invention and these are therefore considered to be within the scope of the invention as defined in the following claims. [0068]

Claims (6)

What is claimed is:
1. Method for minimizing switching noise in the high- and mid-frequency range on printed circuit cards or boards by means of a plurality of surface mounted decoupling capacitors, said capacitors each comprising a pair of opposing pads, each of said pads being connected to power/ground planes by respective vias, said method comprising:
arranging said pairs of capacitor pads by connecting pads to form enlarged padlines and at the same time minimizing the distance between opposite pads, and arranging said respective vias at the smallest possible distance with respect to each other and with respect to respective decoupling capacitors.
2. Method according to
claim 1
, wherein said respective vias are arranged at only one side of the decoupling capacitor power/ground planes.
3. Method according to
claim 1
, wherein said respective vias are arranged on both sides of the decoupling capacitor power/ground planes.
4. A structure including:
a printed circuit card or board; and
a plurality of decoupling capacitors mounted on the surface of said card or board, each of said capacitors comprising a pair of opposing pads, said pads being connected to power/ground planes by respective vias, wherein said pairs of capacitor pads are arranged to form enlarged padlines, and at the same time are arranged distance with respect to each other, and that said respective vias are arranged at the smallest possible distance with respect to each other and with respect to respective decoupling capacitors.
5. Structure according to
claim 4
wherein said respective vias are arranged at only one side of the decoupling capacitor power/ground planes.
6. Structure according to
claim 4
wherein said respective vias are arranged on both sides of the decoupling capacitor power/ground planes.
US09/741,455 1999-12-21 2000-12-19 Method and structure for reducing power noise Expired - Fee Related US6437252B2 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
EP99125462.4 1999-12-21
EP99125462 1999-12-21
EP99125462 1999-12-21

Publications (2)

Publication Number Publication Date
US20010004942A1 true US20010004942A1 (en) 2001-06-28
US6437252B2 US6437252B2 (en) 2002-08-20

Family

ID=8239670

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/741,455 Expired - Fee Related US6437252B2 (en) 1999-12-21 2000-12-19 Method and structure for reducing power noise

Country Status (3)

Country Link
US (1) US6437252B2 (en)
AT (1) ATE385663T1 (en)
DE (1) DE60037961T2 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120325537A1 (en) * 2010-03-08 2012-12-27 Nec Corporation Circuit board, electronic apparatus, and noise blocking method
CN109863591A (en) * 2016-10-21 2019-06-07 京瓷株式会社 High-frequency substrate, high-frequency package, and high-frequency module
CN111465182A (en) * 2020-03-26 2020-07-28 重庆思睿创瓷电科技有限公司 Filter assembling method
JPWO2022003905A1 (en) * 2020-07-02 2022-01-06
US20240422895A1 (en) * 2023-06-15 2024-12-19 Microsoft Technology Licensing, Llc Structurally enhanced filtering of circuit board planes

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7818704B1 (en) * 2007-05-16 2010-10-19 Altera Corporation Capacitive decoupling method and module
US20090049414A1 (en) * 2007-08-16 2009-02-19 International Business Machines Corporation Method and system for reducing via stub resonance
US9673179B1 (en) 2016-07-20 2017-06-06 International Business Machines Corporation Discrete electronic device embedded in chip module

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6330164B1 (en) * 1985-10-18 2001-12-11 Formfactor, Inc. Interconnect assemblies and methods including ancillary electronic component connected in immediate proximity of semiconductor device
US6043987A (en) * 1997-08-25 2000-03-28 Compaq Computer Corporation Printed circuit board having a well structure accommodating one or more capacitor components
US5949657A (en) * 1997-12-01 1999-09-07 Karabatsos; Chris Bottom or top jumpered foldable electronic assembly
JP3055136B2 (en) * 1998-03-16 2000-06-26 日本電気株式会社 Printed circuit board

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120325537A1 (en) * 2010-03-08 2012-12-27 Nec Corporation Circuit board, electronic apparatus, and noise blocking method
CN109863591A (en) * 2016-10-21 2019-06-07 京瓷株式会社 High-frequency substrate, high-frequency package, and high-frequency module
US10869387B2 (en) * 2016-10-21 2020-12-15 Kyocera Corporation High-frequency board, high-frequency package, and high-frequency module
CN111465182A (en) * 2020-03-26 2020-07-28 重庆思睿创瓷电科技有限公司 Filter assembling method
JPWO2022003905A1 (en) * 2020-07-02 2022-01-06
US20230240001A1 (en) * 2020-07-02 2023-07-27 Nippon Telegraph And Telephone Corporation Wiring Board and Signal Connecting Structure
JP7586179B2 (en) 2020-07-02 2024-11-19 日本電信電話株式会社 Wiring board and signal connection structure
US20240422895A1 (en) * 2023-06-15 2024-12-19 Microsoft Technology Licensing, Llc Structurally enhanced filtering of circuit board planes

Also Published As

Publication number Publication date
DE60037961T2 (en) 2009-01-29
US6437252B2 (en) 2002-08-20
DE60037961D1 (en) 2008-03-20
ATE385663T1 (en) 2008-02-15

Similar Documents

Publication Publication Date Title
US5903050A (en) Semiconductor package having capacitive extension spokes and method for making the same
US6346743B1 (en) Embedded capacitor assembly in a package
JP4273098B2 (en) Multilayer printed circuit board
US6384476B2 (en) Semiconductor integrated circuit and printed wiring substrate provided with the same
US6351369B1 (en) Multi-layer capacitor, wiring substrate, decoupling circuit, and high-frequency circuit
US7355836B2 (en) Array capacitor for decoupling multiple voltage rails
JP2005521231A (en) Electronic assembly having vertically connected capacitors and method of manufacturing the same
KR100847936B1 (en) Array capacitors with voids to enable a full-grid socket
JPH09148476A (en) BGA type semiconductor device, components therefor and electronic device
US20040125580A1 (en) Mounting capacitors under ball grid array
JPS63131561A (en) Electronic package
US9084364B2 (en) Printed circuit board and printed wiring board
US6437252B2 (en) Method and structure for reducing power noise
US6545346B2 (en) Integrated circuit package with a capacitor
US20030147226A1 (en) Method and structure for reduction of impedance using decoupling capacitor
US8332790B1 (en) Capacitive decoupling method and module
US8178901B2 (en) Integrated circuit assembly with passive integration substrate for power and ground line routing on top of an integrated circuit chip
JP4588765B2 (en) Divided thin film capacitors for multiple voltages
EP1111969B1 (en) Method and structure for reducing power noise
US8120162B2 (en) Package with improved connection of a decoupling capacitor
EP1179971B1 (en) Printed circuit board with pins for being connected to electronic part mounted thereon
US11184973B2 (en) Printed circuit board including auxiliary power supply and electronic apparatus including the same
JPH08148876A (en) Device with induction cancellation capacitor
KR20060115284A (en) Multilayer Wiring Board and Manufacturing Method Thereof
HK1111517B (en) Split thin film capacitor for multiple voltages

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:REHM, SIMONE;FRECH, ROLAND;KLINK, ERICH;AND OTHERS;REEL/FRAME:011392/0787;SIGNING DATES FROM 20001128 TO 20001219

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20100820