US12271734B2 - Method and apparatus in memory for input and output parameters optimization in a memory system during operation - Google Patents
Method and apparatus in memory for input and output parameters optimization in a memory system during operation Download PDFInfo
- Publication number
- US12271734B2 US12271734B2 US17/889,210 US202217889210A US12271734B2 US 12271734 B2 US12271734 B2 US 12271734B2 US 202217889210 A US202217889210 A US 202217889210A US 12271734 B2 US12271734 B2 US 12271734B2
- Authority
- US
- United States
- Prior art keywords
- parameter
- odt
- mode register
- circuit
- shift
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1078—Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
- G11C7/1084—Data input buffers, e.g. comprising level conversion circuits, circuits for adapting load
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/30098—Register arrangements
- G06F9/3012—Organisation of register space, e.g. banked or distributed register file
- G06F9/30134—Register stacks; shift registers
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C19/00—Digital stores in which the information is moved stepwise, e.g. shift registers
- G11C19/28—Digital stores in which the information is moved stepwise, e.g. shift registers using semiconductor elements
- G11C19/282—Digital stores in which the information is moved stepwise, e.g. shift registers using semiconductor elements with charge storage in a depletion layer, i.e. charge coupled devices [CCD]
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/02—Detection or location of defective auxiliary circuits, e.g. defective refresh counters
- G11C29/022—Detection or location of defective auxiliary circuits, e.g. defective refresh counters in I/O circuitry
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/02—Detection or location of defective auxiliary circuits, e.g. defective refresh counters
- G11C29/023—Detection or location of defective auxiliary circuits, e.g. defective refresh counters in clock generator or timing circuitry
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/02—Detection or location of defective auxiliary circuits, e.g. defective refresh counters
- G11C29/028—Detection or location of defective auxiliary circuits, e.g. defective refresh counters with adaption or trimming of parameters
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1015—Read-write modes for single port memories, i.e. having either a random port or a serial port
- G11C7/1045—Read-write mode select circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1051—Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
- G11C7/1057—Data output buffers, e.g. comprising level conversion circuits, circuits for adapting load
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/16—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
- G11C11/165—Auxiliary circuits
- G11C11/1653—Address circuits or decoders
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2207/00—Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
- G11C2207/22—Control and timing of internal memory operations
- G11C2207/2254—Calibration
Definitions
- the address/command input circuit 115 may receive an address signal and a bank address signal from outside at the command/address terminals via the command/address bus 110 and transmit the address signal and the bank address signal to the address decoder 120 .
- the address decoder 120 may decode the address signal received from the address/command input circuit 115 and provide a row address signal XADD to the row decoder 130 , and a column address signal YADD to the column decoder 140 .
- the address decoder 120 may also receive the bank address signal and provide the bank address signal BADD to the row decoder 130 and the column decoder 140 .
- the address/command input circuit 115 may receive a command signal from outside, such as, for example, a memory controller 105 at the command/address terminals via the command/address bus 110 and provide the command signal to the command decoder 125 .
- the command decoder 125 may decode the command signal and provide generate various internal command signals.
- the internal command signals may include a row command signal to select a word line, a column command signal, such as a read command or a write command, to select a bit line, a mod register setting command MRS that may cause mode register settings to be stored at the mode register 126 , and a ZQ calibration command ZQ_com that may activate the ZQ calibration circuit 175 .
- a default value of a particular ODT parameter may be intended to cause impedance stub lines connected to the IO terminals (e.g., DQ, DQS, DM, etc.) on the semiconductor device 100 to match impedance of connected transmission lines during certain modes of operation.
- the particular ODT parameter may be provided to configurable ODT circuitry of the IO circuit 170 to adjust the stub line impedance. Using configurable ODT circuitry to perform impedance matching may reduce signal distortion and reflection on the transmission lines during operation.
- the calibration terminal ZQ of the semiconductor memory device 100 may be coupled to the ZQ calibration circuit 175 .
- the ZQ calibration circuit 175 may perform a calibration operation with reference to an impedance of the ZQ resistor (RZQ) 155 .
- the ZQ resistor (RZQ) 155 may be mounted on a substrate that is coupled to the calibration terminal ZQ.
- the ZQ resistor (RZQ) 155 may be coupled to a power supply voltage (VDDQ).
- An impedance code ZQCODE obtained by the calibration operation may be provided to the IO circuit 170 , and thus an impedance of an output buffer (not shown) included in the IO circuit 170 is specified.
- FIG. 2 is a schematic block diagram of a portion of a semiconductor device 200 , in accordance with an embodiment of the present disclosure.
- the semiconductor device 200 may include a mode register 226 , an IO circuit 270 , and a programmable circuit 282 .
- the semiconductor device 100 of FIG. 1 may implement the portion of the semiconductor device 200 of FIG. 2 .
- the IO circuit 270 may include a shift circuit 271 and an IO circuitry 273 .
- the shift circuit 271 may receive default values of mode register parameters via the MODE signal.
- the shift circuit 271 may include parameter shifters 222 ( 1 )-( 5 ) for various mode register parameters, including ODT mode 1 , ODT mode 2 , ODT mode 3 , ODI, and other parameters, respectively.
- the shift circuit 271 may include more or fewer than five parameter shifters without departing from the scope of the disclosure.
- an actual transmission line within a connected system may vary from an expected value.
- signal distortion and reflections may reduce reliability (e.g., reduce signal strength, reduce timing margins, increase transition times, etc.).
- each of the ODT parameter shifters 222 ( 1 )-( 3 ) may adjust the default value of the respective ODT mode 1 - 3 parameter based on a respective shift setting signal from a respective one of the ODT shift setting signal circuits 283 ( 1 )-( 3 ) of the programmable circuit 282 .
- the programmable circuit 382 may implement a different respective shift setting signal circuit similar to the ODT MX shift setting circuit 383 to provide to shift the respective ODI or other mode register parameter shift setting signal.
- the programmable circuit 382 may include additional shift setting circuits, such additional shift setting circuits that correspond to one or more of the shift setting signal circuits 283 ( 1 )-( 5 ) of FIG. 2 , that are each configured to provide a different respective shift setting to be applied to a corresponding mode register parameter.
- the ODT MX shifter 322 of the IO circuit 370 may receive the default value for the ODT MX parameter and the ODT MX SHIFT setting from the ODT MX shift setting circuit 383 . Based on the ODT MX SHIFT setting, the ODT MX shifter 322 may determine whether to shift (e.g., or adjust) the ODT MX parameter from the default value. In some examples, the ODT MX shifter 322 may leave the default value as is, increase the default value, or decrease the default value. The ODT MX shifter 322 may provide an output value for the ODT MX parameter as the ODT MX OUT parameter based on the adjustment determination.
- the ODT MX SHIFT setting provided by the ODT MX shift setting circuit 383 may indicate an amount (e.g., or step) of adjustment (e.g., increase or decrease).
- an adjustment amount (e.g., increase or decrease) may be determined by a configuration of the ODT circuit 374 .
- increase of the default value of the ODT MX parameter may include setting the output value of the ODT MX OUT parameter to cause one transistor of the ODT circuit 374 (or other circuitry) to be disabled relative to the default value and decrease of the default value of the ODT MX parameter may include setting the output value of the ODT MX OUT parameter to cause an additional transistor of the ODT circuit 374 to be enabled relative to the default value.
- adjusting the default value of the ODT MX parameter may include engaging designated adjustment circuitry (e.g., an adjustment transistor) of the ODT circuit 374 .
- the IO circuit 470 may include a shift circuit 471 and an ODT circuit 474 .
- the shift circuit 471 may receive the default value of the ODT MX Leg ⁇ 6:0> parameter.
- the shift circuit 471 may include an ODT MX shifter 422 with shift logic 423 for an ODT Mode X parameter ODT MX.
- Each of the ODT parameter shifters 222 ( 1 )-( 3 ) of FIG. 2 may implement a different respective one of the ODT MX shifter 422 (with corresponding shift logic 423 ) to determine whether to shift the respective ODT M 1 , ODT M 2 , or ODT M 3 parameter.
- the shift circuit 471 may implement a different respective parameter shifter similar to the ODT MX shifter 422 (with corresponding shift logic 423 ) to determine whether to shift the respective ODI or other mode register parameter.
- the shift circuit 471 may include additional parameter shifters (with corresponding respective shift logic), such additional parameter shifters that correspond to one or more of the parameter shifters 222 ( 1 )-( 5 ) of FIG. 2 , that are each configured to receive other respective mode register parameters, without departing from the scope of the disclosure.
- each of the shift setting signal circuits 283 ( 4 )-( 5 ) of FIG. 2 may implement a different respective shift setting signal circuit similar to the ODT MX shift setting circuit 483 to provide to shift the respective ODI or other mode register parameter shift setting signal.
- the programmable circuit 482 may include additional shift setting circuits, such additional shift setting circuits that correspond to one or more of the shift setting signal circuits 283 ( 1 )-( 5 ) of FIG. 2 , that are each configured to provide a different respective shift setting to be applied to a corresponding mode register parameter.
- the shift logic 423 may include logic to hold the output value of ODT MX OUT parameter equal to the default value of the ODT MX Leg ⁇ 6:0> parameter, to shift up (e.g., increase) the output value of ODT MX OUT Leg ⁇ 6:0> parameter relative to the default value of the ODT MX Leg ⁇ 6:0> parameter (e.g., and decrease impedance of the ODT circuit 474 ), to shift down (e.g., decrease) the output value of ODT MX OUT Leg ⁇ 6:0> parameter relative to the default value of the ODT MX Leg ⁇ 6:0> parameter (e.g., and increase impedance of the ODT circuit 474 ), or combinations thereof.
- the shift logic 423 may decrease the default value of the ODT MX Leg ⁇ 6:0> parameter to provide the output value for the ODT MX OUT Leg ⁇ 6:0> parameter.
- the shift circuit 471 may provide the ODT MX OUT Leg ⁇ 6:0> parameter to the ODT circuit 474 .
- the ODT circuit 474 may adjust an impedance of an I/O terminal (e.g., DQ, etc.) of the semiconductor device 400 by enabling and/or disabling one or more legs of the ODT circuit 474 .
- the adjustment of the impedance may be intended to match an impedance of a connected transmission line by enabling a certain number of legs of the ODT circuit 474 .
- a calculated impedance decreases.
- each leg of the ODT circuit 474 has a common impedance of Y ohms and is connected in parallel with the other legs.
- Y may be any impedance value, such as 60, 120, 240, 580, etc., ohms.
- the ODT MX SHIFT setting provided by the ODT MX shift setting circuit 483 may indicate an amount (e.g., or step) of adjustment (e.g., increase or decrease).
- an adjustment amount e.g., increase or decrease
- increase of the default value of the ODT MX Leg ⁇ 6:0> parameter may include setting the output value of the ODT MX OUT Leg ⁇ 6:0> parameter to cause one transistor of the ODT circuit 474 (or other circuitry) to be disabled relative to the default value and decrease of the default value of the ODT MX Leg ⁇ 6:0> parameter may include setting the output value of the ODT MX OUT Leg ⁇ 6:0> parameter to cause an additional transistor of the ODT circuit 474 to be enabled relative to the default value.
- adjusting the default value of the ODT MX Leg ⁇ 6:0> parameter may include engaging designated adjustment circuitry (e.g., an adjustment transistor) of the ODT circuit 474 .
- the method 500 may further include determining, at a shift circuit of the input/output circuit, whether to adjust the default value of the mode register parameter based on a programmed shift setting signal corresponding to the mode register parameter, at 520 .
- the programmed shift setting signal may be received from a programmable circuit configured to store the shift setting.
- the programmable circuit may include the programmable circuit 182 of FIG. 1 , the programmable circuit 282 of FIG. 2 , the programmable circuit 382 of FIG. 3 , the programmable circuit 482 of FIG. 4 , or combinations thereof.
Landscapes
- Engineering & Computer Science (AREA)
- Software Systems (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Dram (AREA)
Abstract
Description
Claims (20)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US17/889,210 US12271734B2 (en) | 2019-05-17 | 2022-08-16 | Method and apparatus in memory for input and output parameters optimization in a memory system during operation |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US16/415,742 US11416250B2 (en) | 2019-05-17 | 2019-05-17 | Method and apparatus in memory for input and output parameters optimization in a memory system during operation |
| US17/889,210 US12271734B2 (en) | 2019-05-17 | 2022-08-16 | Method and apparatus in memory for input and output parameters optimization in a memory system during operation |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/415,742 Continuation US11416250B2 (en) | 2019-05-17 | 2019-05-17 | Method and apparatus in memory for input and output parameters optimization in a memory system during operation |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20220391210A1 US20220391210A1 (en) | 2022-12-08 |
| US12271734B2 true US12271734B2 (en) | 2025-04-08 |
Family
ID=73228339
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/415,742 Active 2040-08-17 US11416250B2 (en) | 2019-05-17 | 2019-05-17 | Method and apparatus in memory for input and output parameters optimization in a memory system during operation |
| US17/889,210 Active 2040-01-11 US12271734B2 (en) | 2019-05-17 | 2022-08-16 | Method and apparatus in memory for input and output parameters optimization in a memory system during operation |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/415,742 Active 2040-08-17 US11416250B2 (en) | 2019-05-17 | 2019-05-17 | Method and apparatus in memory for input and output parameters optimization in a memory system during operation |
Country Status (2)
| Country | Link |
|---|---|
| US (2) | US11416250B2 (en) |
| CN (1) | CN111951847B (en) |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11416250B2 (en) * | 2019-05-17 | 2022-08-16 | Micron Technology, Inc. | Method and apparatus in memory for input and output parameters optimization in a memory system during operation |
| CN116844624B (en) * | 2022-03-25 | 2024-06-07 | 长鑫存储技术有限公司 | Control method, semiconductor memory and electronic equipment |
Citations (17)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR20000010391A (en) | 1998-07-31 | 2000-02-15 | 윤종용 | Synchronous semiconductor memory device with mode register |
| US6373771B1 (en) | 2001-01-17 | 2002-04-16 | International Business Machines Corporation | Integrated fuse latch and shift register for efficient programming and fuse readout |
| US20040141384A1 (en) * | 2003-01-17 | 2004-07-22 | Brent Keeth | Method and system for selecting redundant rows and columns of memory cells |
| WO2006033622A1 (en) * | 2004-09-21 | 2006-03-30 | Telefonaktiebolaget Lm Ericsson (Publ) | Tunable predistorter |
| US20060158214A1 (en) | 2005-01-20 | 2006-07-20 | Micron Technology, Inc. | Apparatus and method for independent control of on-die termination for ouput buffers of a memory device |
| JP2006293591A (en) * | 2005-04-08 | 2006-10-26 | Hitachi Ltd | Semiconductor system and semiconductor device |
| DE102006032951A1 (en) | 2005-07-19 | 2007-02-01 | Samsung Electronics Co., Ltd., Suwon | Semiconductor memory e.g. synchronous dynamic RAM, has output circuit that outputs data from memory blocks based on column address stroke latency values generated by control unit |
| CN101243420A (en) | 2005-06-23 | 2008-08-13 | 高通股份有限公司 | Non-DRAM indicator and method of accessing data not stored in DRAM array |
| US20090037778A1 (en) | 2007-07-30 | 2009-02-05 | Micron Technology, Inc. | Devices, methods, and apparatuses for detection, sensing, and reporting functionality for semiconductor memory |
| JP2009152658A (en) | 2007-12-18 | 2009-07-09 | Elpida Memory Inc | Semiconductor device |
| US20100138635A1 (en) | 2008-12-01 | 2010-06-03 | Micron Technology, Inc. | Systems and Methods for Managing Endian Mode of a Device |
| CN102194515A (en) | 2010-02-23 | 2011-09-21 | 三星电子株式会社 | On-die termination circuit, memory device, memory module, and method of operating and training an on-die termination |
| CN102568556A (en) | 2010-12-28 | 2012-07-11 | 海力士半导体有限公司 | Semiconductor memory device including mode register set and method for operating the same |
| US20120327942A1 (en) | 2011-06-27 | 2012-12-27 | Denso Corporation | Communication network system |
| US20130311717A1 (en) | 2012-05-17 | 2013-11-21 | Globit Co., Ltd. | Magnetic random access memory |
| US20150063041A1 (en) | 2013-09-03 | 2015-03-05 | Tetsuya Arai | Semiconductor device |
| US11416250B2 (en) * | 2019-05-17 | 2022-08-16 | Micron Technology, Inc. | Method and apparatus in memory for input and output parameters optimization in a memory system during operation |
-
2019
- 2019-05-17 US US16/415,742 patent/US11416250B2/en active Active
-
2020
- 2020-03-19 CN CN202010194934.9A patent/CN111951847B/en active Active
-
2022
- 2022-08-16 US US17/889,210 patent/US12271734B2/en active Active
Patent Citations (18)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR20000010391A (en) | 1998-07-31 | 2000-02-15 | 윤종용 | Synchronous semiconductor memory device with mode register |
| US6373771B1 (en) | 2001-01-17 | 2002-04-16 | International Business Machines Corporation | Integrated fuse latch and shift register for efficient programming and fuse readout |
| US20040141384A1 (en) * | 2003-01-17 | 2004-07-22 | Brent Keeth | Method and system for selecting redundant rows and columns of memory cells |
| WO2006033622A1 (en) * | 2004-09-21 | 2006-03-30 | Telefonaktiebolaget Lm Ericsson (Publ) | Tunable predistorter |
| US20060158214A1 (en) | 2005-01-20 | 2006-07-20 | Micron Technology, Inc. | Apparatus and method for independent control of on-die termination for ouput buffers of a memory device |
| JP2006293591A (en) * | 2005-04-08 | 2006-10-26 | Hitachi Ltd | Semiconductor system and semiconductor device |
| CN101243420A (en) | 2005-06-23 | 2008-08-13 | 高通股份有限公司 | Non-DRAM indicator and method of accessing data not stored in DRAM array |
| DE102006032951A1 (en) | 2005-07-19 | 2007-02-01 | Samsung Electronics Co., Ltd., Suwon | Semiconductor memory e.g. synchronous dynamic RAM, has output circuit that outputs data from memory blocks based on column address stroke latency values generated by control unit |
| US20090037778A1 (en) | 2007-07-30 | 2009-02-05 | Micron Technology, Inc. | Devices, methods, and apparatuses for detection, sensing, and reporting functionality for semiconductor memory |
| JP2009152658A (en) | 2007-12-18 | 2009-07-09 | Elpida Memory Inc | Semiconductor device |
| US20100138635A1 (en) | 2008-12-01 | 2010-06-03 | Micron Technology, Inc. | Systems and Methods for Managing Endian Mode of a Device |
| CN102194515A (en) | 2010-02-23 | 2011-09-21 | 三星电子株式会社 | On-die termination circuit, memory device, memory module, and method of operating and training an on-die termination |
| CN102568556A (en) | 2010-12-28 | 2012-07-11 | 海力士半导体有限公司 | Semiconductor memory device including mode register set and method for operating the same |
| US20120327942A1 (en) | 2011-06-27 | 2012-12-27 | Denso Corporation | Communication network system |
| US20130311717A1 (en) | 2012-05-17 | 2013-11-21 | Globit Co., Ltd. | Magnetic random access memory |
| CN103426461A (en) | 2012-05-17 | 2013-12-04 | 三星电子株式会社 | Magnetic random access memory |
| US20150063041A1 (en) | 2013-09-03 | 2015-03-05 | Tetsuya Arai | Semiconductor device |
| US11416250B2 (en) * | 2019-05-17 | 2022-08-16 | Micron Technology, Inc. | Method and apparatus in memory for input and output parameters optimization in a memory system during operation |
Non-Patent Citations (1)
| Title |
|---|
| Semiconductor System and Semiconductor Device (Year: 2006). * |
Also Published As
| Publication number | Publication date |
|---|---|
| US20200364049A1 (en) | 2020-11-19 |
| US11416250B2 (en) | 2022-08-16 |
| CN111951847A (en) | 2020-11-17 |
| CN111951847B (en) | 2024-06-14 |
| US20220391210A1 (en) | 2022-12-08 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US12231106B2 (en) | Apparatuses and methods for calibrating adjustable impedances of a semiconductor device | |
| US10748585B2 (en) | Calibration circuit including common node shared by pull-up calibration path and pull-down calibration path, and semiconductor memory device including the same | |
| US10665314B1 (en) | Methods and apparatuses for self-trimming of a semiconductor device | |
| US10284198B2 (en) | Memory systems with ZQ global management and methods of operating same | |
| US10396787B2 (en) | Methods and apparatuses for dynamic step size for impedance calibration of a semiconductor device | |
| US12271734B2 (en) | Method and apparatus in memory for input and output parameters optimization in a memory system during operation | |
| US11810641B2 (en) | Apparatuses and method for trimming input buffers based on identified mismatches | |
| JP4317353B2 (en) | Apparatus and method for controlling active termination resistance of memory system | |
| US10366041B2 (en) | Methods and apparatuses for differential signal termination | |
| US9478262B2 (en) | Semiconductor device including input/output circuit | |
| KR100480612B1 (en) | Devices and methods for controlling active termination resistors in a memory system | |
| US11936377B2 (en) | Impedance control for input/output circuits | |
| US11145354B2 (en) | Apparatuses and methods to perform duty cycle adjustment with back-bias voltage | |
| KR20170040719A (en) | Memory system with zq global managing scheme | |
| US12028068B2 (en) | Semiconductor device | |
| US12237044B2 (en) | Impedance calibration circuit, memory controller including the impedance calibration circuit and memory system including the memory controller |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:DURAI, ELANCHEREN;REEL/FRAME:061201/0556 Effective date: 20190516 |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| AS | Assignment |
Owner name: LODESTAR LICENSING GROUP LLC, ILLINOIS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:DURAI, ELANCHEREN;REEL/FRAME:069246/0353 Effective date: 20190516 |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT RECEIVED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |