US11848288B2 - Semiconductor device and method - Google Patents
Semiconductor device and method Download PDFInfo
- Publication number
- US11848288B2 US11848288B2 US17/385,222 US202117385222A US11848288B2 US 11848288 B2 US11848288 B2 US 11848288B2 US 202117385222 A US202117385222 A US 202117385222A US 11848288 B2 US11848288 B2 US 11848288B2
- Authority
- US
- United States
- Prior art keywords
- coil
- dielectric layer
- conductive
- encapsulant
- integrated circuit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07 e.g. sealing of a cap to a base of a container
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
- H01L23/64—Impedance arrangements
- H01L23/645—Inductive arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
- H01L23/64—Impedance arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01F—MAGNETS; INDUCTANCES; TRANSFORMERS; SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES
- H01F27/00—Details of transformers or inductances, in general
- H01F27/28—Coils; Windings; Conductive connections
- H01F27/2804—Printed windings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01F—MAGNETS; INDUCTANCES; TRANSFORMERS; SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES
- H01F27/00—Details of transformers or inductances, in general
- H01F27/34—Special means for preventing or reducing unwanted electric or magnetic effects, e.g. no-load losses, reactive currents, harmonics, oscillations, leakage fields
- H01F27/36—Electric or magnetic shields or screens
- H01F27/363—Electric or magnetic shields or screens made of electrically conductive material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01F—MAGNETS; INDUCTANCES; TRANSFORMERS; SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES
- H01F27/00—Details of transformers or inductances, in general
- H01F27/34—Special means for preventing or reducing unwanted electric or magnetic effects, e.g. no-load losses, reactive currents, harmonics, oscillations, leakage fields
- H01F27/36—Electric or magnetic shields or screens
- H01F27/366—Electric or magnetic shields or screens made of ferromagnetic material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01F—MAGNETS; INDUCTANCES; TRANSFORMERS; SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES
- H01F38/00—Adaptations of transformers or inductances for specific applications or functions
- H01F38/14—Inductive couplings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01F—MAGNETS; INDUCTANCES; TRANSFORMERS; SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES
- H01F41/00—Apparatus or processes specially adapted for manufacturing or assembling magnets, inductances or transformers; Apparatus or processes specially adapted for manufacturing materials characterised by their magnetic properties
- H01F41/02—Apparatus or processes specially adapted for manufacturing or assembling magnets, inductances or transformers; Apparatus or processes specially adapted for manufacturing materials characterised by their magnetic properties for manufacturing cores, coils, or magnets
- H01F41/04—Apparatus or processes specially adapted for manufacturing or assembling magnets, inductances or transformers; Apparatus or processes specially adapted for manufacturing materials characterised by their magnetic properties for manufacturing cores, coils, or magnets for manufacturing coils
- H01F41/041—Printed circuit coils
- H01F41/042—Printed circuit coils by thin film techniques
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4857—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07 e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/6835—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/482—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body (electrodes)
- H01L23/485—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body (electrodes) consisting of layered constructions comprising conductive layers and insulating layers, e.g. planar contacts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49822—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5389—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/552—Protection against radiation, e.g. light or electromagnetic waves
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
- H01L23/585—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries comprising conductive layers or plates or strips or rods or rings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/19—Manufacturing methods of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/20—Structure, shape, material or disposition of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/10—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L25/105—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10
-
- H01L28/10—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D1/00—Resistors, capacitors or inductors
- H10D1/20—Inductors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N97/00—Electric solid-state thin-film or thick-film devices, not otherwise provided for
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01F—MAGNETS; INDUCTANCES; TRANSFORMERS; SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES
- H01F38/00—Adaptations of transformers or inductances for specific applications or functions
- H01F38/14—Inductive couplings
- H01F2038/146—Inductive couplings in combination with capacitive coupling
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68345—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during the manufacture of self supporting substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68359—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during manufacture of interconnect decals or build up layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2223/00—Details relating to semiconductor or other solid state devices covered by the group H01L23/00
- H01L2223/58—Structural electrical arrangements for semiconductor devices not otherwise provided for
- H01L2223/64—Impedance arrangements
- H01L2223/66—High-frequency adaptations
- H01L2223/6661—High-frequency adaptations for passive devices
- H01L2223/6677—High-frequency adaptations for passive devices for antenna, e.g. antenna included within housing of semiconductor device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04105—Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/118—Post-treatment of the bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/12105—Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16237—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bonding area disposed in a recess of the surface of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L2224/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
- H01L2224/241—Disposition
- H01L2224/24101—Connecting bonding areas at the same height
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L2224/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
- H01L2224/241—Disposition
- H01L2224/24151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/24153—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being arranged next to each other, e.g. on a common substrate
- H01L2224/24175—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being arranged next to each other, e.g. on a common substrate the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73267—Layer and HDI connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/922—Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
- H01L2224/9222—Sequential connecting processes
- H01L2224/92242—Sequential connecting processes the first connecting process involving a layer connector
- H01L2224/92244—Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a build-up interconnect
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/30107—Inductance
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3025—Electromagnetic shielding
Definitions
- Semiconductor devices are used in a variety of electronic applications, such as personal computers, cell phones, digital cameras, and other electronic equipment, as examples.
- Semiconductor devices are typically fabricated by sequentially depositing insulating or dielectric layers, conductive layers, and semiconductive layers of material over a semiconductor substrate, and patterning or processing the substrate and/or the various material layers using lithography to form circuit components and elements thereon and form integrated circuits. Dozens or hundreds of integrated circuits are typically manufactured on a single semiconductor wafer. The individual dies are singulated by sawing the integrated circuits along a scribe line. The individual dies are then packaged separately, in multi-chip modules, or in other types of packaging, for example.
- a power supply such as a battery
- a wireless charging system an electromagnetic field is produced by a charging station and energy is transferred to the electronic apparatus.
- An induction coil in the electronic apparatus takes power from the electromagnetic field and converts it back into electric current to charge the battery.
- FIG. 1 is a block diagram of a wireless charging system, in accordance with some embodiments.
- FIG. 2 is a perspective view of a receiver, in accordance with some embodiments.
- FIGS. 3 through 18 are various views of intermediate steps during a process for forming a receiver, in accordance with some embodiments.
- FIGS. 19 A through 19 D show a conductive shield in a top-down view, according to some other embodiments.
- first and second features are formed in direct contact
- additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
- present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
- the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
- the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- a conductive shield is formed in a back-side shielding structure, and a receiving coil (e.g., an antenna) is formed on the back-side shielding structure.
- the conductive shield has an opening and a slot or channel region, where the channel region connects the opening to an outer periphery or edge of the conductive shield. Due to the configuration of the channel region and opening, eddy currents induced on the conductive shield may induce a secondary magnetic field that is directed toward the receiving coil. This may increase the mutual inductance between the receiving coil and a transmitting coil, which may increase the transmission efficiency between the receiving coil and transmitting coil.
- the received AC signal is used to drive circuits of a respective product. Embodiments may also be used for applications besides contactless power transmission.
- the received AC signal is a wireless transmission
- the integrated circuit die 66 may be a communication die, such as be Bluetooth Low-Energy (BLE) die.
- BLE Bluetooth Low-Energy
- the integrated circuit die 66 may be connected to an external system, such as a processor, microcontroller, or the like. Accordingly, the receiving coil 64 may also be referred to as an antenna.
- the eddy current I 1 flows around the edges of the opening 70 , along the edges of the channel 72 , and around the outer periphery of the conductive shield 68 .
- the eddy current I 1 induces an auxiliary magnetic field B 2 in the same direction as the magnetic field B 1 .
- the strength of the magnetic field on the receiving coil 64 is thus increased, thereby increasing charging efficiency of the wireless charging system 50 .
- the receiver 58 is shown at an intermediate stage of processing including a release layer 102 formed on a carrier substrate 100 .
- a package region 600 for the formation of the receiver 58 is illustrated. Although only one package region is shown, there may be many package regions formed.
- the carrier substrate 100 may be a glass carrier substrate, a ceramic carrier substrate, or the like.
- the carrier substrate 100 may be a wafer, such that multiple packages can be formed on the carrier substrate 100 simultaneously.
- the release layer 102 may be formed of a polymer-based material, which may be removed along with the carrier substrate 100 from the overlying structures that will be formed in subsequent steps.
- the release layer 102 is an epoxy-based thermal-release material, which loses its adhesive property when heated, such as a light-to-heat-conversion (LTHC) release coating.
- the release layer 102 may be an ultra-violet (UV) glue, which loses its adhesive property when exposed to UV lights.
- UV ultra-violet
- a dielectric layer 104 is formed on the release layer 102 .
- the bottom surface of the dielectric layer 104 may be in contact with the top surface of the release layer 102 .
- the dielectric layer 104 is formed of a polymer, such as polybenzoxazole (PBO), polyimide, benzocyclobutene (BCB), or the like.
- the dielectric layer 104 is formed of a nitride such as silicon nitride; an oxide such as silicon oxide, phosphosilicate glass (PSG), borosilicate glass (BSG), boron-doped phosphosilicate glass (BPSG), or the like; or the like.
- the dielectric layer 104 may be formed by any acceptable deposition process, such as spin coating, chemical vapor deposition (CVD), laminating, the like, or a combination thereof.
- a mask 108 is formed and patterned on the conductive layer 106 .
- Material for the mask 108 may be formed by spin coating or the like, and may be exposed to light for patterning.
- the material for the mask 108 may be a photo resist, such as a single layer photoresist, a tri-layer photoresist, or the like.
- the patterning forms openings through the material for the mask 108 to expose the conductive layer 106 .
- the pattern of the mask 108 corresponds to the pattern of the conductive shield 68 .
- the mask 108 may have opening corresponding to the opening 70 and channel 72 of each conductive shield 68 .
- the conductive layer 106 is etched using the mask 108 as an etching mask.
- the remaining portions of the conductive layer 106 under the mask 108 forms the conductive shield 68 , which has the opening 70 and channel 72 (not shown in the cross-sectional views).
- the conductive layer 106 may be etched by an acceptable etching process, such as by wet or dry etching. The etching times depend on the etching process.
- the etching process is a two-step wet etching process, where a first etching step is used to etch the copper layer of the conductive layer 106 with dilute phosphoric acid (H 3 PO 4 ), and a second etching step is used to etch the titanium layer of the conductive layer 106 with hydrofluoric acid (HF).
- the first etching step may be performed for a time period of from about 20 seconds to about 40 seconds
- the second etching step may be performed for a time period of from about 20 seconds to about 60 seconds.
- Such a two-step wet etching process may allow the conductive layer 106 (which may be very thin) to be etched without substantial damage or peeling.
- the mask 108 is removed.
- the mask 108 may be removed by an acceptable ashing or stripping process, such as using an oxygen plasma or the like.
- the conductive shield 68 remains on the dielectric layer 104 after removal of the mask 108 .
- no other conductive materials are formed on the conductive shield 68 .
- the conductive shield 68 is thin; in some embodiments, the conductive shield 68 is about 0.5 ⁇ m thick.
- a thinner conductive shield 68 improves the mutual inductance between the transmitting coil 62 and receiving coil 64 .
- a higher mutual inductance between the transmitting coil 62 and receiving coil 64 may increase the efficiency of wireless power transmission when charging the battery 52 .
- the integrated circuit die 66 may be processed according to applicable manufacturing processes to form integrated circuits in the integrated circuit die 66 .
- the integrated circuit die 66 may include a semiconductor substrate 118 , such as silicon, doped or undoped, or an active layer of a semiconductor-on-insulator (SOI) substrate.
- SOI semiconductor-on-insulator
- Devices such as transistors, diodes, capacitors, resistors, etc., may be formed in and/or on the semiconductor substrate 118 and may be interconnected by an interconnect structure 120 formed by, for example, metallization patterns in one or more dielectric layers on the semiconductor substrate 118 to form an integrated circuit.
- the interconnect structure 120 may be formed by, e.g., a dual damascene process.
- the integrated circuit die 66 further comprises pads 122 , such as aluminum pads, to which external connections are made.
- the pads 122 are on what may be referred to as an active side of the integrated circuit die 66 (e.g., the side facing upwards in the figures), and may be formed in a top dielectric layer of the interconnect structure 120 .
- a passivation film 124 is on the integrated circuit die 66 and on portions of the pads 122 . Openings are through the passivation film 124 to the pads 122 .
- Die connectors 126 such as conductive pillars (for example, comprising a metal such as copper), are in the openings through passivation film 124 , and are mechanically and electrically coupled to the respective ones of the pads 122 .
- the dielectric layers 132 A are formed of a polymer, which may be a photo-sensitive material such as PBO, polyimide, BCB, or the like, may be patterned using a lithography mask.
- the dielectric layers 132 A are formed of a nitride such as silicon nitride; an oxide such as silicon oxide, PSG, BSG, BPSG; or the like.
- the dielectric layers 132 A may be formed by spin coating, lamination, CVD, the like, or a combination thereof.
- the dielectric layers 132 A are patterned to expose underlying conductive features.
- the bottom dielectric layer 132 A is patterned to expose portions of the through vias 114 and the die connectors 126 , and intermediate dielectric layer(s) are patterned to expose portions of underlying metallization patterns 132 B.
- the patterning may be by an acceptable process, such as by exposing the dielectrics layer 132 A to light when the dielectric layers are a photo-sensitive material, or by etching using, for example, an anisotropic etch. If the dielectric layers 132 A are photo-sensitive materials, the dielectric layers 132 A can be developed after the exposure.
- the photo resist is removed, exposed portions of the seed layer are removed, such as by using an acceptable etching process, such as by wet or dry etching.
- the remaining portions of the seed layer and conductive material form the metallization pattern 132 B and vias 132 C for one metallization level of the front-side redistribution structure 132 .
- the front-side redistribution structure 132 is shown as an example. More or fewer dielectric layers 132 A and metallization patterns 132 B than shown may be formed in the front-side redistribution structure 132 . One having ordinary skill in the art will readily understand which steps and processes would be omitted or repeated to form more or fewer dielectric layers 132 A, metallization patterns 132 B, and vias 132 C.
- the conductive connectors 136 may be BGA connectors, solder balls, metal pillars, controlled collapse chip connection (C4) bumps, micro bumps, electroless nickel-electroless palladium-immersion gold technique (ENEPIG) formed bumps, or the like.
- the conductive connectors 136 may be formed of a metal or metal alloy, such as solder, copper, aluminum, gold, nickel, silver, palladium, tin, the like, or a combination thereof. In some embodiments, the conductive connectors 136 are formed by initially forming a layer of solder through such commonly used methods such as evaporation, electroplating, printing, solder transfer, ball placement, or the like.
- the conductive connectors 136 are metal pillars (such as a copper pillar) formed by a sputtering, printing, electro plating, electroless plating, CVD, or the like.
- the metal pillars may be solder free and have substantially vertical sidewalls.
- the conductive connectors 136 are electrically connected to the metallization patterns 132 B of the front-side redistribution structure 132 .
- an external device 138 is attached to the front-side redistribution structure 132 .
- the external device 138 is a surface mount device (SMD), such as an integrated passive device (IPD).
- the external device 138 may include a main structure 140 having one or more passive devices formed therein.
- the main structure 140 may be a semiconductor substrate and/or encapsulant.
- the substrate could be a semiconductor substrate, such as silicon, doped or undoped, or an active layer of a SOI substrate.
- the passive devices may include a capacitor, resistor, inductor, the like, or a combination thereof.
- a ferrite material 144 is attached to the front-side redistribution structure 132 through, for example, an adhesive 146 .
- the ferrite material 144 may be formed from manganese-zinc, nickel-zinc, or the like.
- the ferrite material 144 has comparatively low losses at high frequencies, and may help increase the mutual inductance of the receiving coil 64 .
- the ferrite material 144 is directly over (e.g., overlaps) the receiving coil 64 .
- the edges of the ferrite material 144 are substantially co-terminus with the edges of the receiving coil 64 .
- the ferrite material 114 is wider than the receiving coil 64 .
- the adhesive 146 may be similar to the adhesive 116 .
- a carrier substrate debonding is performed to detach (debond) the carrier substrate 100 from the back-side shielding structure 112 , e.g., the dielectric layer 110 .
- the debonding includes projecting a light such as a laser light or an UV light on the release layer 102 so that the release layer 102 decomposes under the heat of the light and the carrier substrate 100 can be removed.
- a singulation process is performed by singulating along scribe line regions e.g., between adjacent package regions.
- the singulation process includes a sawing process, a laser process, or a combination thereof.
- the singulation process singulates the package region 600 from adjacent package regions (not shown).
- the resulting receiver 58 is shown after singulation, which may be from the package region 600 .
- FIG. 18 is a top-down cutaway view showing some features of the receiver 58 .
- the cross-sectional views of FIGS. 3 through 17 are illustrated along the plane containing line A-A in FIG. 18 .
- the integrated circuit die 66 is disposed outside of the receiving coil 64 .
- the through vias 114 are a single contiguous metal material in a loop or spiral, forming the receiving coil 64 .
- the receiving coil 64 has a series of conductive segments (e.g., through vias 114 ) on a plane (e.g., the top surface of the dielectric layer 104 ) that wind around a fixed center point at continuously increasing distances from the point.
- the spiral emanates from a first end of the receiving coil 64 , and terminates at a second end of the receiving coil 64 .
- the receiving coil 64 is electrically connected to the integrated circuit die 66 by some of the metallization patterns 132 B of the front-side redistribution structure 132 .
- the first and second ends of the receiving coil 64 are connected to the integrated circuit die 66 by the metallization patterns 132 B.
- the dummy semiconductor structure 74 is disposed in the center of the receiving coil 64 .
- Embodiments may achieve advantages. Forming the opening 70 in the conductive shield 68 may shape the magnetic flux of the magnetic field between the transmitting coil 62 and receiving coil 64 , thereby improving wireless power transmission efficiency. Forming a thinner conductive shield 68 may increase the mutual inductance between the transmitting coil 62 and receiving coil 64 , further improving wireless charging efficiency. In an embodiment, decreasing the thickness of the conductive shield 68 to about 0.5 ⁇ m may increase the wireless power transmission efficiency by up to 2%.
- testing structures may be included to aid in the verification testing of the 3D packaging or 3DIC devices.
- the testing structures may include, for example, test pads formed in a redistribution layer or on a substrate that allows the testing of the 3D packaging or 3DIC, the use of probes and/or probe cards, and the like.
- the verification testing may be performed on intermediate structures as well as the final structure.
- the structures and methods disclosed herein may be used in conjunction with testing methodologies that incorporate intermediate verification of known good dies to increase the yield and decrease costs.
- a method includes: depositing a conductive layer on a first dielectric layer; etching the conductive layer to form a conductive shield on the first dielectric layer, the conductive shield including an opening and a first channel region extending between the opening and an outer periphery of the conductive shield; forming a second dielectric layer on the conductive shield; forming a coil on the second dielectric layer; placing an integrated circuit die on the second dielectric layer, the integrated circuit die disposed outside of the coil; encapsulating the coil and the integrated circuit die with an encapsulant; and forming a redistribution structure on the coil, the integrated circuit die, and the encapsulant.
- the depositing the conductive layer includes: depositing a titanium layer on the first dielectric layer; and depositing a copper layer on the titanium layer.
- the etching the conductive layer includes: etching the copper layer with dilute phosphoric acid (H 3 PO 4 ) for a first time period of from about 20 seconds to about 40 seconds; and etching the titanium layer with hydrofluoric acid (HF) for a second time period of from about 20 seconds to about 60 seconds.
- H 3 PO 4 dilute phosphoric acid
- HF hydrofluoric acid
- no other conductive materials are formed on the conductive shield before forming the second dielectric layer on the conductive shield.
- the method further includes: placing a dummy semiconductor structure on the second dielectric layer directly over the opening of the conductive shield.
- a method includes: depositing a first dielectric layer; forming a conductive shield on the first dielectric layer, the conductive shield including an opening and a first channel region extending between the opening and outer periphery of the conductive shield; depositing a second dielectric layer on the conductive shield and the first dielectric layer; forming a coil on the second dielectric layer, the second dielectric layer extending contiguously between the coil and the conductive shield; and encapsulating the coil with an encapsulant, top surfaces of the encapsulant and the coil being level.
- the method further includes: placing a an integrated circuit die on the second dielectric layer, the integrated circuit die disposed outside of the coil, the encapsulant separating the coil from the integrated circuit die; where the coil is a continuous copper spiral, a first end and a second end of the continuous copper spiral electrically connected to the integrated circuit die.
- a device in an embodiment, includes: a conductive shield on a first dielectric layer; a second dielectric layer on the first dielectric layer and the conductive shield, the first and second dielectric layers surrounding the conductive shield, the second dielectric layer including: a first portion disposed along an outer periphery of the conductive shield; a second portion extending through a center region of the conductive shield; and a third portion extending through a channel region of the conductive shield, the third portion connecting the first portion to the second portion; a coil on the second dielectric layer, the coil disposed over the conductive shield; an integrated circuit die on the second dielectric layer, the integrated circuit die disposed outside of the coil; and an encapsulant surrounding the coil and the integrated circuit die, top surfaces of the encapsulant, the integrated circuit die, and the coil being level.
- the integrated circuit die is an AC/DC converter die, and the integrated circuit die is connected to a battery. In some embodiments, the integrated circuit die is a communication die, and the integrated circuit die is connected to an external system. In some embodiments, the device further includes: a dummy semiconductor structure disposed in a center of the coil. In some embodiments, centers of the conductive shield and the coil are aligned such that the dummy semiconductor structure is disposed over the second portion of the second dielectric layer. In some embodiments, the third portion of the second dielectric layer is one of a plurality of third portions of the second dielectric layer, each of the third portions of the second dielectric layer extending through the conductive shield and connecting the first portion to the second portion.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Health & Medical Sciences (AREA)
- Electromagnetism (AREA)
- Toxicology (AREA)
- Ceramic Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
In an embodiment, a device includes: a conductive shield on a first dielectric layer; a second dielectric layer on the first dielectric layer and the conductive shield, the first and second dielectric layers surrounding the conductive shield, the second dielectric layer including: a first portion disposed along an outer periphery of the conductive shield; a second portion extending through a center region of the conductive shield; and a third portion extending through a channel region of the conductive shield, the third portion connecting the first portion to the second portion; a coil on the second dielectric layer, the coil disposed over the conductive shield; an integrated circuit die on the second dielectric layer, the integrated circuit die disposed outside of the coil; and an encapsulant surrounding the coil and the integrated circuit die, top surfaces of the encapsulant, the integrated circuit die, and the coil being level.
Description
This application is a continuation of U.S. patent application Ser. No. 16/569,890, filed on Sep. 13, 2019, which is a division of U.S. patent application Ser. No. 15/881,362, filed on Jan. 26, 2018, now U.S. Pat. No. 10,790,244 issued on Sep. 29, 2020, which claims the benefits of U.S. Provisional Application No. 62/565,360, filed on Sep. 29, 2017, which applications are hereby incorporated herein by reference in their entirety.
Semiconductor devices are used in a variety of electronic applications, such as personal computers, cell phones, digital cameras, and other electronic equipment, as examples. Semiconductor devices are typically fabricated by sequentially depositing insulating or dielectric layers, conductive layers, and semiconductive layers of material over a semiconductor substrate, and patterning or processing the substrate and/or the various material layers using lithography to form circuit components and elements thereon and form integrated circuits. Dozens or hundreds of integrated circuits are typically manufactured on a single semiconductor wafer. The individual dies are singulated by sawing the integrated circuits along a scribe line. The individual dies are then packaged separately, in multi-chip modules, or in other types of packaging, for example.
When semiconductor devices are used in electronic apparatus, a power supply, such as a battery, is generally connected to the dies for supplying power and may be charged by a wireless charging system. In wireless charging systems, an electromagnetic field is produced by a charging station and energy is transferred to the electronic apparatus. An induction coil in the electronic apparatus takes power from the electromagnetic field and converts it back into electric current to charge the battery.
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
The following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
In accordance with some embodiments, a conductive shield is formed in a back-side shielding structure, and a receiving coil (e.g., an antenna) is formed on the back-side shielding structure. The conductive shield has an opening and a slot or channel region, where the channel region connects the opening to an outer periphery or edge of the conductive shield. Due to the configuration of the channel region and opening, eddy currents induced on the conductive shield may induce a secondary magnetic field that is directed toward the receiving coil. This may increase the mutual inductance between the receiving coil and a transmitting coil, which may increase the transmission efficiency between the receiving coil and transmitting coil.
The power supply 54 provides an AC signal to the transmitter 56. The transmitter 56 includes a transmission circuit 60, which receives the AC signal and provides it to a transmitting coil 62. The transmitting coil 62 generates a magnetic field B1 from the AC signal. When the receiver 58 is positioned at a predetermined location, the receiving coil 64 generates an AC signal from the magnetic field B1. The AC signal is supplied to an integrated circuit die 66. In some embodiments, the integrated circuit die 66 is an AC/DC converter die, which receives the AC signal from the receiving coil 64, and coverts the AC signal to a DC signal. The DC signal is used to charge the battery 52.
Although embodiments are described herein in the context of using contactless power transmission to charge the battery 52, it should be appreciated that embodiments may have other applications. In some embodiments, the received AC signal is used to drive circuits of a respective product. Embodiments may also be used for applications besides contactless power transmission. In some embodiments, the received AC signal is a wireless transmission, and the integrated circuit die 66 may be a communication die, such as be Bluetooth Low-Energy (BLE) die. In such embodiments, the integrated circuit die 66 may be connected to an external system, such as a processor, microcontroller, or the like. Accordingly, the receiving coil 64 may also be referred to as an antenna.
In some embodiments, the receiver 58 further includes a dummy semiconductor structure 74. The dummy semiconductor structure 74 is a support structure that may help with or reduce wafer warpage control, e.g., of the carrier substrate 100. The dummy semiconductor structure 74 may be a bulk semiconductor, such as silicon or the like.
In FIG. 3 , the receiver 58 is shown at an intermediate stage of processing including a release layer 102 formed on a carrier substrate 100. A package region 600 for the formation of the receiver 58 is illustrated. Although only one package region is shown, there may be many package regions formed.
The carrier substrate 100 may be a glass carrier substrate, a ceramic carrier substrate, or the like. The carrier substrate 100 may be a wafer, such that multiple packages can be formed on the carrier substrate 100 simultaneously. The release layer 102 may be formed of a polymer-based material, which may be removed along with the carrier substrate 100 from the overlying structures that will be formed in subsequent steps. In some embodiments, the release layer 102 is an epoxy-based thermal-release material, which loses its adhesive property when heated, such as a light-to-heat-conversion (LTHC) release coating. In other embodiments, the release layer 102 may be an ultra-violet (UV) glue, which loses its adhesive property when exposed to UV lights. The release layer 102 may be dispensed as a liquid and cured, may be a laminate film laminated onto the carrier substrate 100, or may be the like. The top surface of the release layer 102 may be leveled and may have a high degree of coplanarity.
In FIG. 4 , a dielectric layer 104 is formed on the release layer 102. The bottom surface of the dielectric layer 104 may be in contact with the top surface of the release layer 102. In some embodiments, the dielectric layer 104 is formed of a polymer, such as polybenzoxazole (PBO), polyimide, benzocyclobutene (BCB), or the like. In other embodiments, the dielectric layer 104 is formed of a nitride such as silicon nitride; an oxide such as silicon oxide, phosphosilicate glass (PSG), borosilicate glass (BSG), boron-doped phosphosilicate glass (BPSG), or the like; or the like. The dielectric layer 104 may be formed by any acceptable deposition process, such as spin coating, chemical vapor deposition (CVD), laminating, the like, or a combination thereof.
In FIG. 5 , a conductive layer 106 is formed over the dielectric layer 104. In some embodiments, the conductive layer 106 is a metal layer, which may be a single layer of conductive material or a composite layer comprising a plurality of sub-layers formed of different conductive materials. In some embodiments, the conductive layer 106 includes a titanium layer and a copper layer over the titanium layer. The titanium layer may be thinner than the copper layer; in an embodiment, the titanium layer is about 0.1 μm thick and the copper layer is about 0.5 μm thick. The conductive layer 106 may be formed using, for example, PVD or the like. The conductive layer 106 may be similar to a seed layer, and may be formed in a similar manner as a seed layer.
In FIG. 6 , a mask 108 is formed and patterned on the conductive layer 106. Material for the mask 108 may be formed by spin coating or the like, and may be exposed to light for patterning. The material for the mask 108 may be a photo resist, such as a single layer photoresist, a tri-layer photoresist, or the like. The patterning forms openings through the material for the mask 108 to expose the conductive layer 106. The pattern of the mask 108 corresponds to the pattern of the conductive shield 68. For example, the mask 108 may have opening corresponding to the opening 70 and channel 72 of each conductive shield 68.
In FIG. 7 , the conductive layer 106 is etched using the mask 108 as an etching mask. The remaining portions of the conductive layer 106 under the mask 108 forms the conductive shield 68, which has the opening 70 and channel 72 (not shown in the cross-sectional views). The conductive layer 106 may be etched by an acceptable etching process, such as by wet or dry etching. The etching times depend on the etching process. In an embodiment, the etching process is a two-step wet etching process, where a first etching step is used to etch the copper layer of the conductive layer 106 with dilute phosphoric acid (H3PO4), and a second etching step is used to etch the titanium layer of the conductive layer 106 with hydrofluoric acid (HF). The first etching step may be performed for a time period of from about 20 seconds to about 40 seconds, and the second etching step may be performed for a time period of from about 20 seconds to about 60 seconds. Such a two-step wet etching process may allow the conductive layer 106 (which may be very thin) to be etched without substantial damage or peeling.
In FIG. 8 , the mask 108 is removed. In embodiments where the mask 108 is a photo resist, it may be removed by an acceptable ashing or stripping process, such as using an oxygen plasma or the like. The conductive shield 68 remains on the dielectric layer 104 after removal of the mask 108. Notably, no other conductive materials are formed on the conductive shield 68. For example, no deposition or plating processes may be performed after the conductive shield 68 is formed and before the mask 108 is removed. As such, the conductive shield 68 is thin; in some embodiments, the conductive shield 68 is about 0.5 μm thick. A thinner conductive shield 68 improves the mutual inductance between the transmitting coil 62 and receiving coil 64. A higher mutual inductance between the transmitting coil 62 and receiving coil 64 may increase the efficiency of wireless power transmission when charging the battery 52.
In FIG. 9 , a dielectric layer 110 is formed on the conductive shield 68 and dielectric layer 104. In some embodiments, the dielectric layer 110 is formed of a polymer, which may be a photo-sensitive material such as PBO, polyimide, BCB, or the like, that may be patterned using a lithography mask. In other embodiments, the dielectric layer 110 is formed of a nitride such as silicon nitride; an oxide such as silicon oxide, PSG, BSG, BPSG; or the like. The dielectric layer 110 may be formed by spin coating, lamination, CVD, the like, or a combination thereof. The dielectric layers 104 and 110 and the conductive shield 68 may be referred to as a back-side shielding structure 112. After formation, the dielectric layers 104 and 110 surround the conductive shield 68. Portions of the dielectric layer 110 are disposed around the periphery of the conductive shield 68. Further, portions of the dielectric layer 110 extend through a center region (e.g., the opening 70) and a channel region (e.g., the channel 72) of the conductive shield 68.
The thickness of the dielectric layer 110 is selected such that the conductive shield 68 is a particular distance from the receiving coil 64 (not shown; subsequently formed on the dielectric layer 110). The distance between the receiving coil 64 and conductive shield 68 may depend on the application (e.g., the operating frequency of the wireless charging system 50). The dielectric layer 110 is much thicker than the conductive shield 68; for example, the dielectric layer 110 may be several (e.g., 3 to 4) orders of magnitude thicker than the conductive shield 68. In an embodiment, the dielectric layer 110 is formed such that portions of the dielectric layer 110 over the conductive shield 68 have a thickness of from about 5 μm to about 10 μm.
In FIG. 10 , the receiving coil 64 is formed by forming through vias 114 on the dielectric layer 110. The dielectric layers 104 and 110 surround the conductive shield 68 and space it apart from the through vias 114 such that the conductive shield 68 is magnetically coupled to and electrically isolated from the through vias 114 during operation. As such, the conductive shield 68 is magnetically connected to the through vias 114, but is not electrically connected to the through vias 114. The dielectric layer 110 extends contiguously between the receiving coil 64 and the conductive shield 68.
As an example to form the through vias 114, a seed layer is formed over the back-side shielding structure 112, e.g., the dielectric layer 110. In some embodiments, the seed layer is a metal layer, which may be a single layer or a composite layer comprising a plurality of sub-layers formed of different materials. In some embodiments, the seed layer comprises a titanium layer and a copper layer over the titanium layer. The seed layer may be formed using, for example, PVD or the like. A photo resist is formed and patterned on the seed layer. The photo resist may be formed by spin coating or the like and may be exposed to light for patterning. The pattern of the photo resist corresponds to the receiving coil 64. The patterning forms openings through the photo resist to expose the seed layer. A conductive material is formed in the openings of the photo resist and on the exposed portions of the seed layer. The conductive material may be formed by plating, such as electroplating or electroless plating, or the like. The conductive material may comprise a metal, like copper, titanium, tungsten, aluminum, or the like. The photo resist and portions of the seed layer on which the conductive material is not formed are removed. The photo resist may be removed by an acceptable ashing or stripping process, such as using an oxygen plasma or the like. Once the photo resist is removed, exposed portions of the seed layer are removed, such as by using an acceptable etching process, such as by wet or dry etching. The remaining portions of the seed layer and conductive material form through vias 114. The through vias 114 may be connected to form a contiguous conductive line (see, e.g., FIG. 2 ), thereby forming the receiving coil 64.
In FIG. 11 , the integrated circuit die 66 is adhered to the dielectric layer 110 by an adhesive 116. As indicated above, the integrated circuit die 66 may be a power die (e.g., an AC/DC converter die), or a communications die (e.g., a BLE die). Although only one integrated circuit die 66 is shown, it should be appreciated that there may be more than one integrated circuit die 66. For example, in embodiments where the receiver 58 charges a battery 52, there may be a first integrated circuit die 66 (e.g., a power die) for AC/DC conversion, and a second integrated circuit die 66 (e.g., a logic die) to regulate charging of the battery 52. In some embodiments, the integrated circuit die 66 may include both power and logic functions.
Before being adhered to the dielectric layer 110, the integrated circuit die 66 may be processed according to applicable manufacturing processes to form integrated circuits in the integrated circuit die 66. For example, the integrated circuit die 66 may include a semiconductor substrate 118, such as silicon, doped or undoped, or an active layer of a semiconductor-on-insulator (SOI) substrate. The semiconductor substrate 118 may include other semiconductor material, such as germanium; a compound semiconductor including silicon carbide, gallium arsenic, gallium phosphide, indium phosphide, indium arsenide, and/or indium antimonide; an alloy semiconductor including SiGe, GaAsP, AlInAs, AlGaAs, GaInAs, GaInP, and/or GaInAsP; or combinations thereof. Other substrates, such as multi-layered or gradient substrates, may also be used. The semiconductor substrate 118 may be part of a wafer the integrated circuit die 66 is formed in. Devices, such as transistors, diodes, capacitors, resistors, etc., may be formed in and/or on the semiconductor substrate 118 and may be interconnected by an interconnect structure 120 formed by, for example, metallization patterns in one or more dielectric layers on the semiconductor substrate 118 to form an integrated circuit. The interconnect structure 120 may be formed by, e.g., a dual damascene process.
The integrated circuit die 66 further comprises pads 122, such as aluminum pads, to which external connections are made. The pads 122 are on what may be referred to as an active side of the integrated circuit die 66 (e.g., the side facing upwards in the figures), and may be formed in a top dielectric layer of the interconnect structure 120. A passivation film 124 is on the integrated circuit die 66 and on portions of the pads 122. Openings are through the passivation film 124 to the pads 122. Die connectors 126, such as conductive pillars (for example, comprising a metal such as copper), are in the openings through passivation film 124, and are mechanically and electrically coupled to the respective ones of the pads 122. The die connectors 126 may be formed by, for example, plating, or the like. The die connectors 126 electrically couple the respective integrated circuits of the integrated circuit die 66. In some embodiments, the die connectors 126 may have solder caps for die testing.
A dielectric material 128 is on the active side of the integrated circuit die 66, such as on the passivation films 124 and the die connectors 126. The dielectric material 128 laterally encapsulates the die connectors 126, and the dielectric material 128 is laterally coterminous with the integrated circuit die 66. The dielectric material 128 may be initially formed to bury or cover the die connectors 126; when the die connectors 126 are buried, the top surface of the dielectric material 128 may have an uneven topology (not shown). The dielectric material 128 may be a polymer such as PBO, polyimide, BCB, or the like; a nitride such as silicon nitride or the like; an oxide such as silicon oxide, PSG, BSG, BPSG, or the like; the like, or a combination thereof, and may be formed, for example, by spin coating, lamination, CVD, or the like.
The adhesive 116 is on the back side of the integrated circuit die 66 (e.g., the side facing downwards in the figures), and adheres the integrated circuit die 66 to the back-side shielding structure 112, such as the dielectric layer 110. The adhesive 116 may be any suitable adhesive, epoxy, die attach film (DAF), or the like. The adhesive 116 may be applied to the back side of the integrated circuit die 66, such as to the back side of the wafer the integrated circuit die 66 is formed in, or may be applied over the surface of the carrier substrate 100. The integrated circuit die 66 may be singulated from the wafer, such as by sawing or dicing, and adhered to the dielectric layer 110 by the adhesive 116 using, for example, a pick-and-place tool.
Further, the dummy semiconductor structure 74 may also be adhered to the dielectric layer 110 by the adhesive 116. The adhesive 116 may be applied to the back side of the dummy semiconductor structure 74. The dummy semiconductor structure 74 is disposed over the opening 70 of the conductive shield 68. The dummy semiconductor structure 74 may be adhered to the dielectric layer 110 by the adhesive 116 using, for example, a pick-and-place tool.
In FIG. 12 , an encapsulant 130 is formed on the various components. The encapsulant 130 may be a molding compound, epoxy, or the like, and may be applied by compression molding, transfer molding, or the like. The encapsulant 130 may be formed over the carrier substrate 100 such that the die connectors 126 of the integrated circuit die 66 and/or the through vias 114 are buried or covered. The encapsulant 130 is then cured.
In FIG. 13 , a planarization process is performed on the encapsulant 130 to expose the through vias 114 and die connectors 126. The planarization process may also grind the dielectric material 128 and dummy semiconductor structure 74. Top surfaces of the dummy semiconductor structure 74, through vias 114, die connectors 126, dielectric material 128, and encapsulant 130 are coplanar after the planarization process. The planarization process may be, for example, a chemical-mechanical polish (CMP), a grinding process, or the like. In some embodiments, the planarization may be omitted, for example, if the through vias 114 and die connectors 126 are already exposed.
In FIG. 14 , a front-side redistribution structure 132 is formed on the encapsulant 130, the through vias 114, and the die connectors 126. The front-side redistribution structure 132 includes multiple dielectric layers 132A, metallization patterns 132B, and vias 132C. For example, the front-side redistribution structure 132 may be patterned as a plurality of discrete metallization patterns 132B separated from each other by respective dielectric layers 132A.
In some embodiments, the dielectric layers 132A are formed of a polymer, which may be a photo-sensitive material such as PBO, polyimide, BCB, or the like, may be patterned using a lithography mask. In other embodiments, the dielectric layers 132A are formed of a nitride such as silicon nitride; an oxide such as silicon oxide, PSG, BSG, BPSG; or the like. The dielectric layers 132A may be formed by spin coating, lamination, CVD, the like, or a combination thereof.
After formation, the dielectric layers 132A are patterned to expose underlying conductive features. The bottom dielectric layer 132A is patterned to expose portions of the through vias 114 and the die connectors 126, and intermediate dielectric layer(s) are patterned to expose portions of underlying metallization patterns 132B. The patterning may be by an acceptable process, such as by exposing the dielectrics layer 132A to light when the dielectric layers are a photo-sensitive material, or by etching using, for example, an anisotropic etch. If the dielectric layers 132A are photo-sensitive materials, the dielectric layers 132A can be developed after the exposure.
The front-side redistribution structure 132 is shown as an example. More or fewer dielectric layers 132A and metallization patterns 132B than shown may be formed in the front-side redistribution structure 132. One having ordinary skill in the art will readily understand which steps and processes would be omitted or repeated to form more or fewer dielectric layers 132A, metallization patterns 132B, and vias 132C.
Further, conductive connectors 136 are formed extending into the top dielectric layer 132A of the front-side redistribution structure 132. The top dielectric layer 132A of the front-side redistribution structure 132 may be patterned to expose portions of the metallization patterns 132B. In some embodiments, under bump metallurgies (UBMs) (not shown) may be formed in the openings, extending into the top dielectric layer 132A. The conductive connectors 136 are formed in the openings. The conductive connectors 136 may be BGA connectors, solder balls, metal pillars, controlled collapse chip connection (C4) bumps, micro bumps, electroless nickel-electroless palladium-immersion gold technique (ENEPIG) formed bumps, or the like. The conductive connectors 136 may be formed of a metal or metal alloy, such as solder, copper, aluminum, gold, nickel, silver, palladium, tin, the like, or a combination thereof. In some embodiments, the conductive connectors 136 are formed by initially forming a layer of solder through such commonly used methods such as evaporation, electroplating, printing, solder transfer, ball placement, or the like. Once a layer of solder has been formed on the structure, a reflow may be performed in order to shape the material into the desired bump shapes. In another embodiment, the conductive connectors 136 are metal pillars (such as a copper pillar) formed by a sputtering, printing, electro plating, electroless plating, CVD, or the like. The metal pillars may be solder free and have substantially vertical sidewalls. The conductive connectors 136 are electrically connected to the metallization patterns 132B of the front-side redistribution structure 132.
In FIG. 15 , an external device 138 is attached to the front-side redistribution structure 132. In some embodiments, the external device 138 is a surface mount device (SMD), such as an integrated passive device (IPD). In such embodiments, the external device 138 may include a main structure 140 having one or more passive devices formed therein. The main structure 140 may be a semiconductor substrate and/or encapsulant. In the embodiments including a semiconductor substrate, the substrate could be a semiconductor substrate, such as silicon, doped or undoped, or an active layer of a SOI substrate. The passive devices may include a capacitor, resistor, inductor, the like, or a combination thereof. The passive devices may be formed in and/or on the main structure 140 and may be interconnected by interconnect structures formed by, for example, metallization patterns in one or more dielectric layers on the main structure to form the external device 138. Die connectors 142 are formed on and coupled to the main structure 140, to which external connections are made. The die connectors 142 of the external device 138 are attached to the metallization patterns 132B of the front-side redistribution structure 132 with the conductive connectors 136. The conductive connectors 136 are reflowed, thereby forming solder joints between the external device 138 and front-side redistribution structure 132. The external device 138 is electrically connected to the integrated circuit die 66.
Further, a ferrite material 144 is attached to the front-side redistribution structure 132 through, for example, an adhesive 146. The ferrite material 144 may be formed from manganese-zinc, nickel-zinc, or the like. The ferrite material 144 has comparatively low losses at high frequencies, and may help increase the mutual inductance of the receiving coil 64. The ferrite material 144 is directly over (e.g., overlaps) the receiving coil 64. In some embodiments, the edges of the ferrite material 144 are substantially co-terminus with the edges of the receiving coil 64. In some embodiments, the ferrite material 114 is wider than the receiving coil 64. The adhesive 146 may be similar to the adhesive 116.
In FIG. 16 , a carrier substrate debonding is performed to detach (debond) the carrier substrate 100 from the back-side shielding structure 112, e.g., the dielectric layer 110. In accordance with some embodiments, the debonding includes projecting a light such as a laser light or an UV light on the release layer 102 so that the release layer 102 decomposes under the heat of the light and the carrier substrate 100 can be removed.
In FIG. 17 , a singulation process is performed by singulating along scribe line regions e.g., between adjacent package regions. In some embodiments, the singulation process includes a sawing process, a laser process, or a combination thereof. The singulation process singulates the package region 600 from adjacent package regions (not shown). The resulting receiver 58 is shown after singulation, which may be from the package region 600.
Embodiments may achieve advantages. Forming the opening 70 in the conductive shield 68 may shape the magnetic flux of the magnetic field between the transmitting coil 62 and receiving coil 64, thereby improving wireless power transmission efficiency. Forming a thinner conductive shield 68 may increase the mutual inductance between the transmitting coil 62 and receiving coil 64, further improving wireless charging efficiency. In an embodiment, decreasing the thickness of the conductive shield 68 to about 0.5 μm may increase the wireless power transmission efficiency by up to 2%.
Other features and processes may also be included. For example, testing structures may be included to aid in the verification testing of the 3D packaging or 3DIC devices. The testing structures may include, for example, test pads formed in a redistribution layer or on a substrate that allows the testing of the 3D packaging or 3DIC, the use of probes and/or probe cards, and the like. The verification testing may be performed on intermediate structures as well as the final structure. Additionally, the structures and methods disclosed herein may be used in conjunction with testing methodologies that incorporate intermediate verification of known good dies to increase the yield and decrease costs.
In an embodiment, a method includes: depositing a conductive layer on a first dielectric layer; etching the conductive layer to form a conductive shield on the first dielectric layer, the conductive shield including an opening and a first channel region extending between the opening and an outer periphery of the conductive shield; forming a second dielectric layer on the conductive shield; forming a coil on the second dielectric layer; placing an integrated circuit die on the second dielectric layer, the integrated circuit die disposed outside of the coil; encapsulating the coil and the integrated circuit die with an encapsulant; and forming a redistribution structure on the coil, the integrated circuit die, and the encapsulant.
In some embodiments, the depositing the conductive layer includes: depositing a titanium layer on the first dielectric layer; and depositing a copper layer on the titanium layer. In some embodiments, the etching the conductive layer includes: etching the copper layer with dilute phosphoric acid (H3PO4) for a first time period of from about 20 seconds to about 40 seconds; and etching the titanium layer with hydrofluoric acid (HF) for a second time period of from about 20 seconds to about 60 seconds. In some embodiments, no other conductive materials are formed on the conductive shield before forming the second dielectric layer on the conductive shield. In some embodiments, the method further includes: placing a dummy semiconductor structure on the second dielectric layer directly over the opening of the conductive shield. In some embodiments, the method further includes: planarizing the encapsulating, top surfaces of the coil, the integrated circuit die, and the encapsulant being level. In some embodiments, the forming the redistribution structure on the coil includes: forming metallization patterns in the redistribution structure, the metallization patterns electrically connecting the integrated circuit die to a first end of the coil and a second end of the coil. In some embodiments, the method further includes: attaching a ferrite material to the redistribution structure, the ferrite material directly over the coil. In some embodiments, the method further includes: attaching an external device to the redistribution structure, the external device electrically connected to the integrated circuit die.
In an embodiment, a method includes: depositing a first dielectric layer; forming a conductive shield on the first dielectric layer, the conductive shield including an opening and a first channel region extending between the opening and outer periphery of the conductive shield; depositing a second dielectric layer on the conductive shield and the first dielectric layer; forming a coil on the second dielectric layer, the second dielectric layer extending contiguously between the coil and the conductive shield; and encapsulating the coil with an encapsulant, top surfaces of the encapsulant and the coil being level.
In some embodiments, the method further includes: placing a an integrated circuit die on the second dielectric layer, the integrated circuit die disposed outside of the coil, the encapsulant separating the coil from the integrated circuit die; where the coil is a continuous copper spiral, a first end and a second end of the continuous copper spiral electrically connected to the integrated circuit die.
In an embodiment, a device includes: a conductive shield on a first dielectric layer; a second dielectric layer on the first dielectric layer and the conductive shield, the first and second dielectric layers surrounding the conductive shield, the second dielectric layer including: a first portion disposed along an outer periphery of the conductive shield; a second portion extending through a center region of the conductive shield; and a third portion extending through a channel region of the conductive shield, the third portion connecting the first portion to the second portion; a coil on the second dielectric layer, the coil disposed over the conductive shield; an integrated circuit die on the second dielectric layer, the integrated circuit die disposed outside of the coil; and an encapsulant surrounding the coil and the integrated circuit die, top surfaces of the encapsulant, the integrated circuit die, and the coil being level.
In some embodiments, the integrated circuit die is an AC/DC converter die, and the integrated circuit die is connected to a battery. In some embodiments, the integrated circuit die is a communication die, and the integrated circuit die is connected to an external system. In some embodiments, the device further includes: a dummy semiconductor structure disposed in a center of the coil. In some embodiments, centers of the conductive shield and the coil are aligned such that the dummy semiconductor structure is disposed over the second portion of the second dielectric layer. In some embodiments, the third portion of the second dielectric layer is one of a plurality of third portions of the second dielectric layer, each of the third portions of the second dielectric layer extending through the conductive shield and connecting the first portion to the second portion. In some embodiments, the second portion of the second dielectric layer is round in a top-down view. In some embodiments, the second portion of the second dielectric layer is square in a top-down view. In some embodiments, the second dielectric layer spaces the coil apart from the conductive shield such that the conductive shield is magnetically coupled to and electrically isolated from the coil during operation.
The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Claims (20)
1. A device comprising:
a first dielectric layer;
a conductive shield on the first dielectric layer;
a second dielectric layer on the conductive shield and the first dielectric layer, a first portion of the second dielectric layer extending along an edge of the conductive shield, a second portion of the second dielectric layer extending through a center of the conductive shield, a third portion of the second dielectric layer extending through a channel of the conductive shield, the third portion connecting the first portion to the second portion;
an integrated circuit die on a surface of the second dielectric layer, the integrated circuit die laterally disposed outside the edge of the conductive shield, the integrated circuit die comprising a die connector;
an encapsulant around the integrated circuit die; and
a coil extending through the encapsulant such that the coil extends from a bottom surface of the encapsulant to a top surface of the encapsulant, the coil laterally disposed inside the edge of the conductive shield, the coil comprising conductive segments on the surface of the second dielectric layer, the conductive segments winding around the center of the conductive shield at continuously increasing distances from the center of the conductive shield, wherein the top surface of the encapsulant is substantially coplanar with a top surface of the die connector and with top surfaces of the conductive segments, wherein the top surfaces of the conductive segments, the top surface of the die connector, and the top surface of the encapsulant face away from the second dielectric layer.
2. The device of claim 1 further comprising:
a dummy semiconductor structure in the center of the coil, the encapsulant disposed around the dummy semiconductor structure.
3. The device of claim 1 , wherein the coil emanates from a first end and terminates at a second end, the device further comprising:
a redistribution structure on the encapsulant, the redistribution structure comprising metallization patterns, the metallization patterns connecting the first end and the second end of the coil to the integrated circuit die.
4. The device of claim 3 , wherein the redistribution structure is disposed on the top surfaces of the conductive segments, the top surface of the integrated circuit die, and the top surface of the encapsulant.
5. The device of claim 3 further comprising:
a ferric structure adhered to the redistribution structure, the ferric structure laterally disposed inside the edge of the conductive shield.
6. The device of claim 3 further comprising:
a passive device connected to the metallization patterns of the redistribution structure, the passive device laterally disposed outside the edge of the conductive shield.
7. A device comprising:
a first dielectric layer;
a metal shield on the first dielectric layer, the metal shield having a center region, an outer periphery, and a channel region, the channel region extending between the center region and the outer periphery;
a second dielectric layer on the metal shield and the first dielectric layer, the second dielectric layer extending through the center region and the channel region of the metal shield;
an encapsulant on a surface of the second dielectric layer;
a metal coil extending completely through the encapsulant, a center of the metal coil aligned with the center region of the metal shield, the metal coil comprising through vias on the surface of the second dielectric layer, the through vias winding around the center of the metal coil at continuously increasing distances from the center of the metal coil; and
an integrated circuit die in the encapsulant, the integrated circuit die laterally disposed outside of the metal coil, the integrated circuit die comprising a die connector, the die connector facing away from the second dielectric layer, wherein a top surface of the encapsulant is substantially coplanar with a top surface of the die connector and with top surfaces of the through vias.
8. The device of claim 7 further comprising:
a dummy semiconductor structure in the center of the metal coil, the dummy semiconductor structure disposed in the encapsulant.
9. The device of claim 7 , wherein the metal coil has a first end and a second end, the device further comprising:
a redistribution structure on the encapsulant, the redistribution structure comprising metallization patterns, the metallization patterns connected to the first end of the metal coil, the second end of the metal coil, and the integrated circuit die.
10. The device of claim 9 further comprising:
a ferric structure on the redistribution structure, edges of the ferric structure being co-terminus with edges of the metal coil; and
a passive device on the redistribution structure, the passive device connected to the integrated circuit die, the passive device being different from the ferric structure.
11. The device of claim 7 , wherein the metal coil has a first end and a second end, the first end disposed closer to the center region of the metal shield than to the outer periphery of the metal shield, the second end disposed closer to the outer periphery of the metal shield than to the center region of the metal shield.
12. A device comprising:
a back-side shielding structure comprising a conductive shield, the conductive shield having a slot extending between a center and an edge of the conductive shield;
a conductive coil comprising through vias on a surface of the back-side shielding structure, the through vias winding around a center of the conductive coil at continuously increasing distances from the center of the conductive coil, the center of the conductive coil aligned with the center of the conductive shield;
a semiconductor structure in the center of the conductive coil, the semiconductor structure disposed on the surface of the back-side shielding structure;
an integrated circuit die on the surface of the back-side shielding structure; and
an encapsulant around the integrated circuit die, the semiconductor structure, and the conductive coil, the through vias of the conductive coil each extending from a bottom surface of the encapsulant to a top surface of the encapsulant, the bottom surface of the encapsulant facing towards the back-side shielding structure, the top surface of the encapsulant facing away from the back-side shielding structure, wherein the top surface of the encapsulant is substantially coplanar with a top surface of the integrated circuit die, a top surface of the semiconductor structure, and top surfaces of the through vias.
13. The device of claim 12 further comprising:
a passive device outside of the conductive coil, the passive device connected to the integrated circuit die.
14. The device of claim 12 , wherein the conductive coil has a first end and a second end, the device further comprising:
a front-side redistribution structure on the encapsulant, the front-side redistribution structure comprising metallization patterns, the metallization patterns connecting the first end and the second end of the conductive coil to the integrated circuit die.
15. The device of claim 14 further comprising:
a ferric structure adhered to the front-side redistribution structure, the ferric structure overlapping the conductive coil.
16. The device of claim 12 , wherein the conductive coil has a first end and a second end, the first end disposed proximate the center of the conductive shield, the second end disposed proximate the edge of the conductive shield.
17. The device of claim 12 , wherein the back-side shielding structure further comprises:
a first dielectric layer; and
a second dielectric layer, the conductive shield disposed between the first dielectric layer and the second dielectric layer, the encapsulant and the through vias disposed on a surface of the second dielectric layer.
18. The device of claim 12 , wherein the slot is one of a plurality of slots extending between the center and the edge of the conductive shield.
19. The device of claim 12 , wherein the integrated circuit die is disposed outside of the conductive coil.
20. The device of claim 7 , wherein the channel region of the metal shield is the only channel region extending between the center region and the outer periphery of the metal shield.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US17/385,222 US11848288B2 (en) | 2017-09-29 | 2021-07-26 | Semiconductor device and method |
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US201762565360P | 2017-09-29 | 2017-09-29 | |
| US15/881,362 US10790244B2 (en) | 2017-09-29 | 2018-01-26 | Semiconductor device and method |
| US16/569,890 US11075176B2 (en) | 2017-09-29 | 2019-09-13 | Semiconductor device and method |
| US17/385,222 US11848288B2 (en) | 2017-09-29 | 2021-07-26 | Semiconductor device and method |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/569,890 Continuation US11075176B2 (en) | 2017-09-29 | 2019-09-13 | Semiconductor device and method |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20210358870A1 US20210358870A1 (en) | 2021-11-18 |
| US11848288B2 true US11848288B2 (en) | 2023-12-19 |
Family
ID=65441808
Family Applications (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/881,362 Active US10790244B2 (en) | 2017-09-29 | 2018-01-26 | Semiconductor device and method |
| US16/569,890 Active US11075176B2 (en) | 2017-09-29 | 2019-09-13 | Semiconductor device and method |
| US17/385,222 Active 2038-02-17 US11848288B2 (en) | 2017-09-29 | 2021-07-26 | Semiconductor device and method |
Family Applications Before (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/881,362 Active US10790244B2 (en) | 2017-09-29 | 2018-01-26 | Semiconductor device and method |
| US16/569,890 Active US11075176B2 (en) | 2017-09-29 | 2019-09-13 | Semiconductor device and method |
Country Status (5)
| Country | Link |
|---|---|
| US (3) | US10790244B2 (en) |
| KR (1) | KR102164064B1 (en) |
| CN (1) | CN109585309B (en) |
| DE (1) | DE102018102085B3 (en) |
| TW (1) | TWI677926B (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20220384505A1 (en) * | 2021-05-28 | 2022-12-01 | UTAC Headquarters Pte. Ltd. | Semiconductor Device and Method of Forming an Optical Semiconductor Package with a Shield Structure |
Families Citing this family (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10790244B2 (en) * | 2017-09-29 | 2020-09-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method |
| US11315891B2 (en) * | 2018-03-23 | 2022-04-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of forming semiconductor packages having a die with an encapsulant |
| US10700159B2 (en) * | 2018-06-27 | 2020-06-30 | Intel IP Corporation | Method of providing partial electrical shielding |
| CN112234362B (en) * | 2019-06-30 | 2022-03-01 | Oppo广东移动通信有限公司 | Shell assembly, antenna assembly and electronic equipment |
| US11270927B2 (en) | 2019-08-22 | 2022-03-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package structure and method of forming the same |
| CN113053866B (en) * | 2020-03-30 | 2024-11-15 | 台湾积体电路制造股份有限公司 | Semiconductor device and method for manufacturing the same |
| US11901307B2 (en) | 2020-03-30 | 2024-02-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device including electromagnetic interference (EMI) shielding and method of manufacture |
| KR102829971B1 (en) * | 2020-07-02 | 2025-07-08 | 삼성디스플레이 주식회사 | Display device and method for manufacturing the same |
| TWI767537B (en) * | 2021-01-26 | 2022-06-11 | 隆達電子股份有限公司 | Led package structure manugacturing method |
| KR20220156333A (en) | 2021-05-18 | 2022-11-25 | 삼성전자주식회사 | Semiconductor package |
| FR3123501A1 (en) * | 2021-05-25 | 2022-12-02 | Stmicroelectronics Sa | Passive electrostatic discharge sensor and method for detecting electrostatic discharges. |
| KR20230054566A (en) * | 2021-10-15 | 2023-04-25 | 삼성전자주식회사 | redistribution substrate and semiconductor package including the same |
| KR102791598B1 (en) * | 2022-03-07 | 2025-04-03 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | Semiconductor device and method of forming the same |
| WO2025084215A1 (en) * | 2023-10-19 | 2025-04-24 | 株式会社Premo | Semiconductor device and semiconductor chip |
Citations (47)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5151769A (en) | 1991-04-04 | 1992-09-29 | General Electric Company | Optically patterned RF shield for an integrated circuit chip for analog and/or digital operation at microwave frequencies |
| US6646328B2 (en) | 2002-01-11 | 2003-11-11 | Taiwan Semiconductor Manufacturing Co. Ltd. | Chip antenna with a shielding layer |
| US20040021218A1 (en) | 2001-10-15 | 2004-02-05 | Masaaki Hayama | Module component |
| US20060163692A1 (en) | 2003-07-23 | 2006-07-27 | Detecheverry Celine J | Inductive and capacitvie elements for semiconductor techinologies with minimum pattern density requirements |
| US20080135977A1 (en) | 2006-12-07 | 2008-06-12 | Infineon Technologies Ag | Semiconductor component including a semiconductor chip and a passive component |
| US7750408B2 (en) * | 2007-03-29 | 2010-07-06 | International Business Machines Corporation | Integrated circuit structure incorporating an inductor, a conductive sheet and a protection circuit |
| US20110285215A1 (en) | 2009-02-07 | 2011-11-24 | Murata Manufacturing Co., Ltd. | Method for manufacturing module with planar coil, and module with planar coil |
| US20110291288A1 (en) | 2010-05-26 | 2011-12-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package systems having interposers |
| US20120064712A1 (en) | 2010-09-14 | 2012-03-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for Reducing UBM Undercut in Metal Bump Structures |
| US20120176282A1 (en) | 2009-11-20 | 2012-07-12 | Murata Manufacturing Co., Ltd. | Antenna device and mobile communication terminal |
| US8362588B2 (en) | 2005-05-18 | 2013-01-29 | Megica Corporation | Semiconductor chip with coil element over passivation layer |
| US8361842B2 (en) | 2010-07-30 | 2013-01-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Embedded wafer-level bonding approaches |
| US20130026468A1 (en) | 2010-04-07 | 2013-01-31 | Shimadzu Corporation | Radiation detector and method of manufacturing the same |
| US20130062761A1 (en) | 2011-09-09 | 2013-03-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaging Methods and Structures for Semiconductor Devices |
| US20130062760A1 (en) | 2010-10-14 | 2013-03-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaging Methods and Structures Using a Die Attach Film |
| US20130168848A1 (en) | 2011-12-28 | 2013-07-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaged semiconductor device and method of packaging the semiconductor device |
| US20130234286A1 (en) | 2007-03-12 | 2013-09-12 | Renesas Electronics Corporation | Semiconductor device having high-frequency interconnect |
| US20130307140A1 (en) | 2012-05-18 | 2013-11-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaging with interposer frame |
| US20140076617A1 (en) | 2012-09-20 | 2014-03-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Passive Devices in Package-on-Package Structures and Methods for Forming the Same |
| US8680647B2 (en) | 2011-12-29 | 2014-03-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packages with passive devices and methods of forming the same |
| US8703542B2 (en) | 2012-05-18 | 2014-04-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Wafer-level packaging mechanisms |
| US8759964B2 (en) | 2007-07-17 | 2014-06-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Wafer level package structure and fabrication methods |
| US8778738B1 (en) | 2013-02-19 | 2014-07-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaged semiconductor devices and packaging devices and methods |
| US8785299B2 (en) | 2012-11-30 | 2014-07-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package with a fan-out structure and method of forming the same |
| US20140203429A1 (en) | 2013-01-18 | 2014-07-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fan-out package structure and methods for forming the same |
| US20140225222A1 (en) | 2013-02-11 | 2014-08-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package with metal-insulator-metal capacitor and method of manufacturing the same |
| US20140224887A1 (en) | 2011-09-30 | 2014-08-14 | Hitachi Chemical Company, Ltd. | Rfid tag |
| US8809996B2 (en) | 2012-06-29 | 2014-08-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package with passive devices and method of forming the same |
| US8829676B2 (en) | 2011-06-28 | 2014-09-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interconnect structure for wafer level package |
| US20140252646A1 (en) | 2013-03-06 | 2014-09-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interconnect Structure for Package-on-Package Devices |
| US20140264930A1 (en) | 2013-03-15 | 2014-09-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fan-Out Interconnect Structure and Method for Forming Same |
| US8877554B2 (en) | 2013-03-15 | 2014-11-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaged semiconductor devices, methods of packaging semiconductor devices, and PoP devices |
| US20150016068A1 (en) | 2013-07-12 | 2015-01-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | 3DIC Package Integration for High-Frequency RF System |
| US8988181B2 (en) | 2011-09-23 | 2015-03-24 | Inpaq Technology Co., Ltd. | Common mode filter with multi-spiral layer structure and method of manufacturing the same |
| CN204333273U (en) | 2013-02-13 | 2015-05-13 | 株式会社村田制作所 | Antenna device and electronic equipment |
| US20160035670A1 (en) * | 2014-07-30 | 2016-02-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor Device Packages, Packaging Methods, and Packaged Semiconductor Devices |
| US9478421B2 (en) | 2013-05-03 | 2016-10-25 | Applied Materials, Inc. | Optically tuned hardmask for multi-patterning applications |
| US20170024637A1 (en) | 2008-05-21 | 2017-01-26 | Murata Manufacturing Co., Ltd. | Wireless ic device |
| TW201724407A (en) | 2015-12-15 | 2017-07-01 | 台灣積體電路製造股份有限公司 | Integrated fan-out coil on a metal plate with grooves |
| TW201725631A (en) | 2015-10-14 | 2017-07-16 | 台灣積體電路製造股份有限公司 | Package structure, fan-out package structure and method of the same |
| TW201727845A (en) | 2016-01-29 | 2017-08-01 | 台灣積體電路製造股份有限公司 | Wireless charging package having a wafer integrated in the center of the coil |
| TW201729378A (en) | 2015-10-30 | 2017-08-16 | 台灣積體電路製造股份有限公司 | Semiconductor structure and method of manufacturing same |
| TW201733054A (en) | 2016-02-02 | 2017-09-16 | 台灣積體電路製造股份有限公司 | Fan-out package structure, antenna system and associated method |
| US20180191053A1 (en) | 2017-01-05 | 2018-07-05 | Fraunhofer-Gesellschaft Zur Foerderung Der Angewandten Forschung E.V. | Wafer level package with integrated or embedded antenna |
| US10083929B2 (en) | 2016-12-16 | 2018-09-25 | Samsung Electro-Mechanics Co., Ltd. | Fan-out semiconductor package |
| US10115684B2 (en) | 2014-09-29 | 2018-10-30 | Renesas Electronics Corporation | Semiconductor device |
| US11075176B2 (en) * | 2017-09-29 | 2021-07-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method |
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9589903B2 (en) | 2015-03-16 | 2017-03-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Eliminate sawing-induced peeling through forming trenches |
-
2018
- 2018-01-26 US US15/881,362 patent/US10790244B2/en active Active
- 2018-01-31 DE DE102018102085.6A patent/DE102018102085B3/en active Active
- 2018-03-26 KR KR1020180034526A patent/KR102164064B1/en active Active
- 2018-04-26 TW TW107114173A patent/TWI677926B/en active
- 2018-08-27 CN CN201810979949.9A patent/CN109585309B/en active Active
-
2019
- 2019-09-13 US US16/569,890 patent/US11075176B2/en active Active
-
2021
- 2021-07-26 US US17/385,222 patent/US11848288B2/en active Active
Patent Citations (57)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5151769A (en) | 1991-04-04 | 1992-09-29 | General Electric Company | Optically patterned RF shield for an integrated circuit chip for analog and/or digital operation at microwave frequencies |
| US20040021218A1 (en) | 2001-10-15 | 2004-02-05 | Masaaki Hayama | Module component |
| US6646328B2 (en) | 2002-01-11 | 2003-11-11 | Taiwan Semiconductor Manufacturing Co. Ltd. | Chip antenna with a shielding layer |
| US20060163692A1 (en) | 2003-07-23 | 2006-07-27 | Detecheverry Celine J | Inductive and capacitvie elements for semiconductor techinologies with minimum pattern density requirements |
| US8362588B2 (en) | 2005-05-18 | 2013-01-29 | Megica Corporation | Semiconductor chip with coil element over passivation layer |
| US20080135977A1 (en) | 2006-12-07 | 2008-06-12 | Infineon Technologies Ag | Semiconductor component including a semiconductor chip and a passive component |
| US20130234286A1 (en) | 2007-03-12 | 2013-09-12 | Renesas Electronics Corporation | Semiconductor device having high-frequency interconnect |
| US7750408B2 (en) * | 2007-03-29 | 2010-07-06 | International Business Machines Corporation | Integrated circuit structure incorporating an inductor, a conductive sheet and a protection circuit |
| US8759964B2 (en) | 2007-07-17 | 2014-06-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Wafer level package structure and fabrication methods |
| US20170024637A1 (en) | 2008-05-21 | 2017-01-26 | Murata Manufacturing Co., Ltd. | Wireless ic device |
| US20110285215A1 (en) | 2009-02-07 | 2011-11-24 | Murata Manufacturing Co., Ltd. | Method for manufacturing module with planar coil, and module with planar coil |
| US20120176282A1 (en) | 2009-11-20 | 2012-07-12 | Murata Manufacturing Co., Ltd. | Antenna device and mobile communication terminal |
| US20130026468A1 (en) | 2010-04-07 | 2013-01-31 | Shimadzu Corporation | Radiation detector and method of manufacturing the same |
| US20110291288A1 (en) | 2010-05-26 | 2011-12-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package systems having interposers |
| US8361842B2 (en) | 2010-07-30 | 2013-01-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Embedded wafer-level bonding approaches |
| US20120064712A1 (en) | 2010-09-14 | 2012-03-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for Reducing UBM Undercut in Metal Bump Structures |
| US20130062760A1 (en) | 2010-10-14 | 2013-03-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaging Methods and Structures Using a Die Attach Film |
| US8829676B2 (en) | 2011-06-28 | 2014-09-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interconnect structure for wafer level package |
| US20130062761A1 (en) | 2011-09-09 | 2013-03-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaging Methods and Structures for Semiconductor Devices |
| US8988181B2 (en) | 2011-09-23 | 2015-03-24 | Inpaq Technology Co., Ltd. | Common mode filter with multi-spiral layer structure and method of manufacturing the same |
| US20140224887A1 (en) | 2011-09-30 | 2014-08-14 | Hitachi Chemical Company, Ltd. | Rfid tag |
| US20130168848A1 (en) | 2011-12-28 | 2013-07-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaged semiconductor device and method of packaging the semiconductor device |
| US8680647B2 (en) | 2011-12-29 | 2014-03-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packages with passive devices and methods of forming the same |
| US8703542B2 (en) | 2012-05-18 | 2014-04-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Wafer-level packaging mechanisms |
| US20130307140A1 (en) | 2012-05-18 | 2013-11-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaging with interposer frame |
| US8809996B2 (en) | 2012-06-29 | 2014-08-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package with passive devices and method of forming the same |
| US20140076617A1 (en) | 2012-09-20 | 2014-03-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Passive Devices in Package-on-Package Structures and Methods for Forming the Same |
| CN103681561A (en) | 2012-09-20 | 2014-03-26 | 台湾积体电路制造股份有限公司 | Passive devices in package-on-package structures and methods for forming the same |
| US8785299B2 (en) | 2012-11-30 | 2014-07-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package with a fan-out structure and method of forming the same |
| US8803306B1 (en) | 2013-01-18 | 2014-08-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fan-out package structure and methods for forming the same |
| US20140203429A1 (en) | 2013-01-18 | 2014-07-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fan-out package structure and methods for forming the same |
| US20140225222A1 (en) | 2013-02-11 | 2014-08-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package with metal-insulator-metal capacitor and method of manufacturing the same |
| CN204333273U (en) | 2013-02-13 | 2015-05-13 | 株式会社村田制作所 | Antenna device and electronic equipment |
| US20150214620A1 (en) | 2013-02-13 | 2015-07-30 | Murata Manufacturing Co., Ltd. | Antenna device and electronic device |
| US8778738B1 (en) | 2013-02-19 | 2014-07-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaged semiconductor devices and packaging devices and methods |
| US20140252646A1 (en) | 2013-03-06 | 2014-09-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interconnect Structure for Package-on-Package Devices |
| US9048222B2 (en) | 2013-03-06 | 2015-06-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabricating interconnect structure for package-on-package devices |
| US20140264930A1 (en) | 2013-03-15 | 2014-09-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fan-Out Interconnect Structure and Method for Forming Same |
| US8877554B2 (en) | 2013-03-15 | 2014-11-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaged semiconductor devices, methods of packaging semiconductor devices, and PoP devices |
| US9478421B2 (en) | 2013-05-03 | 2016-10-25 | Applied Materials, Inc. | Optically tuned hardmask for multi-patterning applications |
| US20150016068A1 (en) | 2013-07-12 | 2015-01-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | 3DIC Package Integration for High-Frequency RF System |
| US20160035670A1 (en) * | 2014-07-30 | 2016-02-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor Device Packages, Packaging Methods, and Packaged Semiconductor Devices |
| US10115684B2 (en) | 2014-09-29 | 2018-10-30 | Renesas Electronics Corporation | Semiconductor device |
| TW201725631A (en) | 2015-10-14 | 2017-07-16 | 台灣積體電路製造股份有限公司 | Package structure, fan-out package structure and method of the same |
| US10269582B2 (en) | 2015-10-14 | 2019-04-23 | Taiwan Semiconductor Manufacturing Company Ltd. | Package structure, fan-out package structure and method of the same |
| TW201729378A (en) | 2015-10-30 | 2017-08-16 | 台灣積體電路製造股份有限公司 | Semiconductor structure and method of manufacturing same |
| US10115685B2 (en) | 2015-10-30 | 2018-10-30 | Taiwan Semiconductor Manufacturing Company Ltd. | Method of manufacturing a semiconductor structure |
| US10074472B2 (en) | 2015-12-15 | 2018-09-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | InFO coil on metal plate with slot |
| TW201724407A (en) | 2015-12-15 | 2017-07-01 | 台灣積體電路製造股份有限公司 | Integrated fan-out coil on a metal plate with grooves |
| TW201727845A (en) | 2016-01-29 | 2017-08-01 | 台灣積體電路製造股份有限公司 | Wireless charging package having a wafer integrated in the center of the coil |
| US10163780B2 (en) | 2016-01-29 | 2018-12-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Wireless charging package with chip integrated in coil center |
| KR20170090985A (en) | 2016-01-29 | 2017-08-08 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | Wireless charging package with chip integrated in coil center |
| TW201733054A (en) | 2016-02-02 | 2017-09-16 | 台灣積體電路製造股份有限公司 | Fan-out package structure, antenna system and associated method |
| US10128203B2 (en) | 2016-02-02 | 2018-11-13 | Taiwan Semiconductor Manufacturing Company Ltd. | Fan-out package structure, antenna system and associated method |
| US10083929B2 (en) | 2016-12-16 | 2018-09-25 | Samsung Electro-Mechanics Co., Ltd. | Fan-out semiconductor package |
| US20180191053A1 (en) | 2017-01-05 | 2018-07-05 | Fraunhofer-Gesellschaft Zur Foerderung Der Angewandten Forschung E.V. | Wafer level package with integrated or embedded antenna |
| US11075176B2 (en) * | 2017-09-29 | 2021-07-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20220384505A1 (en) * | 2021-05-28 | 2022-12-01 | UTAC Headquarters Pte. Ltd. | Semiconductor Device and Method of Forming an Optical Semiconductor Package with a Shield Structure |
| US12302657B2 (en) * | 2021-05-28 | 2025-05-13 | UTAC Headquarters Pte. Ltd. | Semiconductor device and method of forming an optical semiconductor package with a shield structure |
Also Published As
| Publication number | Publication date |
|---|---|
| US10790244B2 (en) | 2020-09-29 |
| KR20190038251A (en) | 2019-04-08 |
| CN109585309B (en) | 2021-02-09 |
| CN109585309A (en) | 2019-04-05 |
| DE102018102085B3 (en) | 2019-03-14 |
| US20190103370A1 (en) | 2019-04-04 |
| US11075176B2 (en) | 2021-07-27 |
| US20200006259A1 (en) | 2020-01-02 |
| KR102164064B1 (en) | 2020-10-13 |
| TW201916184A (en) | 2019-04-16 |
| US20210358870A1 (en) | 2021-11-18 |
| TWI677926B (en) | 2019-11-21 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US11848288B2 (en) | Semiconductor device and method | |
| US12021047B2 (en) | Semiconductor packages having a die, an encapsulant, and a redistribution structure | |
| US10720388B2 (en) | Wireless charging package with chip integrated in coil center | |
| US11063007B2 (en) | Semiconductor device and method of manufacture | |
| US10867911B2 (en) | InFO coil structure and methods of manufacturing same | |
| US11133236B2 (en) | Polymer-based-semiconductor structure with cavity | |
| US10304614B2 (en) | Stacked coil for wireless charging structure on InFO package | |
| CN107644850A (en) | Semiconductor package | |
| US11282785B2 (en) | Wireless charging package with chip integrated in coil center |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |