US10096681B2 - Electric field shielding in silicon carbide metal-oxide-semiconductor (MOS) device cells - Google Patents
Electric field shielding in silicon carbide metal-oxide-semiconductor (MOS) device cells Download PDFInfo
- Publication number
- US10096681B2 US10096681B2 US15/595,611 US201715595611A US10096681B2 US 10096681 B2 US10096681 B2 US 10096681B2 US 201715595611 A US201715595611 A US 201715595611A US 10096681 B2 US10096681 B2 US 10096681B2
- Authority
- US
- United States
- Prior art keywords
- regions
- region
- shielding
- cells
- shielding regions
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 title claims abstract description 49
- 239000004065 semiconductor Substances 0.000 title claims abstract description 42
- 230000005684 electric field Effects 0.000 title abstract description 44
- 229910010271 silicon carbide Inorganic materials 0.000 title description 45
- 230000005669 field effect Effects 0.000 claims description 5
- 230000001788 irregular Effects 0.000 claims description 5
- 239000002019 doping agent Substances 0.000 claims description 3
- 230000007774 longterm Effects 0.000 abstract description 8
- 238000000034 method Methods 0.000 description 27
- 238000013461 design Methods 0.000 description 23
- 230000001413 cellular effect Effects 0.000 description 14
- 238000004519 manufacturing process Methods 0.000 description 7
- 238000002513 implantation Methods 0.000 description 6
- 210000000746 body region Anatomy 0.000 description 5
- 230000008569 process Effects 0.000 description 5
- 239000000758 substrate Substances 0.000 description 5
- 230000008901 benefit Effects 0.000 description 4
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 3
- 229910052814 silicon oxide Inorganic materials 0.000 description 3
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- 238000009825 accumulation Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- PIGFYZPCRLYGLF-UHFFFAOYSA-N Aluminum nitride Chemical compound [Al]#N PIGFYZPCRLYGLF-UHFFFAOYSA-N 0.000 description 1
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- JMASRVWKEDWRBT-UHFFFAOYSA-N Gallium nitride Chemical compound [Ga]#N JMASRVWKEDWRBT-UHFFFAOYSA-N 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 239000000969 carrier Substances 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 229910003460 diamond Inorganic materials 0.000 description 1
- 239000010432 diamond Substances 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 230000003467 diminishing effect Effects 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 239000007943 implant Substances 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 238000001459 lithography Methods 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 238000002161 passivation Methods 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 230000007480 spreading Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/13—Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
- H10D62/149—Source or drain regions of field-effect devices
- H10D62/151—Source or drain regions of field-effect devices of IGFETs
- H10D62/156—Drain regions of DMOS transistors
- H10D62/157—Impurity concentrations or distributions
-
- H01L29/1608—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/832—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge being Group IV materials comprising two or more elements, e.g. SiGe
- H10D62/8325—Silicon carbide
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/0445—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising crystalline silicon carbide
- H01L21/0455—Making n or p doped regions or layers, e.g. using diffusion
- H01L21/046—Making n or p doped regions or layers, e.g. using diffusion using ion implantation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/0445—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising crystalline silicon carbide
- H01L21/0455—Making n or p doped regions or layers, e.g. using diffusion
- H01L21/046—Making n or p doped regions or layers, e.g. using diffusion using ion implantation
- H01L21/0465—Making n or p doped regions or layers, e.g. using diffusion using ion implantation using masks
-
- H01L29/0623—
-
- H01L29/063—
-
- H01L29/0646—
-
- H01L29/0696—
-
- H01L29/1095—
-
- H01L29/66068—
-
- H01L29/7395—
-
- H01L29/7455—
-
- H01L29/78—
-
- H01L29/7802—
-
- H01L29/7816—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/01—Manufacture or treatment
- H10D12/031—Manufacture or treatment of IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/411—Insulated-gate bipolar transistors [IGBT]
- H10D12/441—Vertical IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D18/00—Thyristors
- H10D18/60—Gate-turn-off devices
- H10D18/65—Gate-turn-off devices with turn-off by field effect
- H10D18/655—Gate-turn-off devices with turn-off by field effect produced by insulated gate structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/65—Lateral DMOS [LDMOS] FETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/662—Vertical DMOS [VDMOS] FETs having a drift region having a doping concentration that is higher between adjacent body regions relative to other parts of the drift region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
- H10D62/106—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE] having supplementary regions doped oppositely to or in rectifying contact with regions of the semiconductor bodies, e.g. guard rings with PN or Schottky junctions
- H10D62/107—Buried supplementary regions, e.g. buried guard rings
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
- H10D62/109—Reduced surface field [RESURF] PN junction structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/113—Isolations within a component, i.e. internal isolations
- H10D62/114—PN junction isolations
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/124—Shapes, relative sizes or dispositions of the regions of semiconductor bodies or of junctions between the regions
- H10D62/126—Top-view geometrical layouts of the regions or the junctions
- H10D62/127—Top-view geometrical layouts of the regions or the junctions of cellular field-effect devices, e.g. multicellular DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/393—Body regions of DMOS transistors or IGBTs
-
- H01L29/7393—
-
- H01L29/74—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/411—Insulated-gate bipolar transistors [IGBT]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D18/00—Thyristors
Definitions
- SiC silicon carbide
- field transistors e.g., MOSFET, DMOSFET, UMOSFET, VMOSFET, trench MOSFET, etc.
- IGBT insulated gate bipolar transistors
- IBMCT insulated base MOS-controlled thyristors
- Power conversion devices are widely used throughout modern electrical systems to convert electrical power from one form to another form for consumption by a load.
- Many power electronics systems utilize various semiconductor devices and components, such as thyristors, diodes, and various types of transistors (e.g., metal-oxide-semiconductor field-effect transistor (MOSFETs), insulated gate bipolar transistors (IGBTs), and other suitable transistors).
- MOSFETs metal-oxide-semiconductor field-effect transistor
- IGBTs insulated gate bipolar transistors
- SiC silicon carbide
- SiC silicon carbide
- SiC silicon carbide
- SiC also presents a number of technical and design challenges relative to Si, such as lower dopant diffusion during SiC device fabrication and higher electric fields within SiC devices during operation (e.g., under reverse bias).
- SiC portions of a SiC device may be robust to these higher electric fields, other portions of the SiC device, such as silicon oxide (SiO 2 ) dielectric layers, may fail under these higher electric fields. Accordingly, it is desirable to develop SiC device designs that reduce high electric fields to improve device reliability without substantially diminishing device performance.
- FIG. 1A is a schematic of a typical planar MOSFET device
- FIG. 1B is a schematic illustrating resistances for various regions of a typical MOSFET device
- FIG. 2 is a top-down view of a surface of a SiC layer that includes a typical MOSFET device structure having a stripe cell layout;
- FIG. 3 is a top-down view of a SiC layer that includes a number of square semiconductor device cells
- FIG. 4 is a top-down view of a SiC layer that includes a number of staggered square semiconductor device cells
- FIG. 5 is a top-down view of a SiC layer that includes a number of hexagonal semiconductor device cells
- FIG. 6 is a graph depicting normalized electric field strength in a portion of a SiC layer and in a portion of a dielectric layer disposed over the SiC layer, wherein the portion of the SiC layer is disposed between parallel portions of unshielded square device cells under reverse bias;
- FIG. 7A is a graph depicting normalized electric field strength in a portion of a SiC layer and in a portion of a dielectric layer disposed over the SiC layer, wherein the portion of the SiC layer is disposed between the corners of the well regions of unshielded square device cells under reverse bias;
- FIG. 7B is a graph depicting normalized electric field strength in a portion of a SiC layer and in a portion of a dielectric layer disposed over the SiC layer, wherein the portion of the SiC layer is disposed between the corners of the well regions of square device cells that are shielded by a disconnected shielding region and operating reverse bias, in accordance with embodiments of the present technique;
- FIG. 8 is a top-down view of a device layout that includes a number of square device cells and a disconnected shielding region, in accordance with embodiments of the present technique
- FIG. 9 is a top-down view a device layout that includes a number of square device cells and differently shaped disconnected shielding regions, in accordance with embodiments of the present technique.
- FIG. 10 is a top-down view of a device layout depicting a number of staggered, square device cells and triangular disconnected shielding regions, in accordance with embodiments of the present technique
- FIG. 11 is an example of a top-down view of a device layout that includes a number of hexagonal device cells and differently shaped disconnected shielding regions, in accordance with embodiments of the present technique;
- FIG. 12 is a top-down view of a device layout that includes a number of elongated hexagonal device cells and differently shaped disconnected shielding regions, in accordance with embodiments of the present technique;
- FIG. 13 is a top-down view of a device layout that includes a number of elongated hexagonal device cells and differently shaped disconnected shielding regions, in accordance with embodiments of the present technique;
- FIG. 14 is a top-down view of a device layout that includes a number of square device cells with differently shaped connected shielding regions overlapping with the channel regions of one or more device cells, in accordance with embodiments of the present technique;
- FIG. 15 is a top-down view of a device layout that includes a number of staggered, square device cells with connected shielding regions overlapping with the channel regions of one or more device cells, in accordance with embodiments of the present technique.
- FIG. 16 is a top-down view of a device layout that includes a number of hexagonal device cells with connected shielding regions overlapping with the channel regions of one or more device cells, in accordance with embodiments of the present technique.
- semiconductor device cells are described herein as being disposed or fabricated “at the surface,” “in the surface,” “on the surface,” or “along the surface” of a semiconductor layer, which is intended to include semiconductor device cells having portions disposed within the bulk of the semiconductor layer, portions disposed proximate to the surface of the semiconducting layer, portions disposed even with the surface of the semiconductor layer, and/or portions disposed above or on top of the surface of the semiconductor layer.
- FIG. 1A illustrates an active cell of a planar n-channel field-effect transistor, namely a DMOSFET, hereinafter MOSFET device 10 .
- MOSFET device 10 a planar n-channel field-effect transistor
- FIG. 1A illustrates an active cell of a planar n-channel field-effect transistor, namely a DMOSFET, hereinafter MOSFET device 10 .
- MOSFET device 10 DMOSFET
- the illustrated MOSFET device 10 of FIG. 1A includes a semiconductor device layer 2 (e.g., an epitaxial SiC layer) having a first surface 4 and a second surface 6 .
- the semiconductor device layer 2 includes a drift region 16 having a first conductivity type (e.g., an n-type drift layer 16 ), a well region 18 having a second conductivity type (e.g., a p-well 18 ) disposed adjacent to the drift region 16 and proximal to the first surface 4 .
- the semiconductor device layer 2 also includes a source region 20 having the first conductivity type (e.g., n-type source region 20 ) adjacent to the well region 18 and proximal to the first surface 4 .
- a dielectric layer 24 (also referred to as a gate insulating layer or gate dielectric layer) is disposed on a portion of the first surface 4 of the semiconductor device layer 2 , and a gate electrode 26 is disposed on the dielectric layer 24 .
- the second surface 6 of the semiconductor device layer 2 is a substrate layer 14 (e.g., a SiC substrate layer), and the drain contact 12 is disposed on the bottom of device 10 along the substrate layer 14 .
- an appropriate gate voltage (e.g., at or beyond a threshold voltage (VTR) of the MOSFET device 10 ) may cause an inversion layer to be formed in the channel region 28 , as well as a conductive path to be enhanced in the junction field-effect transistor (JFET) region 29 due to accumulation of carriers, allowing current to flow from the drain contact 12 (i.e., the drain electrode) to the source contact 22 (i.e., the source electrode).
- VTR threshold voltage
- JFET junction field-effect transistor
- the present approach may be discussed below in the context of SiC MOSFET devices, it should be appreciated the present approach may be applicable to other types of material systems (e.g., silicon (Si), germanium (Ge), aluminum nitride (AlN), gallium nitride (GaN), gallium arsenide (GaAs), diamond (C), or any other suitable wide band-gap semiconductor) as well as other types of device structures (e.g., UMOSFET, VMOSFETs, insulated gate bipolar transistors (IGBT), insulated base MOS-controlled thyristors (IBMCT), or any other suitable FET and/or MOS device) utilizing both n- and p-channel designs.
- Si silicon
- germanium germanium
- AlN aluminum nitride
- GaN gallium nitride
- GaAs gallium arsenide
- C diamond
- UMOSFET insulated gate bipolar transistors
- IBMCT insulated base MOS-controlled
- FIG. 1B is a schematic cross-sectional view of the SiC device 10 of FIG. 1A .
- the source contacts 22 of the MOSFET device 10 illustrated in FIG. 1B generally provide an ohmic connection to the source electrode, and are disposed over both a portion of the source regions 20 and a portion of the well regions 18 .
- the source contact 22 is generally a metallic interface comprising one or more metal layers situated between these semiconductor portions of the MOSFET device 10 and the metallic source electrode.
- the portion of the source region 20 (e.g., n+ source region 20 ) of the MOSFET device 10 disposed below the contact 22 may be more specifically referred to herein as a source contact region 42 of the MOSFET device 10 .
- a portion of the well region 18 of the MOSFET device 10 which may be doped at a higher level than the remainder of the well region 18 , may be more specifically referred to herein as a body region 39 (e.g., p+ body region 39 ) of the MOSFET device 10 .
- a body region 39 e.g., p+ body region 39
- the portion of the body region 39 that is disposed below (e.g., covered by, directly electrically connected to) the contact 22 may be more specifically referred to herein as a body contact region 44 (e.g., p+ body contact region 44 ) of the MOSFET device 10 .
- the various regions of the MOSFET device 10 may each have an associated resistance, and a total resistance (e.g., an on-state resistance, R ds (on)) of the MOSFET device 10 , which may be represented as a sum of each of these resistances.
- on-state resistance, R ds (on) of the MOSFET device 10 may be approximated as a sum of: a resistance R s 30 (e.g., a resistance of source region 20 and a resistance of the contact 22 ); a resistance R ch 32 (e.g., an inversion channel resistance of the region 28 illustrated in FIG.
- a resistance R acc 34 e.g., a resistance of an accumulation layer between the gate oxide 24 and portion of drift layer 16 located between well regions 18
- a resistance R JFET 36 e.g., resistance of undepleted neck region between well regions 18
- a resistance R drift 38 e.g., the resistance about the drift layer 16
- a resistance R sub 40 e.g., the resistance about the substrate layer 14 .
- the resistances illustrated in FIG. 1B are not intended to be exhaustive, and that other resistances (e.g., drain contact resistance, spreading resistance, etc.) could potentially be present within the semiconductor device 10 .
- one or two resistance components illustrated in FIG. 1B may dominate conduction losses of the semiconductor device 10 , and addressing these factors can significantly impact R ds (on).
- the channel resistance (R ch 32 ) may account for a significant portion of device conduction losses.
- JFET region resistance (R JFET 36 ) may account for a significant portion of total conduction losses.
- FIG. 2 illustrates a top-down view of a semiconductor device layer 2 including a MOSFET device structure 41 having a conventional stripe cell layout.
- the conventional MOSFET device structure 41 may be described as having a particular channel length (L ch 43 ), length from channel region to ohmic region (L ch _ to _ ohm 45 ), width of the ohmic region (W ohm 47 ), and width of the JFET region (W JFET 49 ). While the conventional stripe cell layout illustrated in FIG.
- FIGS. 3-5 illustrate top-down views of a semiconductor device layer 2 having different conventional cellular designs and layouts. These conventional designs may be described as being unshielded relative to the shielded device cells of the present technique discussed below. It may be appreciated that for FIGS. 3-5 , as well as for the top-down views of device cells presented below, certain features of the device cells (e.g., gate contact 26 , dielectric layer 24 , contacts 22 ) are omitted to provide an unobstructed view of the surface of the semiconductor device layer 2 . In particular, FIG.
- FIG. 3 illustrates square device cells 50 in an aligned layout 51
- FIG. 4 illustrates the square cellular device cells 50 in a staggered or offset layout 52
- FIG. 5 illustrates hexagonal device cells 54 in an aligned layout 55
- the illustrated cell designs and layouts illustrated in FIGS. 3-5 enable reduced R ds (on) by reducing both channel resistance (R ch 32 ) and the JFET resistance (R JFET 36 ) relative to a stripe cell layout, as illustrated in FIG. 2 .
- the square device cells 50 of FIG. 3 provide an approximately 20% lower R ds (on) than the stripe device 41 of FIG.
- the illustrated conventional square device cell 50 and hexagonal device cell 54 each include a body contact region 44 disposed in the center 65 of each cell that, as illustrated in FIG. 1B , is part of the well region 18 .
- the body contact region 44 is surrounded by a source region 20 . More specifically, the body contact region 44 of each cell may be surrounded by the source contact region 42 of the source region 20 , wherein the doping of the source contact region 42 may be the same as the remainder of the source region 20 .
- the source region 20 of each cell is surrounded by a channel region 28 , which also is part of the well region 18 , as illustrated in FIGS. 1A and 1B .
- the channel region 28 is, in turn, surrounded by the JFET region 29 .
- the width of a particular part of the JFET region 29 is defined as the shortest distance between regions having the opposite doping type (e.g., p-type) compared that of JFET region 29 (e.g., n-type). While each device cell includes a JFET region 29 about the perimeter of the cell, these JFET regions 29 may, at times, be collectively referred to as the JFET region 29 of the semiconductor device layer 2 for simplicity.
- the semiconductor device layer 2 , the source region 20 , including the source contact region 42 , and the JFET region 29 have a first conductivity type (e.g., n-type), while well region 18 , including the body contact region 44 and the channel region 28 have a second conductivity type (e.g., p-type).
- two device cells may be referred to as neighboring cells or adjacent cells when any portion of the boundaries of the two cells touch (e.g., along a side 68 or at a corner 69 of the boundary the device cells).
- each square device cell 50 of FIG. 3 has eight neighboring or adjacent cells
- each staggered square cell 50 of FIG. 4 and each hexagonal device cell 54 of FIG. 5 has six neighboring or adjacent cells.
- the cellular designs illustrated in FIGS. 3-5 may enable lower R ds (on) relative to a stripe cell layout, as illustrated in FIG. 2 , it is presently recognized that such cellular designs can have a substantially higher electric field in portions of the JFET region 29 between the corners of the well regions of neighboring device cells under blocking conditions.
- the electric field in the dielectric layer 24 e.g., SiO 2
- the dielectric layer 24 may experience breakdown during long term operation, resulting in reliability issues with the SiC device cells 50 and 54 .
- FIG. 6 is a graph 70 that plots the strength of the electric field (in arbitrary units (au)) under reverse bias for portions of an unshielded device cell 50 disposed along the arrow 64 illustrated in FIG. 3 .
- the example unshielded device cell 50 i.e., 1200 V SiC MOSFET square device cells, having 8 ⁇ 10 15 cm ⁇ 3 epi doped and 11 ⁇ m thick drift layer, wherein W JFET,parallel 49 is 2.6 ⁇ m
- FIG. 7A is a graph 80 that plots the strength of the electric field (in arbitrary units (au)) for portions of an unshielded SiC device cell 50 under reverse bias, wherein the portions are disposed along the diagonal arrow 66 illustrated in FIG. 3 .
- the graph 80 of FIG. 7A includes a first curve 82 illustrating the electric field in the semiconductor device layer 2 , and includes a second curve 84 illustrating the electric field in the dielectric layer 24 disposed over the semiconductor device layer 2 (as illustrated in FIGS. 1A and 1B ), for an example conventional SiC device cell 50 having the same dimensions and conditions as indicated for FIG. 6 .
- FIG. 7A is a graph 80 that plots the strength of the electric field (in arbitrary units (au)) for portions of an unshielded SiC device cell 50 under reverse bias, wherein the portions are disposed along the diagonal arrow 66 illustrated in FIG. 3 .
- the graph 80 of FIG. 7A includes a first curve 82 illustrating the electric field in the semiconductor device layer
- the peak or maximum electric field between cell corners i.e., distance 60 , along the arrow 66 of FIG. 3
- the peak or maximum electric field between parallel portions of the cells 50 i.e., distance 49 , along the arrow 64 of FIG. 3 ).
- the peak electric field in the dielectric layer 24 is greater between the corners of the well regions 18 of neighboring device cells 50 (e.g., between the corners of the channel regions 28 of neighboring device cells, at the corner 69 where neighboring cells meet), which may result in long term reliability issues for such unshielded device cells 50 .
- present embodiments are directed toward cellular device designs that incorporate one or more shielding regions, in the form of disconnected/connected shielding regions, that reduce the electric field in the JFET regions 29 (as well as in the gate dielectric layer 24 illustrated in FIG. 1B ) in locations where the corners 69 of neighboring device cells meet without significantly increasing R ds (on).
- the shielding regions of the presently disclosed devices are designed so that the distance between the shielding regions and well regions of neighboring device cells less than or equal to the distance between parallel portions of the well regions of the neighboring device cells.
- present designs ensure no portion of the JFET region 29 is wider than the width of the JFET region 29 between parallel portions of the channel regions of neighboring device cells (i.e., W JFET,parallel 49 ). Further, present designs maintain a channel region width and/or a JFET region density that is greater than or equal to that of a conventional stripe device (e.g., stripe cell device 41 of FIG. 2 ) having comparable dimensions (e.g., same L ch , L ch _ to _ ohm , W ohm ).
- the presently disclosed shielded device cells provide superior performance relative to a conventional stripe device cells of comparable dimensions, while still providing similar reliability (e.g., long-term, high-temperature stability).
- the shielding regions of the presently disclosed cellular designs may be implanted simultaneously with other features of the device cells (e.g., body contact region 44 , well region 18 , termination region), and as such, do not increase the complexity or cost of fabrication.
- present embodiments are directed toward cellular device designs that incorporate other types of implanted shielding regions to reduce the peak electric field in the JFET regions 29 (as well as in the gate dielectric layer 24 illustrated in FIG. 1B ) above the JFET region, without significantly increasing R ds (on). It may be appreciated that other types of shielding regions are implanted as extensions that extend a feature (e.g., a body region, channel region, source region) of a device cell beyond its typical boundaries.
- a feature e.g., a body region, channel region, source region
- the presently disclosed shielding regions do not extend a feature (e.g., a body region, channel region) of a device cell, but rather are implanted in the portion of the JFET region in which device cells meet (e.g., between the corners of the well regions of neighboring device cells).
- the disclosed shielding regions reduce the electric field in this portion of the JFET region while maintaining a channel region width/periphery and/or a JFET region density that is greater than or equal to that of a conventional stripe device (e.g., stripe device 41 of FIG. 2 ) having comparable process/technology limited dimensions (e.g., same L ch , L ch _ to _ ohm , W ohm ).
- the presently disclosed shielded device cells provide superior performance relative to a conventional stripe device of comparable dimensions, while still providing similar reliability (e.g., long-term, high-temperature stability under reverse bias).
- the shielding regions of the presently disclosed cellular layouts may be implanted simultaneously with other features of the device cells, and as such, do not increase the complexity or cost of fabrication
- the presently disclosed shielding regions may be in the form of either disconnected or connected shielding regions.
- a “disconnected shielding region” refers to a shielding region that is disposed within the JFET region (e.g., entirely surrounded by the JFET region) and does not overlap with the well regions of one or more device cells.
- a “connected shielding region,” as used herein refers to a shielding region that is disposed within the JFET region and overlaps with at least the well region of one or more device cells.
- the disclosed layouts having the connected shielding regions provide effective shielding, they may also result in slightly higher R ds (on), relative to layouts that include disconnected shielding regions, due to a slightly lower channel density.
- the disclosed disconnected and connected shielding regions generally do not extend into the source region, the source contact region, or the body contact region of the device cells.
- these shielding regions are arranged such that the distances between the shielding region and the well regions 18 of adjacent device cells are less than the distance between parallel portions of the well regions 18 of neighboring device cells (i.e., W JFET,parallel 49 ).
- the disclosed shielding regions ensure that no portion of the JFET region 29 is wider than W JFET,parallel 49 , suppressing aforementioned peak electric fields and improving device reliability.
- the disclosed shielding regions may be formed using the same implantation step used to form the body contact region 44 (e.g., a p+ implantation step), in which case the shielding regions may be substantially the same as the body contact region in terms of doping concentration and depth.
- the source/body contact i.e., an ohmic, metallic contact
- the disclosed shielding regions may be formed using a termination implantation step (e.g., a junction termination extension (JTE) implantation step), in which case the shielding regions generally have the same doping concentration and depth as the features formed during the termination implantation step.
- JTE junction termination extension
- the source/body contact may not be disposed over (i.e., not directly electrically coupled to) the shielding regions.
- the disclosed shielding regions may have a particular width, or a maximum width, that is generally the same size or smaller than the width of the other features defined during the same implant operation (e.g., the width of the body contact region, the width of the JTE sub-region).
- the disclosed shielding regions may have a width (i.e., a largest dimension) that is defined or limited by the lower practically achievable limit for defining features using present implantation and/or lithography techniques.
- the width of the disclosed shielding regions may be less than approximately 2 ⁇ m (e.g., between approximately 0.1 ⁇ m and approximately 2 ⁇ m, between approximately 0.2 ⁇ m and approximately 1 ⁇ m) or less than approximately 0.5 ⁇ m (e.g., between approximately 0.1 ⁇ m and approximately 0.5 ⁇ m).
- FIGS. 8-16 illustrate top-down views of embodiments of a semiconductor device layer 2 with various device cells and layouts that include at least one disconnected or connected shielding regions to reduce the peak electric field in the portion of JFET region 29 between the well regions 18 of neighboring device cells. More specifically, FIGS. 8-10 illustrate example layouts of square device cells that are shielded by disconnected shielding regions, FIG. 11 illustrates an example layout of hexagonal device cells that are shielded by disconnected shielding regions, FIGS. 12 and 13 illustrate example layouts of elongated hexagonal device cells that are shielded by disconnected shielding regions, FIGS. 14 and 15 illustrate example layouts of square device cells that are shielded by connected shielding regions, and FIG.
- FIGS. 11-16 illustrates an example layouts of hexagonal device cells that are shielded by connected shielding regions, in accordance with embodiments of the present approach. It may be noted that, for efficiency, in FIGS. 11-16 , a number of different differently shaped and sized shielding regions are illustrated together in the same device layout having different shapes to represent a number of different design options. It should be appreciated that, in certain embodiments, a device layout may only include shielding regions having substantially the same size and shape, while in other embodiments, a device layout may include shielding regions having different sizes and/or shapes. Additionally, the elongated hexagonal device cells of FIGS. 12 and 13 may include one or more features described in co-pending U.S. patent application Ser. Nos.
- FIG. 8 illustrates a portion of a device layout 2090 that includes a number of square device cells 2092 and a disconnected shielding region 2094 , in accordance with embodiments of the present technique.
- the illustrated shielding region 2094 is disposed in the JFET region 29 between the corners of the well regions 18 of neighboring device cells 2092 .
- the shielding region 2094 illustrated in FIG. 8 is substantially round and has a width 2096 (i.e., diameter 2096 ).
- the shielding regions may have other shapes (e.g., triangles, hexagons, ovals) and/or other widths (e.g., more narrow, wider, variable or changing widths), in accordance with embodiments of the present approach.
- the disconnected shielding region 2094 generally ensures that all of the distances 60 between the shielding region 2094 and adjacent well regions 18 (e.g., between regions have the second type of conductivity) are less than the distance 49 between parallel portions of the well regions 18 of neighboring cells 2092 .
- the disconnected shielding regions 2094 generally ensure that no portion of the JFET region 29 is wider than W JFET,parallel 49 , thereby reducing the peak electric field in the portion of the JFET region 29 between the corners of the well regions of neighboring device cells 2092 .
- the disclosed shielding regions like the embodiment of the disconnected shielding region illustrated in FIG. 8 , provide a reduction peak electric field when moving along the arrow 2102 .
- FIG. 7B is a graph 86 that plots the magnitude of the electric field (in the same arbitrary units (a.u.) as FIGS. 6 and 7A ) for portions of an embodiment of a SiC device cell 2092 of FIG. 8 under reverse bias, wherein the particular portions of the device cell 2092 are disposed along the diagonal arrow 1098 illustrated in FIG. 8 .
- the graph 86 of FIG. 7B includes a first curve 87 illustrating the electric field in the SiC layer 2 , and includes a second curve 88 illustrating the electric field in the dielectric layer 24 disposed over the SiC layer 2 (as illustrated in FIGS.
- SiC device cell 2092 having the same dimensions as the unshielded device cells represented in FIGS. 6 and 7A .
- the peak or maximum electric field between the corners of the well regions of the shielded SiC device cells 2092 (i.e., along the arrow 2012 ) of FIG. 8 is approximately 20% lower than the peak or maximum electric field between the corners (i.e., along the arrow 66 ) for the unshielded SiC square cells 50 of FIG. 3 , and the same as or less than that in between parallel portions of the well regions 18 (e.g., as illustrated in FIG. 6 ).
- the peak electric field in the dielectric layer 24 is lower in the portion of the JFET region 29 that is between the corners of the well regions of neighboring device cells 2092 , which may result in improved long term reliability for these SiC device cells 2092 .
- FIG. 9 illustrates a portion of a device layout 2110 that includes a number of square device cells 2092 and differently shaped disconnected shielding regions 2094 A and 2094 B, in accordance with embodiments of the present technique. It may be noted that, for the disconnected shielding regions 2094 A and 2094 B, as well as for other disclosed disconnected shielding regions, the shielding regions do not extend into or occupy a portion of the channel regions 28 (well region 18 ) of the device cells 2092 , and therefore do not reduce the channel density of the layout 2110 .
- shielding regions 2094 having different shapes may be used within the same layout.
- the disconnected shielding regions 2094 A and 2094 B generally ensure that all of the distances 60 between the shielding regions and the adjacent well regions 18 (e.g., between regions have the second type of conductivity) are less than the distance 49 between parallel portions of the well regions 18 of neighboring cells 2092 .
- the disconnected shielding regions 2094 generally ensure that no portion of the JFET region 29 is wider than W JFET,parallel 49 .
- the illustrated shielding regions 2094 A and 2094 B may be described as being substantially equidistant from the adjacent well regions of device cells 2092 , while in other embodiments, the distances between a shielding region and the adjacent well regions of device cells 2092 can be different values that are generally less than W JFET 49 .
- FIG. 10 illustrates a portion of a device layout 2120 that includes a number of staggered, square device cells 2092 and disconnected shielding regions 2094 , in accordance with embodiments of the present technique.
- the shielding region 2094 illustrated in FIG. 10 are substantially triangular and each have a respective width 2096 .
- the disconnected shielding regions 2094 generally ensure that all of the distances 60 between a shielding region 2094 and the adjacent well regions 18 (e.g., between regions have the second type of conductivity) are less than the distance 49 between parallel portions of the well regions 18 of neighboring cells 2092 .
- the disconnected shielding regions 2094 generally ensure that no portion of the JFET region 29 is wider than W JFET,parallel 49 .
- FIG. 11 illustrates a portion of a device layout 2130 that includes a number of hexagonal device cells 2132 and disconnected shielding regions 2094 A, 2094 B, 2094 C, and 2094 D, in accordance with embodiments of the present technique.
- the shielding region 2094 A illustrated in FIG. 11 has a substantially triangular shape and a width 2096 A
- the shielding region 2094 B has a substantially square shape and a width 2096 B
- the shielding region 2094 C has a substantially hexagonal shape and a width 2096 C
- the shielding region 2094 D has a substantially round shape and a width 2096 D.
- the shielding regions 2094 A, 2094 B, 2094 C, and 2094 D generally ensure that all of the distances 60 between a shielding region and the adjacent well regions 18 (e.g., between regions have the second type of conductivity) are less than the distance 49 between parallel portions of the well regions 18 of neighboring cells 2132 .
- the disconnected shielding regions 2094 generally ensure that no portion of the JFET region 29 is wider than W JFET,parallel 49 .
- FIG. 12 illustrates a portion of a device layout 2140 that includes a number of elongated hexagonal device cells 2142 and disconnected shielding regions 2094 A, 2094 B, 2094 C, and 2094 D, in accordance with embodiments of the present technique.
- the shielding regions 2094 A illustrated in FIG. 12 have a substantially round shape and a width 2096 A
- the shielding regions 2094 B have a substantially square shape and a width 2096 B
- the shielding regions 2094 C have a substantially hexagonal shape and a width 2096 C
- the shielding regions 2094 D have a substantially triangular shape and a width 2096 D.
- the shielding regions 2094 A, 2094 B, 2094 C, and 2094 D generally ensure that all of the distances 60 between a shielding region and the adjacent well regions 18 (e.g., between regions have the second type of conductivity) are less than the distance 49 between parallel portions of the well regions 18 of neighboring cells 2142 .
- the disconnected shielding regions 2094 generally ensure that no portion of the JFET region 29 is wider than W JFET,parallel 49 .
- FIG. 13 illustrates a portion of a device layout 2150 that includes a number of elongated hexagonal device cells 2152 and disconnected shielding regions 2094 A, 2094 B, 2094 C, 2094 D, 2094 E, and 2094 F, in accordance with embodiments of the present technique.
- the shielding region 2094 A illustrated in FIG. 13 has a substantially square shape
- the shielding region 2094 B has a substantially ovular shape
- the shielding region 2094 C has a substantially rectangular shape
- the shielding region 2094 D has a substantially triangular shape
- the shielding region 94 E has a substantially round or circular shape
- the shielding region 94 F has a substantially hexagonal shape.
- the shielding regions 2094 A, 2094 B, 2094 C, 2094 D, 2094 E, and 2094 F generally ensure that all of the distances 60 between a shielding region and the adjacent well regions 18 (e.g., between regions have the second type of conductivity) are less than the distance 49 between parallel portions of the well regions 18 of neighboring cells 2152 .
- the disconnected shielding regions 2094 generally ensure that no portion of the JFET region 29 is wider than W JFET,parallel 49 .
- FIG. 14 illustrates a portion of a device layout 2160 that includes a number of square device cells 2092 and connected shielding regions 2162 A, 2162 B, 2162 C, 2162 D, 2162 E, and 2162 F having different sizes and shapes, in accordance with embodiments of the present technique. It may be noted that, unlike the disconnected shielding regions discussed above, the disclosed connected shielding regions do occupy a portion of the channel/well region of at least one adjacent device cell, thereby at least partially reducing the channel density of the device layout.
- the connected shielding regions 2162 A, 2162 B, and 2162 C illustrated in FIG. 14 have a substantially round or ovular shape, while the shielding regions 2162 D, 2162 E, and 2162 F have a substantially square shape.
- the shielding region 2162 A has a width 2096 A and overlaps with a portion (e.g., a corner) of the channel region 28 of a single device cell 2092 , such that the distances 60 between the shielding region 2162 A and the well regions 18 of the remaining adjacent device cells 2092 are less than W JFET 49 .
- the shielding region 2162 B has a width 2096 B and overlaps with a corner of the channel region 28 of two neighboring device cells 92 , such that the distances 60 between the shielding region 2162 A and the remaining adjacent device cells 92 is less than W JFET 49 .
- the shielding region 2162 C has a width 2096 C and overlaps with a corner of the channel region 28 of four neighboring device cells 2092 (e.g., all adjacent device cells 2092 ).
- the shielding region 2162 D has a width 2096 D and overlaps with a corner of the channel region 28 of a single device cell 2092 , such that the distances 60 between the shielding region 2162 D and a well regions 18 of the remaining adjacent device cells 92 are less than W JFET 49 .
- the shielding region 2162 E has a width 2096 E and overlaps with a corner of the channel region 28 of two neighboring device cells 2092 , such that the distances 60 between the shielding region 2162 E and a well regions 18 of the remaining adjacent device cells 2092 are less than W JFET 49 .
- the shielding region 2162 F has a width 2096 F and overlaps with a corner of the channel region 28 of four neighboring device cells 2092 (e.g., all adjacent device cells 2092 ).
- the shielding regions 2162 A, 2162 B, 2162 C, 2162 D, 2162 E, and 2162 F generally ensure that all of the distances 60 between a shielding region and the adjacent well regions 18 (e.g., between regions have the second type of conductivity) are less than the distance 49 between parallel portions of the well regions 18 of neighboring cells 2092 .
- the disconnected shielding regions 2162 generally ensure that no portion of the JFET region 29 is wider than W JFET,parallel 49 .
- FIG. 15 is a device layout 2170 that includes a number of staggered, square device cells 2092 with connected shielding regions 2162 , in accordance with embodiments of the present technique.
- Each of the connected shielding regions 2162 illustrated in FIG. 15 have a respective width 2096 , and each overlaps with either a corner or a side the channel region 28 /well region 18 of a single device cell 2092 . Additionally, two shielding regions slightly overlap with the channel region 28 /well region 18 of the device cell 2092 in the center of the illustrated layout 2170 .
- the shielding regions 2162 generally ensure that all of the distances 60 between a shielding region 2162 and adjacent well regions 18 (e.g., between regions have the second type of conductivity) are less than the distance 49 between parallel portions of the well regions 18 of neighboring cells 2092 .
- the disconnected shielding regions 2162 generally ensure that no portion of the JFET region 29 is wider than W JFET,parallel 49 .
- FIG. 16 illustrates a device layout 2180 that includes a number of hexagonal device cells 2132 with connected shielding regions 2162 of different shapes, in accordance with embodiments of the present technique.
- the shielding region 2162 A illustrated in FIG. 16 has a substantially round or circular shape
- the shielding region 2162 B has a substantially hexagonal shape
- the shielding region 2162 C has a substantially square shape
- the shielding region 2162 D has a substantially triangular shape.
- Each of the shielding regions 2162 A, 2162 B, 2162 C, and 2162 D overlaps with the channel region 28 /well region 18 of a single device cell 2132 , while two shielding regions, namely 2162 A and 2162 D, overlap with the channel region 28 /well region 18 of the device cell 2132 in the middle of the layout 2180 .
- the shielding regions 2162 A, 2162 B, 2162 C, and 2162 D are positioned such that the distances 60 between the shielding regions 2162 A, 2162 B, 2162 C, and 2162 D and the well regions 18 of adjacent device cell 2132 are less than the distance 49 (i.e., W JFET 49 ) between parallel portions of well regions of neighboring device cells 2132 .
- cellular device designs that incorporate one or more shielding regions, in the form of either disconnected or connected shielding regions, that reduce the peak electric field in what would be the widest portion of JFET regions, between the well regions of device cells, without significantly increasing R ds (on).
- the disclosed shielding regions are designed to reduce the width of the portion of the JFET region to less than W JFET,parallel , while maintaining a channel region width and/or a JFET region density that is greater than that of a conventional stripe device of comparable dimensions.
- the presently disclosed shielded device cells provide superior performance relative to a conventional stripe device of comparable dimensions, while still providing similar reliability (e.g., long-term, high-temperature stability at reverse bias).
- the shielding regions of the presently disclosed cellular designs may be fabricated (e.g. implanted) simultaneously with other features of the device cells, and as such, do not increase the complexity or cost of fabrication.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Crystallography & Structural Chemistry (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Chemical & Material Sciences (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Junction Field-Effect Transistors (AREA)
- Semiconductor Integrated Circuits (AREA)
- Electrodes Of Semiconductors (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Thyristors (AREA)
Abstract
The subject matter disclosed herein relates to semiconductor power devices, such as silicon carbide (SiC) power devices. In particular, the subject matter disclosed herein relates to disconnected or connected shielding regions that reduce the electric field present between the well regions of neighboring device cells of a semiconductor device under reverse bias. The disclosed shielding regions occupy a widest portion of the JFET region between adjacent device cells such that a distance between a shielding region and well regions surrounding device cell is less than a parallel JFET width between two adjacent device cells, while maintaining a channel region width and/or a JFET region density that is greater than that of a comparable conventional stripe device. As such, the disclosed shielding regions and device layouts enable superior performance relative to a conventional stripe device of comparable dimensions, while still providing similar reliability (e.g., long-term, high-temperature stability at reverse bias).
Description
This application claims priority from and the benefit of U.S. Provisional Application Ser. No. 62/340,396, entitled “ELECTRIC FIELD SHIELDING IN SILICON CARBIDE METAL-OXIDE-SEMICONDUCTOR (MOS) DEVICE CELLS,” filed May 23, 2016, which is hereby incorporated by reference in its entirety for all purposes.
The subject matter disclosed herein relates to semiconductor power devices, such as silicon carbide (SiC) power devices, including field transistors (e.g., MOSFET, DMOSFET, UMOSFET, VMOSFET, trench MOSFET, etc.), insulated gate bipolar transistors (IGBT), and insulated base MOS-controlled thyristors (IBMCT).
This section is intended to introduce the reader to various aspects of art that may be related to various aspects of the present disclosure, which are described and/or claimed below. This discussion is believed to be helpful in providing the reader with background information to facilitate a better understanding of the various aspects of the present disclosure. Accordingly, it should be understood that these statements are to be read in this light, and not as admissions of prior art.
Power conversion devices are widely used throughout modern electrical systems to convert electrical power from one form to another form for consumption by a load. Many power electronics systems utilize various semiconductor devices and components, such as thyristors, diodes, and various types of transistors (e.g., metal-oxide-semiconductor field-effect transistor (MOSFETs), insulated gate bipolar transistors (IGBTs), and other suitable transistors).
Specifically for high-frequency, high-voltage, and/or high-current applications, silicon carbide (SiC) devices, may provide a number of advantages in terms of high temperature operation, reduced conduction and switching losses, and smaller die size than corresponding silicon (Si) devices. However, SiC also presents a number of technical and design challenges relative to Si, such as lower dopant diffusion during SiC device fabrication and higher electric fields within SiC devices during operation (e.g., under reverse bias). While the SiC portions of a SiC device may be robust to these higher electric fields, other portions of the SiC device, such as silicon oxide (SiO2) dielectric layers, may fail under these higher electric fields. Accordingly, it is desirable to develop SiC device designs that reduce high electric fields to improve device reliability without substantially diminishing device performance.
These and other features, aspects, and advantages of the present invention will become better understood when the following detailed description is read with reference to the accompanying drawings in which like characters represent like parts throughout the drawings, wherein:
One or more specific embodiments will be described below. In an effort to provide a concise description of these embodiments, not all features of an actual implementation are described in the specification. It should be appreciated that in the development of any such actual implementation, as in any engineering or design project, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which may vary from one implementation to another. Moreover, it should be appreciated that such a development effort might be complex and time consuming, but would nevertheless be a routine undertaking of design, fabrication, and manufacture for those of ordinary skill having the benefit of this disclosure.
When introducing elements of various embodiments of the present disclosure, the articles “a,” “an,” and “the” are intended to mean that there are one or more of the elements. The terms “comprising,” “including,” and “having” are intended to be inclusive and mean that there may be additional elements other than the listed elements. Additionally, it should be understood that references to “one embodiment” or “an embodiment” of the present disclosure are not intended to be interpreted as excluding the existence of additional embodiments that also incorporate the recited features. It may be appreciated that the shapes, positions, and alignments of features presently disclosed are, for the sake of simplicity, illustrated and described as being relatively ideal (e.g., square, rectangular, and hexagonal cells and shielding regions with perfectly straight and aligned features). However, as may be appreciated by one of skill in the art, process variations and technical limitations may result in cellular designs with less than ideal shapes or irregular features may still be within the spirit of the present technique. As such, the term “substantially” as used herein to describe a shape, a position, or an alignment of a feature is meant to encompass ideal or target shapes, positions, and alignments as well as imperfectly implemented shapes, positions, and alignments resulting from variability in the semiconductor fabrication process, as may be appreciated by one skilled in the art. Additionally, semiconductor device cells are described herein as being disposed or fabricated “at the surface,” “in the surface,” “on the surface,” or “along the surface” of a semiconductor layer, which is intended to include semiconductor device cells having portions disposed within the bulk of the semiconductor layer, portions disposed proximate to the surface of the semiconducting layer, portions disposed even with the surface of the semiconductor layer, and/or portions disposed above or on top of the surface of the semiconductor layer.
One of the essential building blocks of modern power electronics is the field-effect transistor (FET) device. For example, FIG. 1A illustrates an active cell of a planar n-channel field-effect transistor, namely a DMOSFET, hereinafter MOSFET device 10. It may be appreciated that, in order to more clearly illustrate certain components of the MOSFET device 10, as well as other devices discussed below, certain commonly understood design elements (e.g., top metallization, passivation, edge termination, and so forth) may be omitted.
The illustrated MOSFET device 10 of FIG. 1A includes a semiconductor device layer 2 (e.g., an epitaxial SiC layer) having a first surface 4 and a second surface 6. The semiconductor device layer 2 includes a drift region 16 having a first conductivity type (e.g., an n-type drift layer 16), a well region 18 having a second conductivity type (e.g., a p-well 18) disposed adjacent to the drift region 16 and proximal to the first surface 4. The semiconductor device layer 2 also includes a source region 20 having the first conductivity type (e.g., n-type source region 20) adjacent to the well region 18 and proximal to the first surface 4. A dielectric layer 24 (also referred to as a gate insulating layer or gate dielectric layer) is disposed on a portion of the first surface 4 of the semiconductor device layer 2, and a gate electrode 26 is disposed on the dielectric layer 24. The second surface 6 of the semiconductor device layer 2 is a substrate layer 14 (e.g., a SiC substrate layer), and the drain contact 12 is disposed on the bottom of device 10 along the substrate layer 14.
During on-state operation, an appropriate gate voltage (e.g., at or beyond a threshold voltage (VTR) of the MOSFET device 10) may cause an inversion layer to be formed in the channel region 28, as well as a conductive path to be enhanced in the junction field-effect transistor (JFET) region 29 due to accumulation of carriers, allowing current to flow from the drain contact 12 (i.e., the drain electrode) to the source contact 22 (i.e., the source electrode). It should be appreciated that, for the MOSFET devices discussed herein, the channel region 28 may be generally defined as an upper portion of the well region 18 disposed below the gate electrode 26 and gate dielectric 24. Furthermore, while the present approach may be discussed below in the context of SiC MOSFET devices, it should be appreciated the present approach may be applicable to other types of material systems (e.g., silicon (Si), germanium (Ge), aluminum nitride (AlN), gallium nitride (GaN), gallium arsenide (GaAs), diamond (C), or any other suitable wide band-gap semiconductor) as well as other types of device structures (e.g., UMOSFET, VMOSFETs, insulated gate bipolar transistors (IGBT), insulated base MOS-controlled thyristors (IBMCT), or any other suitable FET and/or MOS device) utilizing both n- and p-channel designs.
As illustrated in FIG. 1B , the various regions of the MOSFET device 10 may each have an associated resistance, and a total resistance (e.g., an on-state resistance, Rds(on)) of the MOSFET device 10, which may be represented as a sum of each of these resistances. For example, as illustrated in FIG. 1B , on-state resistance, Rds(on), of the MOSFET device 10 may be approximated as a sum of: a resistance Rs 30 (e.g., a resistance of source region 20 and a resistance of the contact 22); a resistance Rch 32 (e.g., an inversion channel resistance of the region 28 illustrated in FIG. 1A ); a resistance Racc 34 (e.g., a resistance of an accumulation layer between the gate oxide 24 and portion of drift layer 16 located between well regions 18); a resistance RJFET 36 (e.g., resistance of undepleted neck region between well regions 18); a resistance Rdrift 38 (e.g., the resistance about the drift layer 16); and a resistance Rsub 40 (e.g., the resistance about the substrate layer 14). Note that the resistances illustrated in FIG. 1B are not intended to be exhaustive, and that other resistances (e.g., drain contact resistance, spreading resistance, etc.) could potentially be present within the semiconductor device 10.
In certain cases, one or two resistance components illustrated in FIG. 1B may dominate conduction losses of the semiconductor device 10, and addressing these factors can significantly impact Rds(on). For example, for devices in which the drift resistance 38, the substrate resistance 40 and the contact resistance 30 are less significant (compared to other resistance components), such as low-voltage devices or devices suffering from low inversion layer mobility (e.g. SiC devices), the channel resistance (Rch 32) may account for a significant portion of device conduction losses. By further example, in medium- and high-voltage devices, JFET region resistance (RJFET 36) may account for a significant portion of total conduction losses.
One way in which channel resistance (Rch 32) and JFET resistance (RJFET 36) can be reduced for semiconductor devices is through the use of cellular device designs. FIGS. 3-5 illustrate top-down views of a semiconductor device layer 2 having different conventional cellular designs and layouts. These conventional designs may be described as being unshielded relative to the shielded device cells of the present technique discussed below. It may be appreciated that for FIGS. 3-5 , as well as for the top-down views of device cells presented below, certain features of the device cells (e.g., gate contact 26, dielectric layer 24, contacts 22) are omitted to provide an unobstructed view of the surface of the semiconductor device layer 2. In particular, FIG. 3 illustrates square device cells 50 in an aligned layout 51, while FIG. 4 illustrates the square cellular device cells 50 in a staggered or offset layout 52. FIG. 5 illustrates hexagonal device cells 54 in an aligned layout 55. In general, the illustrated cell designs and layouts illustrated in FIGS. 3-5 enable reduced Rds(on) by reducing both channel resistance (Rch 32) and the JFET resistance (RJFET 36) relative to a stripe cell layout, as illustrated in FIG. 2 . For example, the square device cells 50 of FIG. 3 provide an approximately 20% lower Rds(on) than the stripe device 41 of FIG. 2 , assuming similar process/technology limited dimensions (e.g., same L ch 43, L ch _ to _ ohm 45, W ohm 47, and WJFET 49). It may be appreciated that the layouts illustrated herein using a few device cells that represent a subset of the numerous device cells of a semiconductor device on the semiconductor surface 2.
In FIGS. 3-5 , the illustrated conventional square device cell 50 and hexagonal device cell 54 each include a body contact region 44 disposed in the center 65 of each cell that, as illustrated in FIG. 1B , is part of the well region 18. The body contact region 44 is surrounded by a source region 20. More specifically, the body contact region 44 of each cell may be surrounded by the source contact region 42 of the source region 20, wherein the doping of the source contact region 42 may be the same as the remainder of the source region 20. The source region 20 of each cell is surrounded by a channel region 28, which also is part of the well region 18, as illustrated in FIGS. 1A and 1B . The channel region 28 is, in turn, surrounded by the JFET region 29. In general, the width of a particular part of the JFET region 29 is defined as the shortest distance between regions having the opposite doping type (e.g., p-type) compared that of JFET region 29 (e.g., n-type). While each device cell includes a JFET region 29 about the perimeter of the cell, these JFET regions 29 may, at times, be collectively referred to as the JFET region 29 of the semiconductor device layer 2 for simplicity. It may also be appreciated that the semiconductor device layer 2, the source region 20, including the source contact region 42, and the JFET region 29 have a first conductivity type (e.g., n-type), while well region 18, including the body contact region 44 and the channel region 28 have a second conductivity type (e.g., p-type). As used herein, two device cells may be referred to as neighboring cells or adjacent cells when any portion of the boundaries of the two cells touch (e.g., along a side 68 or at a corner 69 of the boundary the device cells). As such, it may be appreciated that, each square device cell 50 of FIG. 3 has eight neighboring or adjacent cells, while each staggered square cell 50 of FIG. 4 and each hexagonal device cell 54 of FIG. 5 has six neighboring or adjacent cells.
While the cellular designs illustrated in FIGS. 3-5 may enable lower Rds(on) relative to a stripe cell layout, as illustrated in FIG. 2 , it is presently recognized that such cellular designs can have a substantially higher electric field in portions of the JFET region 29 between the corners of the well regions of neighboring device cells under blocking conditions. For SiC MOS devices, the electric field in the dielectric layer 24 (e.g., SiO2) disposed over the JFET region 29 (illustrated in FIGS. 1 and 2 ) may be around ten times higher compared to that in Si devices when the device cells operate under reverse bias. While SiC is generally robust toward higher electric fields, the dielectric layer 24 may experience breakdown during long term operation, resulting in reliability issues with the SiC device cells 50 and 54.
In particular, in a SiC MOSFET under reverse bias, the electric field present in the widest portion of the JFET region 29 between the corners of the well regions of neighboring device cells 50 and 54 illustrated in FIGS. 3-5 is substantially higher than in other portions of the JFET region 29. As illustrated in FIG. 3 , the diagonal distance 60 between the corners of the channel regions 28 of the device cells 50 is greater than the distance 49 between parallel portions (i.e., WJFET,parallel 49) of the channel regions 28 of neighboring device cells 50. FIG. 6 is a graph 70 that plots the strength of the electric field (in arbitrary units (au)) under reverse bias for portions of an unshielded device cell 50 disposed along the arrow 64 illustrated in FIG. 3 . More specifically, FIG. 6 includes a first curve 72 illustrating the electric field in the JFET region 29 in FIG. 1A , and includes a second curve 74 illustrating the electric field in the dielectric layer 24 (as illustrated in FIGS. 1A and 1B ), for the example unshielded device cell 50 (i.e., 1200 V SiC MOSFET square device cells, having 8×1015 cm−3 epi doped and 11 μm thick drift layer, wherein W JFET,parallel 49 is 2.6 μm) at Vds=1200 V. As illustrated in the graph 70 of FIG. 6 , at the center 65 of the device cell 50 (i.e., at x=0 μm) the electric field in both the semiconductor device layer 2 and the dielectric layer 24 is low, and the electric field increases to a maximum field strength in the middle of the JFET region 29 (i.e., at approximately x=4.7 μm).
With the foregoing in mind, present embodiments are directed toward cellular device designs that incorporate one or more shielding regions, in the form of disconnected/connected shielding regions, that reduce the electric field in the JFET regions 29 (as well as in the gate dielectric layer 24 illustrated in FIG. 1B ) in locations where the corners 69 of neighboring device cells meet without significantly increasing Rds(on). Accordingly, the shielding regions of the presently disclosed devices are designed so that the distance between the shielding regions and well regions of neighboring device cells less than or equal to the distance between parallel portions of the well regions of the neighboring device cells. Therefore, the present designs ensure no portion of the JFET region 29 is wider than the width of the JFET region 29 between parallel portions of the channel regions of neighboring device cells (i.e., WJFET,parallel 49). Further, present designs maintain a channel region width and/or a JFET region density that is greater than or equal to that of a conventional stripe device (e.g., stripe cell device 41 of FIG. 2 ) having comparable dimensions (e.g., same Lch, Lch _ to _ ohm, Wohm). As such, the presently disclosed shielded device cells provide superior performance relative to a conventional stripe device cells of comparable dimensions, while still providing similar reliability (e.g., long-term, high-temperature stability). Furthermore, the shielding regions of the presently disclosed cellular designs may be implanted simultaneously with other features of the device cells (e.g., body contact region 44, well region 18, termination region), and as such, do not increase the complexity or cost of fabrication.
Accordingly, present embodiments are directed toward cellular device designs that incorporate other types of implanted shielding regions to reduce the peak electric field in the JFET regions 29 (as well as in the gate dielectric layer 24 illustrated in FIG. 1B ) above the JFET region, without significantly increasing Rds(on). It may be appreciated that other types of shielding regions are implanted as extensions that extend a feature (e.g., a body region, channel region, source region) of a device cell beyond its typical boundaries. In contrast, the presently disclosed shielding regions do not extend a feature (e.g., a body region, channel region) of a device cell, but rather are implanted in the portion of the JFET region in which device cells meet (e.g., between the corners of the well regions of neighboring device cells). The disclosed shielding regions reduce the electric field in this portion of the JFET region while maintaining a channel region width/periphery and/or a JFET region density that is greater than or equal to that of a conventional stripe device (e.g., stripe device 41 of FIG. 2 ) having comparable process/technology limited dimensions (e.g., same Lch, Lch _ to _ ohm, Wohm). As such, the presently disclosed shielded device cells provide superior performance relative to a conventional stripe device of comparable dimensions, while still providing similar reliability (e.g., long-term, high-temperature stability under reverse bias). Furthermore, the shielding regions of the presently disclosed cellular layouts may be implanted simultaneously with other features of the device cells, and as such, do not increase the complexity or cost of fabrication
As discussed below, in certain embodiments, the presently disclosed shielding regions may be in the form of either disconnected or connected shielding regions. As used herein, a “disconnected shielding region” refers to a shielding region that is disposed within the JFET region (e.g., entirely surrounded by the JFET region) and does not overlap with the well regions of one or more device cells. In contrast, a “connected shielding region,” as used herein, refers to a shielding region that is disposed within the JFET region and overlaps with at least the well region of one or more device cells. It may be appreciated that, while the disclosed layouts having the connected shielding regions provide effective shielding, they may also result in slightly higher Rds(on), relative to layouts that include disconnected shielding regions, due to a slightly lower channel density. It may be generally noted that the disclosed disconnected and connected shielding regions generally do not extend into the source region, the source contact region, or the body contact region of the device cells. As discussed in greater detail below, in general, these shielding regions are arranged such that the distances between the shielding region and the well regions 18 of adjacent device cells are less than the distance between parallel portions of the well regions 18 of neighboring device cells (i.e., WJFET,parallel 49). As a result, since the distance between the shielding region the well region of adjacent device cell then defines the width of this portion the JFET region 29, the disclosed shielding regions ensure that no portion of the JFET region 29 is wider than W JFET,parallel 49, suppressing aforementioned peak electric fields and improving device reliability.
It may also be appreciated that, in certain embodiments, the disclosed shielding regions may be formed using the same implantation step used to form the body contact region 44 (e.g., a p+ implantation step), in which case the shielding regions may be substantially the same as the body contact region in terms of doping concentration and depth. For such p+ shielding region embodiments, the source/body contact (i.e., an ohmic, metallic contact) should be disposed over and directly electrically coupled to the disclosed shielding regions. In other embodiments, the disclosed shielding regions may be formed using a termination implantation step (e.g., a junction termination extension (JTE) implantation step), in which case the shielding regions generally have the same doping concentration and depth as the features formed during the termination implantation step. For such embodiments, the source/body contact may not be disposed over (i.e., not directly electrically coupled to) the shielding regions. Additionally, the disclosed shielding regions may have a particular width, or a maximum width, that is generally the same size or smaller than the width of the other features defined during the same implant operation (e.g., the width of the body contact region, the width of the JTE sub-region). In certain embodiments, the disclosed shielding regions may have a width (i.e., a largest dimension) that is defined or limited by the lower practically achievable limit for defining features using present implantation and/or lithography techniques. For example, in certain embodiments, the width of the disclosed shielding regions (e.g., diameter of a circular shielding region, longest side or height of a triangular shielding region, largest dimension of an irregular shape, etc.) may be less than approximately 2 μm (e.g., between approximately 0.1 μm and approximately 2 μm, between approximately 0.2 μm and approximately 1 μm) or less than approximately 0.5 μm (e.g., between approximately 0.1 μm and approximately 0.5 μm).
With the foregoing in mind, FIG. 8 illustrates a portion of a device layout 2090 that includes a number of square device cells 2092 and a disconnected shielding region 2094, in accordance with embodiments of the present technique. In particular, the illustrated shielding region 2094 is disposed in the JFET region 29 between the corners of the well regions 18 of neighboring device cells 2092. The shielding region 2094 illustrated in FIG. 8 is substantially round and has a width 2096 (i.e., diameter 2096). As discussed below, the shielding regions may have other shapes (e.g., triangles, hexagons, ovals) and/or other widths (e.g., more narrow, wider, variable or changing widths), in accordance with embodiments of the present approach. As discussed above, the disconnected shielding region 2094 generally ensures that all of the distances 60 between the shielding region 2094 and adjacent well regions 18 (e.g., between regions have the second type of conductivity) are less than the distance 49 between parallel portions of the well regions 18 of neighboring cells 2092. In other words, the disconnected shielding regions 2094 generally ensure that no portion of the JFET region 29 is wider than W JFET,parallel 49, thereby reducing the peak electric field in the portion of the JFET region 29 between the corners of the well regions of neighboring device cells 2092. It may further be noted that the disclosed shielding regions, like the embodiment of the disconnected shielding region illustrated in FIG. 8 , provide a reduction peak electric field when moving along the arrow 2102.
To illustrate the improvement provided by the disclosed shielding regions 2094, FIG. 7B is a graph 86 that plots the magnitude of the electric field (in the same arbitrary units (a.u.) as FIGS. 6 and 7A ) for portions of an embodiment of a SiC device cell 2092 of FIG. 8 under reverse bias, wherein the particular portions of the device cell 2092 are disposed along the diagonal arrow 1098 illustrated in FIG. 8 . Like FIGS. 6 and 7A , the graph 86 of FIG. 7B includes a first curve 87 illustrating the electric field in the SiC layer 2, and includes a second curve 88 illustrating the electric field in the dielectric layer 24 disposed over the SiC layer 2 (as illustrated in FIGS. 1A and 1B ), for an example SiC device cell 2092 having the same dimensions as the unshielded device cells represented in FIGS. 6 and 7A . As illustrated in FIG. 7B , at the center 65 of the SiC device cell 2092 (i.e., at x=0 μm) the electric field in both the SiC layer 2 and the dielectric layer 24 is low, and, moving diagonally through the corner of the device cell 2092, the electric field increases to a peak field strength (i.e., at approximately x=5.5 μm) before reaching the shielding region 2094 (i.e., at approximately x=5.75 μm), and thereafter the magnitude of the electric field sharply declines. A corresponding decline is also observed in the dielectric layer 24, as illustrated by the curve 88. Comparing FIGS. 7A and 7B , the peak or maximum electric field between the corners of the well regions of the shielded SiC device cells 2092 (i.e., along the arrow 2012) of FIG. 8 is approximately 20% lower than the peak or maximum electric field between the corners (i.e., along the arrow 66) for the unshielded SiC square cells 50 of FIG. 3 , and the same as or less than that in between parallel portions of the well regions 18 (e.g., as illustrated in FIG. 6 ). As a result, as shown in FIG. 7B , the peak electric field in the dielectric layer 24 is lower in the portion of the JFET region 29 that is between the corners of the well regions of neighboring device cells 2092, which may result in improved long term reliability for these SiC device cells 2092.
Technical effects of the present disclosure include cellular device designs that incorporate one or more shielding regions, in the form of either disconnected or connected shielding regions, that reduce the peak electric field in what would be the widest portion of JFET regions, between the well regions of device cells, without significantly increasing Rds(on). The disclosed shielding regions are designed to reduce the width of the portion of the JFET region to less than WJFET,parallel, while maintaining a channel region width and/or a JFET region density that is greater than that of a conventional stripe device of comparable dimensions. Accordingly, the presently disclosed shielded device cells provide superior performance relative to a conventional stripe device of comparable dimensions, while still providing similar reliability (e.g., long-term, high-temperature stability at reverse bias). Furthermore, the shielding regions of the presently disclosed cellular designs may be fabricated (e.g. implanted) simultaneously with other features of the device cells, and as such, do not increase the complexity or cost of fabrication.
Claims (18)
1. A device, comprising:
a plurality of device cells at least partially disposed in a semiconductor device layer having a first conductivity type, wherein each device cell of the plurality comprises:
a body contact region having a second conductivity type;
a source region having the first conductivity type disposed adjacent to the body contact region of the device cell; and
a channel region having the second conductivity type disposed adjacent to the source region;
a JFET region having the first conductivity type disposed between the channel regions of the plurality of device cells, wherein the JFET region has a parallel JFET width between a well region of the device cell and a parallel portion of a well region of a neighboring device cell of the plurality of device cells; and
plurality of shielding regions having the second conductivity type disposed in a widest portion of the JFET region, wherein each shielding region of the plurality of shielding regions is positioned such that a distance between the shielding region and a portion of an adjacent device cell having the second conductivity type is less than the parallel JFET width, wherein the semiconductor device layer is a silicon carbide (SiC) semiconductor device layer and the plurality of shielding regions overlaps with a portion of the channel regions of the plurality of device cells and does not overlap with a portion of the source regions of the plurality of device cells.
2. The device of claim 1 , wherein each of the plurality of shielding regions overlaps with the channel regions of more than one of the plurality of device cells.
3. The device of claim 2 , wherein each of the plurality of shielding regions overlaps with the channel regions of more than two of the plurality of device cells.
4. The device of claim 3 , wherein each of the plurality of shielding regions overlaps with the channel regions of all adjacent device cells of the plurality of device cells.
5. The device of claim 1 , wherein each of the plurality of shielding regions has a substantially triangular, circular, ovular, hexagonal, rectangular, or an irregular shape.
6. The device of claim 5 , wherein the plurality of shielding regions are substantially equidistant from the channel regions of the plurality of device cells.
7. The device of claim 1 , wherein the plurality of shielding regions have substantially the same dopant concentration and depth as the body contact regions of the plurality of device cells.
8. The device of claim 1 , comprising an ohmic contact disposed over the body contact regions of the plurality of device cells and over the plurality of shielding regions.
9. The device of claim 1 , wherein each of the plurality of shielding regions comprise a width that is between approximately 0.1 μm and approximately 2 μm.
10. The device of claim 9 , wherein the width is between approximately 0.2 μm and 1 μm.
11. The device of claim 1 , wherein at least a portion of the plurality of shielding regions have a different size, shape, or both, than the remainder of the plurality of shielding regions.
12. The device of claim 1 , wherein the plurality of device cells comprises a field effect transistor (FET), an insulated gate bipolar transistor (IGBT), an insulated base MOS-controlled thyristor (IBMCT), or a combination thereof.
13. The device of claim 1 , wherein each of the plurality of shielding regions has a substantially triangular, circular, ovular, hexagonal, rectangular, or an irregular shape and the plurality of shielding regions are substantially equidistant from the channel regions of the plurality of device cells.
14. The device of claim 13 , wherein the plurality of shielding regions have substantially the same dopant concentration and depth as the body contact regions of the plurality of device cells.
15. The device of claim 13 , comprising an ohmic contact disposed over the body contact regions of the plurality of device cells and over the plurality of shielding regions.
16. The device of claim 13 , wherein each of the plurality of shielding regions comprise a width that is between approximately 0.1 μm and approximately 2 μm.
17. The device of claim 16 , wherein the width is between approximately 0.2 μm and 1 μm.
18. The device of claim 13 , wherein at least a portion of the plurality of shielding regions have a different size, shape, or both, than the remainder of the plurality of shielding regions.
Priority Applications (6)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/595,611 US10096681B2 (en) | 2016-05-23 | 2017-05-15 | Electric field shielding in silicon carbide metal-oxide-semiconductor (MOS) device cells |
| PCT/US2017/033955 WO2017205347A1 (en) | 2016-05-23 | 2017-05-23 | Electric field shielding in silicon carbide metal-oxide-semiconductor (mos) device cells |
| JP2018561260A JP7080536B2 (en) | 2016-05-23 | 2017-05-23 | Electric Field Shield in Silicon Carbide Metal Oxide Semiconductor (MOS) Device Cell |
| EP24168595.7A EP4376090A3 (en) | 2016-05-23 | 2017-05-23 | Electric field shielding in silicon carbide metal-oxide-semiconductor (mos) device cells |
| CN201780032193.0A CN109155336B (en) | 2016-05-23 | 2017-05-23 | Electric Field Shielding in Silicon Carbide Metal Oxide Semiconductor (MOS) Device Cells |
| EP17728340.5A EP3465765A1 (en) | 2016-05-23 | 2017-05-23 | Electric field shielding in silicon carbide metal-oxide-semiconductor (mos) device cells |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US201662340396P | 2016-05-23 | 2016-05-23 | |
| US15/595,611 US10096681B2 (en) | 2016-05-23 | 2017-05-15 | Electric field shielding in silicon carbide metal-oxide-semiconductor (MOS) device cells |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20170338313A1 US20170338313A1 (en) | 2017-11-23 |
| US10096681B2 true US10096681B2 (en) | 2018-10-09 |
Family
ID=60329597
Family Applications (5)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/595,717 Active US10056457B2 (en) | 2016-05-23 | 2017-05-15 | Electric field shielding in silicon carbide metal-oxide-semiconductor (MOS) device cells using channel region extensions |
| US15/595,643 Active US10600871B2 (en) | 2016-05-23 | 2017-05-15 | Electric field shielding in silicon carbide metal-oxide-semiconductor (MOS) device cells using body region extensions |
| US15/595,611 Active US10096681B2 (en) | 2016-05-23 | 2017-05-15 | Electric field shielding in silicon carbide metal-oxide-semiconductor (MOS) device cells |
| US15/601,754 Active 2037-07-03 US10388737B2 (en) | 2016-05-23 | 2017-05-22 | Electric field shielding in silicon carbide metal-oxide-semiconductor (MOS) devices having an optimization layer |
| US16/789,164 Active US10937870B2 (en) | 2016-05-23 | 2020-02-12 | Electric field shielding in silicon carbide metal-oxide-semiconductor (MOS) device cells using body region extensions |
Family Applications Before (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/595,717 Active US10056457B2 (en) | 2016-05-23 | 2017-05-15 | Electric field shielding in silicon carbide metal-oxide-semiconductor (MOS) device cells using channel region extensions |
| US15/595,643 Active US10600871B2 (en) | 2016-05-23 | 2017-05-15 | Electric field shielding in silicon carbide metal-oxide-semiconductor (MOS) device cells using body region extensions |
Family Applications After (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/601,754 Active 2037-07-03 US10388737B2 (en) | 2016-05-23 | 2017-05-22 | Electric field shielding in silicon carbide metal-oxide-semiconductor (MOS) devices having an optimization layer |
| US16/789,164 Active US10937870B2 (en) | 2016-05-23 | 2020-02-12 | Electric field shielding in silicon carbide metal-oxide-semiconductor (MOS) device cells using body region extensions |
Country Status (5)
| Country | Link |
|---|---|
| US (5) | US10056457B2 (en) |
| EP (5) | EP4376090A3 (en) |
| JP (5) | JP7102048B2 (en) |
| CN (4) | CN109155338B (en) |
| WO (4) | WO2017205347A1 (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20170338314A1 (en) * | 2016-05-23 | 2017-11-23 | General Electric Company | Electric field shielding in silicon carbide metal-oxide-semiconductor (mos) device cells using body region extensions |
Families Citing this family (23)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11075295B2 (en) * | 2018-07-13 | 2021-07-27 | Cree, Inc. | Wide bandgap semiconductor device |
| CN108899318B (en) * | 2018-08-30 | 2024-01-26 | 无锡摩斯法特电子有限公司 | A serpentine layout structure and layout method to increase VDMOS channel density |
| US10957791B2 (en) * | 2019-03-08 | 2021-03-23 | Infineon Technologies Americas Corp. | Power device with low gate charge and low figure of merit |
| US11031461B2 (en) * | 2019-08-25 | 2021-06-08 | Genesic Semiconductor Inc. | Manufacture of robust, high-performance devices |
| CN112234095B (en) * | 2020-09-30 | 2023-07-18 | 济南星火技术发展有限公司 | Power MOSFET devices with enhanced cellular design |
| CN112599524B (en) * | 2020-12-18 | 2022-09-20 | 浙江大学杭州国际科创中心 | A silicon carbide power MOSFET device with enhanced reliability |
| US11367775B1 (en) * | 2020-12-21 | 2022-06-21 | Infineon Technologies Ag | Shielding structure for SiC devices |
| US12119377B2 (en) | 2020-12-21 | 2024-10-15 | Infineon Technologies Ag | SiC devices with shielding structure |
| US11616123B2 (en) * | 2021-02-12 | 2023-03-28 | Alpha And Omega Semiconductor International Lp | Enhancement on-state power semiconductor device characteristics utilizing new cell geometries |
| US11776994B2 (en) * | 2021-02-16 | 2023-10-03 | Alpha And Omega Semiconductor International Lp | SiC MOSFET with reduced channel length and high Vth |
| CN113161409A (en) * | 2021-02-26 | 2021-07-23 | 西安微电子技术研究所 | Silicon carbide MOS transistor and preparation method thereof |
| US11302776B1 (en) * | 2021-05-31 | 2022-04-12 | Genesic Semiconductor Inc. | Method and manufacture of robust, high-performance devices |
| CN113555282B (en) * | 2021-06-15 | 2023-08-08 | 扬州国扬电子有限公司 | Manufacturing method of MOS control thyristor and MOS control thyristor |
| US12317558B2 (en) | 2022-03-11 | 2025-05-27 | Ge Aviation Systems Llc | Semiconductor switching device |
| CN119789786A (en) | 2022-08-29 | 2025-04-08 | 日产自动车株式会社 | Method and agent for inactivating bacteria or viruses, and antiviral substrate using the inactivator |
| CN115588695B (en) * | 2022-12-09 | 2023-05-16 | 无锡先瞳半导体科技有限公司 | Shielded gate field effect transistor |
| CN116190446B (en) * | 2022-12-20 | 2023-12-08 | 瑶芯微电子科技(上海)有限公司 | Silicon carbide-based MOSFET device with high reliability and manufacturing method thereof |
| CN116110937B (en) * | 2022-12-20 | 2023-10-20 | 瑶芯微电子科技(上海)有限公司 | Silicon carbide-based MOSFET device and manufacturing method |
| US20240266390A1 (en) * | 2023-02-08 | 2024-08-08 | Ge Aviation Systems Llc | Semiconductor switching device |
| US12432965B2 (en) | 2023-02-10 | 2025-09-30 | Ge Aviation Systems Llc | Semiconductor switching device |
| US12369368B2 (en) * | 2023-09-13 | 2025-07-22 | Genesic Semiconductor Inc. | Semiconductor switching device |
| CN119653866A (en) * | 2025-02-19 | 2025-03-18 | 山东大学 | A silicon carbide MOSFET layout structure and manufacturing method |
| CN119730331A (en) * | 2025-02-25 | 2025-03-28 | 山东大学 | Silicon carbide MOSFET layout structure for improving high-frequency performance and manufacturing method |
Citations (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20010001494A1 (en) | 1999-04-01 | 2001-05-24 | Christopher B. Kocon | Power trench mos-gated device and process for forming same |
| US20040099885A1 (en) | 2002-11-26 | 2004-05-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | CMOS SRAM cell configured using multiple-gate transistors |
| US20040164304A1 (en) | 2002-11-14 | 2004-08-26 | Angelo Magri | Insulated gate planar integrated power device with co-integrated schottky diode and process |
| WO2006024322A1 (en) | 2004-08-31 | 2006-03-09 | Freescale Semiconductor, Inc. | Power semiconductor device |
| DE102004009602B4 (en) | 2004-02-27 | 2009-09-17 | Infineon Technologies Ag | Trench transistor |
| US8212321B2 (en) | 2009-10-30 | 2012-07-03 | Freescale Semiconductor, Inc. | Semiconductor device with feedback control |
| CN202816955U (en) | 2012-09-14 | 2013-03-20 | 哈尔滨工程大学 | Split-gate trench power MOS device |
| US20130082320A1 (en) | 2011-09-30 | 2013-04-04 | Maxim Integrated Products, Inc. | Strapped dual-gate vdmos device |
| US8421148B2 (en) | 2007-09-14 | 2013-04-16 | Cree, Inc. | Grid-UMOSFET with electric field shielding of gate oxide |
| US20130200451A1 (en) | 2012-02-02 | 2013-08-08 | Hamza Yilmaz | Nano mosfet with trench bottom oxide shielded and third dimensional p-body contact |
| US20130313570A1 (en) | 2012-05-24 | 2013-11-28 | Microsemi Corporation | Monolithically integrated sic mosfet and schottky barrier diode |
| US8674440B2 (en) | 2012-07-31 | 2014-03-18 | Io Semiconductor Inc. | Power device integration on a common substrate |
| US20140231912A1 (en) | 2013-02-21 | 2014-08-21 | Infineon Technologies Austria Ag | Super Junction Semiconductor Device with a Nominal Breakdown Voltage in a Cell Area |
| US20140367771A1 (en) * | 2013-06-18 | 2014-12-18 | Monolith Semiconductor, Inc. | High voltage semiconductor devices and methods of making the devices |
| US20150053999A1 (en) * | 2013-08-23 | 2015-02-26 | Fuji Electric Co., Ltd. | Wide bandgap insulated gate semiconductor device |
| DE112014003637T5 (en) | 2013-08-08 | 2016-04-14 | Fuji Electric Co., Ltd. | High-voltage semiconductor device and manufacturing method thereof |
Family Cites Families (41)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE3012185A1 (en) * | 1980-03-28 | 1981-10-08 | Siemens AG, 1000 Berlin und 8000 München | FIELD EFFECT TRANSISTOR |
| GB2165090A (en) * | 1984-09-26 | 1986-04-03 | Philips Electronic Associated | Improving the field distribution in high voltage semiconductor devices |
| JP2910489B2 (en) * | 1993-03-22 | 1999-06-23 | 日本電気株式会社 | Vertical double diffusion MOSFET |
| JP2991123B2 (en) * | 1996-08-21 | 1999-12-20 | 日本電気株式会社 | Semiconductor device |
| EP0865085A1 (en) * | 1997-03-11 | 1998-09-16 | STMicroelectronics S.r.l. | Insulated gate bipolar transistor with high dynamic ruggedness |
| JP2000077663A (en) * | 1998-09-02 | 2000-03-14 | Mitsubishi Electric Corp | Field effect type semiconductor device |
| US6351009B1 (en) | 1999-03-01 | 2002-02-26 | Fairchild Semiconductor Corporation | MOS-gated device having a buried gate and process for forming same |
| JP3906105B2 (en) | 2002-03-29 | 2007-04-18 | 株式会社東芝 | Semiconductor device |
| JP2004104003A (en) * | 2002-09-12 | 2004-04-02 | Renesas Technology Corp | Semiconductor element |
| US7221010B2 (en) * | 2002-12-20 | 2007-05-22 | Cree, Inc. | Vertical JFET limited silicon carbide power metal-oxide semiconductor field effect transistors |
| US20050012143A1 (en) | 2003-06-24 | 2005-01-20 | Hideaki Tanaka | Semiconductor device and method of manufacturing the same |
| JP4986408B2 (en) | 2005-04-22 | 2012-07-25 | ローム株式会社 | Semiconductor device and manufacturing method thereof |
| US7385248B2 (en) | 2005-08-09 | 2008-06-10 | Fairchild Semiconductor Corporation | Shielded gate field effect transistor with improved inter-poly dielectric |
| JP4800286B2 (en) * | 2007-10-16 | 2011-10-26 | Okiセミコンダクタ株式会社 | Semiconductor device and manufacturing method thereof |
| EP2058854B1 (en) | 2007-11-07 | 2014-12-03 | Acreo Swedish ICT AB | A semiconductor device |
| US7795691B2 (en) | 2008-01-25 | 2010-09-14 | Cree, Inc. | Semiconductor transistor with P type re-grown channel layer |
| US8704295B1 (en) | 2008-02-14 | 2014-04-22 | Maxpower Semiconductor, Inc. | Schottky and MOSFET+Schottky structures, devices, and methods |
| US8378416B2 (en) | 2008-12-01 | 2013-02-19 | Maxpower Semiconductor, Inc. | MOS-gated power devices, methods, and integrated circuits |
| US8610130B2 (en) | 2009-10-30 | 2013-12-17 | Cree, Inc. | Monolithic high voltage switching devices |
| JPWO2011074308A1 (en) * | 2009-12-16 | 2013-04-25 | 住友電気工業株式会社 | Silicon carbide substrate |
| DE112011101442B4 (en) | 2010-04-26 | 2022-05-12 | Mitsubishi Electric Corporation | semiconductor device |
| JP2011003919A (en) * | 2010-08-23 | 2011-01-06 | Sumitomo Electric Ind Ltd | Semiconductor device and method of manufacturing the same |
| JP5677330B2 (en) * | 2012-01-20 | 2015-02-25 | 三菱電機株式会社 | Silicon carbide semiconductor device and manufacturing method thereof |
| US8866253B2 (en) * | 2012-01-31 | 2014-10-21 | Infineon Technologies Dresden Gmbh | Semiconductor arrangement with active drift zone |
| JP5597217B2 (en) * | 2012-02-29 | 2014-10-01 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
| US9362392B2 (en) * | 2012-04-24 | 2016-06-07 | Fuji Electric Co., Ltd. | Vertical high-voltage semiconductor device and fabrication method thereof |
| US9530844B2 (en) | 2012-12-28 | 2016-12-27 | Cree, Inc. | Transistor structures having reduced electrical field at the gate oxide and methods for making same |
| JP5981859B2 (en) | 2013-02-15 | 2016-08-31 | 株式会社豊田中央研究所 | Diode and semiconductor device incorporating diode |
| JP5907097B2 (en) | 2013-03-18 | 2016-04-20 | 三菱電機株式会社 | Semiconductor device |
| US9799734B2 (en) * | 2013-06-17 | 2017-10-24 | Hitachi, Ltd. | Semiconductor device and manufacturing method for same, as well as power conversion device |
| JP6282088B2 (en) * | 2013-11-13 | 2018-02-21 | 三菱電機株式会社 | Semiconductor device and manufacturing method thereof |
| US10211304B2 (en) | 2013-12-04 | 2019-02-19 | General Electric Company | Semiconductor device having gate trench in JFET region |
| CN103840007B (en) | 2014-03-10 | 2017-04-19 | 北京中科新微特科技开发股份有限公司 | VDMOS of shield grid structure |
| DE102014003637A1 (en) | 2014-03-14 | 2015-09-17 | Sciknowtec Gmbh | Contactless control |
| US10361266B2 (en) | 2014-06-09 | 2019-07-23 | Panasonic Intellectual Property Management Co., Ltd. | Semiconductor device |
| US10192958B2 (en) | 2014-06-24 | 2019-01-29 | General Electric Company | Cellular layout for semiconductor devices |
| US10199465B2 (en) * | 2014-06-24 | 2019-02-05 | General Electric Company | Cellular layout for semiconductor devices |
| JP2016058530A (en) | 2014-09-09 | 2016-04-21 | 住友電気工業株式会社 | Method for manufacturing silicon carbide semiconductor device |
| DE112014006993T5 (en) | 2014-11-25 | 2017-06-14 | Hitachi, Ltd. | Semiconductor device and power conversion device |
| US10056457B2 (en) * | 2016-05-23 | 2018-08-21 | General Electric Company | Electric field shielding in silicon carbide metal-oxide-semiconductor (MOS) device cells using channel region extensions |
| US10541300B2 (en) | 2016-05-26 | 2020-01-21 | General Electric Company | Semiconductor device and method of making thereof |
-
2017
- 2017-05-15 US US15/595,717 patent/US10056457B2/en active Active
- 2017-05-15 US US15/595,643 patent/US10600871B2/en active Active
- 2017-05-15 US US15/595,611 patent/US10096681B2/en active Active
- 2017-05-22 US US15/601,754 patent/US10388737B2/en active Active
- 2017-05-23 WO PCT/US2017/033955 patent/WO2017205347A1/en not_active Ceased
- 2017-05-23 WO PCT/US2017/033953 patent/WO2017205346A1/en not_active Ceased
- 2017-05-23 JP JP2018561262A patent/JP7102048B2/en active Active
- 2017-05-23 CN CN201780032250.5A patent/CN109155338B/en active Active
- 2017-05-23 EP EP24168595.7A patent/EP4376090A3/en active Pending
- 2017-05-23 EP EP17728340.5A patent/EP3465765A1/en not_active Ceased
- 2017-05-23 WO PCT/US2017/033956 patent/WO2017205348A1/en not_active Ceased
- 2017-05-23 EP EP17728339.7A patent/EP3465764B1/en active Active
- 2017-05-23 WO PCT/US2017/034088 patent/WO2017205437A1/en not_active Ceased
- 2017-05-23 CN CN201780032207.9A patent/CN109155329B/en active Active
- 2017-05-23 CN CN201780032211.5A patent/CN109155337B/en active Active
- 2017-05-23 JP JP2018561260A patent/JP7080536B2/en active Active
- 2017-05-23 JP JP2018561261A patent/JP7023866B2/en active Active
- 2017-05-23 CN CN201780032193.0A patent/CN109155336B/en active Active
- 2017-05-23 JP JP2018561263A patent/JP2019517150A/en active Pending
- 2017-05-23 EP EP17728016.1A patent/EP3465761B1/en active Active
- 2017-05-23 EP EP17728341.3A patent/EP3465766B1/en active Active
-
2020
- 2020-02-12 US US16/789,164 patent/US10937870B2/en active Active
-
2022
- 2022-06-30 JP JP2022105834A patent/JP7466938B2/en active Active
Patent Citations (18)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20010001494A1 (en) | 1999-04-01 | 2001-05-24 | Christopher B. Kocon | Power trench mos-gated device and process for forming same |
| US20040164304A1 (en) | 2002-11-14 | 2004-08-26 | Angelo Magri | Insulated gate planar integrated power device with co-integrated schottky diode and process |
| US20040099885A1 (en) | 2002-11-26 | 2004-05-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | CMOS SRAM cell configured using multiple-gate transistors |
| DE102004009602B4 (en) | 2004-02-27 | 2009-09-17 | Infineon Technologies Ag | Trench transistor |
| WO2006024322A1 (en) | 2004-08-31 | 2006-03-09 | Freescale Semiconductor, Inc. | Power semiconductor device |
| US8421148B2 (en) | 2007-09-14 | 2013-04-16 | Cree, Inc. | Grid-UMOSFET with electric field shielding of gate oxide |
| US8212321B2 (en) | 2009-10-30 | 2012-07-03 | Freescale Semiconductor, Inc. | Semiconductor device with feedback control |
| US20130082320A1 (en) | 2011-09-30 | 2013-04-04 | Maxim Integrated Products, Inc. | Strapped dual-gate vdmos device |
| US20130200451A1 (en) | 2012-02-02 | 2013-08-08 | Hamza Yilmaz | Nano mosfet with trench bottom oxide shielded and third dimensional p-body contact |
| US20130313570A1 (en) | 2012-05-24 | 2013-11-28 | Microsemi Corporation | Monolithically integrated sic mosfet and schottky barrier diode |
| US8674440B2 (en) | 2012-07-31 | 2014-03-18 | Io Semiconductor Inc. | Power device integration on a common substrate |
| CN202816955U (en) | 2012-09-14 | 2013-03-20 | 哈尔滨工程大学 | Split-gate trench power MOS device |
| US20140231912A1 (en) | 2013-02-21 | 2014-08-21 | Infineon Technologies Austria Ag | Super Junction Semiconductor Device with a Nominal Breakdown Voltage in a Cell Area |
| US20140367771A1 (en) * | 2013-06-18 | 2014-12-18 | Monolith Semiconductor, Inc. | High voltage semiconductor devices and methods of making the devices |
| DE112014003637T5 (en) | 2013-08-08 | 2016-04-14 | Fuji Electric Co., Ltd. | High-voltage semiconductor device and manufacturing method thereof |
| US20150053999A1 (en) * | 2013-08-23 | 2015-02-26 | Fuji Electric Co., Ltd. | Wide bandgap insulated gate semiconductor device |
| US20150287777A1 (en) | 2013-08-23 | 2015-10-08 | Fuji Electric Co., Ltd. | Wide bandgap insulated gate semiconductor device |
| US9318547B2 (en) | 2013-08-23 | 2016-04-19 | Fuji Electric Co., Ltd. | Wide bandgap insulated gate semiconductor device |
Non-Patent Citations (1)
| Title |
|---|
| PCT/US2017/033955 Search Report with written opinion, dated Aug. 21, 2017. |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20170338314A1 (en) * | 2016-05-23 | 2017-11-23 | General Electric Company | Electric field shielding in silicon carbide metal-oxide-semiconductor (mos) device cells using body region extensions |
| US10600871B2 (en) * | 2016-05-23 | 2020-03-24 | General Electric Company | Electric field shielding in silicon carbide metal-oxide-semiconductor (MOS) device cells using body region extensions |
| US10937870B2 (en) | 2016-05-23 | 2021-03-02 | General Electric Company | Electric field shielding in silicon carbide metal-oxide-semiconductor (MOS) device cells using body region extensions |
Also Published As
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10937870B2 (en) | Electric field shielding in silicon carbide metal-oxide-semiconductor (MOS) device cells using body region extensions | |
| US9093310B2 (en) | Semiconductor device having a variation lateral doping structure and method for manufaturing the same | |
| CA2894143C (en) | Cellular layout for semiconductor devices | |
| US10199465B2 (en) | Cellular layout for semiconductor devices | |
| EP4415052A1 (en) | Semiconductor switching device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: GENERAL ELECTRIC COMPANY, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BOLOTNIKOV, ALEXANDER VIKTOROVICH;LOSEE, PETER ALMERN;REEL/FRAME:042390/0150 Effective date: 20170512 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |