TWI265577B - Interconnect structures incorporating low-k dielectric barrier films - Google Patents
Interconnect structures incorporating low-k dielectric barrier films Download PDFInfo
- Publication number
- TWI265577B TWI265577B TW93100682A TW93100682A TWI265577B TW I265577 B TWI265577 B TW I265577B TW 93100682 A TW93100682 A TW 93100682A TW 93100682 A TW93100682 A TW 93100682A TW I265577 B TWI265577 B TW I265577B
- Authority
- TW
- Taiwan
- Prior art keywords
- layer
- ceramic
- group
- precursor
- diffusion barrier
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02205—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition
- H01L21/02208—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si
- H01L21/02219—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound comprising silicon and nitrogen
- H01L21/02222—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound comprising silicon and nitrogen the compound being a silazane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76832—Multiple layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/5329—Insulating materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/5329—Insulating materials
- H01L23/53295—Stacked insulating layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/02126—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing Si, O, and at least one of H, N, C, F, or other non-metal elements, e.g. SiOC, SiOC:H or SiONC
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02203—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being porous
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02282—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process liquid deposition, e.g. spin-coating, sol-gel techniques, spray coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12044—OLED
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T428/00—Stock material or miscellaneous articles
- Y10T428/31504—Composite [nonstructural laminate]
- Y10T428/31652—Of asbestos
- Y10T428/31663—As siloxane, silicone or silane
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US44350403P | 2003-01-29 | 2003-01-29 | |
| US10/627,794 US6940173B2 (en) | 2003-01-29 | 2003-07-25 | Interconnect structures incorporating low-k dielectric barrier films |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| TW200503121A TW200503121A (en) | 2005-01-16 |
| TWI265577B true TWI265577B (en) | 2006-11-01 |
Family
ID=32829828
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| TW93100682A TWI265577B (en) | 2003-01-29 | 2004-01-12 | Interconnect structures incorporating low-k dielectric barrier films |
Country Status (5)
| Country | Link |
|---|---|
| US (2) | US6940173B2 (fr) |
| EP (1) | EP1595275A4 (fr) |
| KR (1) | KR100819038B1 (fr) |
| TW (1) | TWI265577B (fr) |
| WO (1) | WO2004068550A2 (fr) |
Families Citing this family (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7081673B2 (en) * | 2003-04-17 | 2006-07-25 | International Business Machines Corporation | Multilayered cap barrier in microelectronic interconnect structures |
| US6943097B2 (en) * | 2003-08-19 | 2005-09-13 | International Business Machines Corporation | Atomic layer deposition of metallic contacts, gates and diffusion barriers |
| US7445814B2 (en) * | 2003-10-22 | 2008-11-04 | Hewlett-Packard Development Company, L.P. | Methods of making porous cermet and ceramic films |
| US8354751B2 (en) * | 2008-06-16 | 2013-01-15 | International Business Machines Corporation | Interconnect structure for electromigration enhancement |
| JP2010021401A (ja) * | 2008-07-11 | 2010-01-28 | Fujitsu Microelectronics Ltd | 半導体装置及びその製造方法 |
| KR20100071650A (ko) | 2008-12-19 | 2010-06-29 | 삼성전자주식회사 | 가스차단성박막, 이를 포함하는 전자소자 및 이의 제조방법 |
| DE102009000888B4 (de) | 2009-02-16 | 2011-03-24 | Semikron Elektronik Gmbh & Co. Kg | Halbleiteranordnung |
| WO2016049154A1 (fr) | 2014-09-23 | 2016-03-31 | L'air Liquide, Societe Anonyme Pour L'etude Et L'exploitation Des Procedes Georges Claude | Précurseurs d'amine à substitution carbosilane pour le dépôt de films contenant si et procédés associés |
| TWI716333B (zh) | 2015-03-30 | 2021-01-11 | 法商液態空氣喬治斯克勞帝方法研究開發股份有限公司 | 碳矽烷與氨、胺類及脒類之觸媒去氫耦合 |
| TWI724141B (zh) | 2016-03-23 | 2021-04-11 | 法商液態空氣喬治斯克勞帝方法硏究開發股份有限公司 | 形成含矽膜之組成物及其製法與用途 |
| US11679412B2 (en) | 2016-06-13 | 2023-06-20 | Gvd Corporation | Methods for plasma depositing polymers comprising cyclic siloxanes and related compositions and articles |
| US20170358445A1 (en) | 2016-06-13 | 2017-12-14 | Gvd Corporation | Methods for plasma depositing polymers comprising cyclic siloxanes and related compositions and articles |
| EP3282037B1 (fr) * | 2016-08-09 | 2022-12-07 | IMEC vzw | Formation d'un nitrure de métal de transition |
| TWI669209B (zh) * | 2018-09-28 | 2019-08-21 | 國立清華大學 | 擴散阻障結構、導電疊層及其製法 |
| US12087623B1 (en) * | 2024-01-25 | 2024-09-10 | Yield Engineering Systems, Inc. | Dielectric liners on through glass vias |
Family Cites Families (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5519850A (en) * | 1978-07-31 | 1980-02-12 | Hitachi Ltd | Semiconductor |
| EP0379277A3 (fr) * | 1989-01-17 | 1991-05-29 | Teijin Limited | Composé de naphtalocyanine et médium d'enregistrement optique le comprenant |
| TWI246633B (en) * | 1997-12-12 | 2006-01-01 | Applied Materials Inc | Method of pattern etching a low k dielectric layen |
| US6225237B1 (en) * | 1998-09-01 | 2001-05-01 | Micron Technology, Inc. | Method for forming metal-containing films using metal complexes with chelating O- and/or N-donor ligands |
| US6489030B1 (en) * | 2000-04-14 | 2002-12-03 | Honeywell International, Inc. | Low dielectric constant films used as copper diffusion barrier |
| US20020132496A1 (en) * | 2001-02-12 | 2002-09-19 | Ball Ian J. | Ultra low-k dielectric materials |
| US6710450B2 (en) * | 2001-02-28 | 2004-03-23 | International Business Machines Corporation | Interconnect structure with precise conductor resistance and method to form same |
| US6872456B2 (en) * | 2001-07-26 | 2005-03-29 | Dow Corning Corporation | Siloxane resins |
| US6780753B2 (en) * | 2002-05-31 | 2004-08-24 | Applied Materials Inc. | Airgap for semiconductor devices |
| US7065766B2 (en) | 2002-07-11 | 2006-06-20 | International Business Machines Corporation | Apparatus and method for load balancing of fixed priority threads in a multiple run queue environment |
| US6713873B1 (en) * | 2002-11-27 | 2004-03-30 | Intel Corporation | Adhesion between dielectric materials |
| US7091133B2 (en) * | 2003-01-27 | 2006-08-15 | Asm Japan K.K. | Two-step formation of etch stop layer |
| US6803660B1 (en) * | 2003-01-29 | 2004-10-12 | International Business Machines Corporation | Patterning layers comprised of spin-on ceramic films |
| US7187081B2 (en) * | 2003-01-29 | 2007-03-06 | International Business Machines Corporation | Polycarbosilane buried etch stops in interconnect structures |
-
2003
- 2003-07-25 US US10/627,794 patent/US6940173B2/en not_active Expired - Fee Related
-
2004
- 2004-01-12 TW TW93100682A patent/TWI265577B/zh not_active IP Right Cessation
- 2004-01-26 EP EP04705302A patent/EP1595275A4/fr not_active Withdrawn
- 2004-01-26 WO PCT/US2004/002125 patent/WO2004068550A2/fr not_active Ceased
- 2004-01-26 KR KR1020057011816A patent/KR100819038B1/ko not_active Expired - Fee Related
-
2005
- 2005-05-13 US US11/128,493 patent/US7256146B2/en not_active Expired - Fee Related
Also Published As
| Publication number | Publication date |
|---|---|
| US7256146B2 (en) | 2007-08-14 |
| KR100819038B1 (ko) | 2008-04-03 |
| WO2004068550A2 (fr) | 2004-08-12 |
| EP1595275A2 (fr) | 2005-11-16 |
| EP1595275A4 (fr) | 2007-10-31 |
| US20050206004A1 (en) | 2005-09-22 |
| KR20050093798A (ko) | 2005-09-23 |
| US20050087876A1 (en) | 2005-04-28 |
| US6940173B2 (en) | 2005-09-06 |
| WO2004068550A3 (fr) | 2005-10-27 |
| TW200503121A (en) | 2005-01-16 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| TWI277158B (en) | Multilayered cap barrier in microelectronic interconnect structures | |
| TWI265577B (en) | Interconnect structures incorporating low-k dielectric barrier films | |
| KR101649714B1 (ko) | 상호접속부를 위한 자기정렬 배리어 층 | |
| US6815333B2 (en) | Tri-layer masking architecture for patterning dual damascene interconnects | |
| US6836017B2 (en) | Protection of low-k ILD during damascene processing with thin liner | |
| TWI222170B (en) | Interconnect structures containing stress adjustment cap layer | |
| US7879717B2 (en) | Polycarbosilane buried etch stops in interconnect structures | |
| CN1309074C (zh) | 衬底上的电互连结构及其制作方法 | |
| CN1855501A (zh) | 利用有机-无机复合介孔材料的非易失性纳米沟道存储器件 | |
| JP2018532271A (ja) | インターコネクトのための選択的なボトムアップ式金属フィーチャ充填 | |
| TW200807625A (en) | Electronic structures utilizing etch resistant boron and phosphorus materials and methods to form same | |
| TW440937B (en) | Iridium conductive electrode/barrier structure and method for same | |
| JP2004235548A (ja) | 半導体装置およびその製造方法 | |
| TWI262575B (en) | Patterning layers comprised of spin-on ceramic films | |
| US6723628B2 (en) | Method for forming bonding pad structures in semiconductor devices | |
| TW200301542A (en) | Sacrificial inlay process for improved integration of porous interlevel dielectrics | |
| CN100505223C (zh) | 微电子互连结构体中的多层覆盖阻隔层 | |
| CN100428453C (zh) | 含有低k介电阻挡膜的互连结构及其制造方法 | |
| JP2003289099A (ja) | 半導体装置および半導体装置の製造方法 | |
| JP2004006541A (ja) | 半導体装置及びその製造方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| MM4A | Annulment or lapse of patent due to non-payment of fees |