[go: up one dir, main page]

HK1061113A1 - Light emitting diodes including modifications for submount bonding - Google Patents

Light emitting diodes including modifications for submount bonding Download PDF

Info

Publication number
HK1061113A1
HK1061113A1 HK04104119.4A HK04104119A HK1061113A1 HK 1061113 A1 HK1061113 A1 HK 1061113A1 HK 04104119 A HK04104119 A HK 04104119A HK 1061113 A1 HK1061113 A1 HK 1061113A1
Authority
HK
Hong Kong
Prior art keywords
layer
substrate
region
bonding
barrier layer
Prior art date
Application number
HK04104119.4A
Other languages
German (de)
French (fr)
Chinese (zh)
Other versions
HK1061113B (en
Inventor
David B. Slater, Jr.
Bradley E. Williams
Peter S. Andrews
Original Assignee
Cree, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US10/057,821 external-priority patent/US6791119B2/en
Application filed by Cree, Inc. filed Critical Cree, Inc.
Priority claimed from PCT/US2002/023266 external-priority patent/WO2003010817A2/en
Publication of HK1061113A1 publication Critical patent/HK1061113A1/en
Publication of HK1061113B publication Critical patent/HK1061113B/en

Links

Landscapes

  • Led Device Packages (AREA)
  • Led Devices (AREA)

Abstract

LIGHT EMITTING DIODES INCLUDE A SUBSTRATE (20), AN EPITAXIAL REGION (22) ON THE SUBSTRATE THAT INCLUDES THEREIN A DIODE REGION AND A MULTILAYER CONDUCTIVE STACK (35) ON THE EPITAXIAL REGION OPPOSITE THE SUBSTRATE. A PASSIVATION LAYER (40) EXTENDS AT LEAST PARTIALLY ON THE MULTILAYER CONDUCTIVE STACK OPPOSITE THE EPITAXIAL REGION, TO DEFINE A BONDING REGION ON THE MULTILAYER CONDUCTIVE STACK OPPOSITE THE EPITAXIAL REGION. THE PASSIVATION LAYER ALSO EXTENDS ACROSS THE MULTILAYER CONDUCTIVE STACK, ACROSS THE EPITAXIAL REGION AND ONTO THE SUBSTRATE. THE MULTILAYER CONDUCTIVE STACK CAN INCLUDE AN OHMIC LAYER (32) ON THE EPITAXIAL REGION OPPOSITE THE SUBSTRATE, A REFLECTOR LAYER (34) ON THE OHMIC LAYER OPPOSITE THE EPITAXIAL REGION AND A TIN BARRIER LAYER (36) ON THE REFLECTOR LAYER OPPOSITE THE OHMIC LAYER. AN ADHESION LAYER (55) ALSO MAY BE PROVIDED ON THE TIN BARRIER LAYER OPPOSITE THE REFLECTOR LAYER. A BONDING LAYER (60) ALSO MAY BE PROVIDED ON THE ADHESION LAYER OPPOSITE THE TIN BARRIER LAYER. A SUBMOUNT (75) AND A BOND (80) BETWEEN THE BONDING LAYER AND THE SUBMOUNT ALSO MAY BE PROVIDED.(FIG 3)

Description

The following invention relates to a light emitting diode according to the preamble of claim 1 which is known from WO 01/47039 A1 and to a corresponding assembly with a conductive submount.
JP-A 11 150 302 discloses an LED comprising a substrate, an epitaxial region in a mesa configuration including a diode, a multilayer contact of reduced area including a tungsten barrier layer onto the epitaxial region, and a passivation layer extending partially on the multilayer contact, thereby defining a second reduced area.
US 5,187,547 discloses a light-emitting diode device and a corresponding manufacturing method. The diode element has a substantially trapezoidal form in a cross section orthogonal to a major surface. The diode is mounted to a submount by means of silver paste such that the major surface with the larger area is attached to the submount.
GB 2 352 088 A discloses a light-emitting diode-chip comprising a light-emitting layer between an n-type and a p-type layer; a multilayer electrical contact including an ohmic contact layer on the p-type or n-type layer and a reflector layer on the ohmic contact layer; a barrier layer made of TiW:Ni on the multilayer contact; and a solder base bonding layer on the barrier layer.
Background of the Invention
Light emitting diodes are widely used in consumer and commercial applications. As is well known to those having skill in the art, a light emitting diode generally includes a diode region on a microelectronic substrate. The microelectronic substrate may comprise, for example, gallium arsenide, gallium phosphide, alloys thereof, silicon carbide and/or sapphire. Continued developments in LEDs have resulted in highly efficient and mechanically robust light sources that can cover the visible spectrum and beyond. These attributes, coupled with the potentially long service life of solid state devices, may enable a variety of new display applications, and may place LEDs in a position to compete with the well entrenched incandescent and fluorescent lamps.
Gallium Nitride (GaN)-based LEDs typically comprise an insulating or semiconducting substrate such as silicon carbide (SiC) or sapphire on which a plurality of GaN-based epitaxial layers are deposited. The epitaxial layers comprise an active or diode region having a p-n junction which emits light when energized.
LEDs may be mounted substrate side down onto a submount, also called a package or lead frame (hereinafter referred to as a "submount"). In contrast, flip-chip mounting of light emitting diodes involves mounting the LED onto the submount with the substrate side facing up (i.e. away from the submount). Light may be extracted and emitted through the substrate. Flip chip mounting may be an especially desirable technique for mounting SiC-based LEDs. In particular, since SiC has a higher index of refraction than GaN, light generated in the active or diode region generally does not totally internally reflect (i.e. reflect back into the GaN-based layers) at the GaN/SiC interface. Flip chip mounting of SiC-based LEDs also can improve the effect of certain substrate-shaping techniques known in the art. Flip chip packaging of SiC LEDs may have other benefits, such as improved heat dissipation, which may be desirable depending on the particular application for the LED.
Because of the high index of refraction of SiC, light passing through an SiC substrate tends to be totally internally reflected into the substrate at the surface of the substrate unless the light strikes the surface at a fairly low angle of incidence (i.e. fairly close to normal). The critical angle for total internal reflection generally depends on the material with which SiC forms an interface. It is possible to increase the light output from an SiC-based LED by shaping the SiC substrate in a manner that limits total internal reflection by causing more rays to strike the surface of the SiC at low angles of incidence. A number of such shaping techniques and resulting devices are taught in the above-cited U.S. Patent Application Serial No. 10/057,821 .
One potential problem with flip-chip mounting is that when an LED is mounted on a submount using conventional techniques, a conductive die attach material such as silver epoxy is deposited on the LED and/or on the package, and the LED and the submount are pressed together. This can cause the viscous conductive die attach material to squeeze out and make contact with the N-type substrate and/or layers in the device, thereby forming a Schottky diode connection that can short-circuit the p-n junction in the active region.
Metal-metal bonds formed by soldering, thermosonic scrubbing and/or thermocompression bonding are alternative attach techniques. However, tin (Sn) is a component of most types of solder, and migration of Sn from the bonded surface into the device can cause unwanted degradation of the device. Such migration can interfere with metal-semiconductor interfaces such as ohmic contacts and/or the function of metal-metal interfaces such as reflective interfaces that serve as mirrors.
Summary of the Invention
The invention provides a light-emitting diode as defined in claim 1.
Preferred embodiments are listed in the dependent claims 2 - 5. Moreover, the invention provides an assembly as defined in claim 6.
BRIEF DESCRIPTION OF THE DRAWINGS
  • Figs. 1 - 5 are cross-sectional views showing intermediate fabrication steps of a method for manufacturing a light-emitting diode according to an embodiment of the present invention.
  • Fig. 6 shows the embodiment of the light emitting diode according to the present invention.
  • Figs. 7 and 8 show examples of light-emitting diodes which are not part of the invention.
  • Fig. 9 shows an example of an assemby which is not part of the invention, Fig.10 shows an embodiment of an assembly according to the present invention.
  • Figs. 11a - 12d graphically illustrate test results for light-emitting diodes which are not part of the invention.
Detailed Description of Preferred Embodiments
The present invention now will be described more fully hereinafter with reference to the accompanying figures, in which embodiments of the present invention are shown. This invention may, however, be embodied in many alternate forms and should not be construed as limited to the embodiments set forth herein.
Accordingly, while the present invention is susceptible to various modifications and alternative forms, specific embodiments thereof are shown by way of example in the drawings and will herein be described in detail. It should be understood, however, that there is no intent to limit the present invention to the particular forms disclosed, but on the contrary, the present invention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the present invention as defined by the claims. Like numbers refer to like elements throughout the description of the figures. In the figures, the dimensions of layers and regions may be exaggerated for clarity. It will also be understood that when an element, such as a layer, region or substrate, is referred to as being "on" another element, it can be directly on the other element or intervening elements may also be present. In contrast, when an element, such as a layer, region or substrate, is referred to as being "directly on" another element, there are no intervening elements present. Moreover, each embodiment described and illustrated herein includes its complementary conductivity type embodiment as well.
Embodiments of the present invention now will be described generally with reference to gallium nitride-based light emitting diodes on silicon carbide-based substrates. However, it will be understood by those having skill in the art that many embodiments of the present invention may employ any combination of a substrate that is non-absorbing or transparent to the emitted light and an index matched light emitting diode epitaxial layer. In some embodiments of the present invention, the refractive index of the substrate is greater than that of the diode. Accordingly, combinations can include an AlGaInP diode on a GaP substrate; an InGaAs diode on a GaAs substrate; an AlGaAs diode on a GaAs substrate; an SiC diode on an SiC substrate, an SiC diode on a sapphire (Al2O3) substrate; and/or a nitride-based diode on a gallium nitride, silicon carbide, aluminum nitride, zinc oxide and/or other substrate.
The present invention provides a metal stack with a passivation layer on its perimeter that defines a bonding region on LED devices that can be well suited for die attachment via soldering and/or thermosonic scrub bonding. The present invention provides LED devices that can be flip chip mounted using soldering and/or thermosonic bonding, and that include a barrier layer that can reduce or eliminate unwanted degradation of the metal and/or semiconductor layers of the LED. The present invention provides both the passivation layer and the barrier layer. Passivation layers according to the present invention provide means for preventing a short circuit across the diode region. Moreover, barrier layers according to the present invention provide means for reducing migration of tin and/or other undesired materials into the LED.
In a conventional sapphire-based approach, an LED, also referred to as a chip or die, is attached to a submount with a clear epoxy. In the case of LEDs having conductive SiC substrates, a conducting silver filled epoxy is typically used to attach the LED and the submount to one another. Conventional nitride-based LEDs on SiC or sapphire substrates generally are packaged with the epitaxial side up and with the substrate bonded to the submount.
Some conventional SiC-based LEDs have an n-type conductive substrate and an epitaxial region on the substrate that includes one or more n-type epitaxial layers and one or more p-type epitaxial layers to define a diode region. A transparent ohmic contact may be formed on the p-type epitaxial LED surface. As discussed in U.S. Patent Application Serial No. 10/057,821 , it may be beneficial to form a reflector layer over the thin transparent ohmic contact to improve light extraction from the device. The reflective layer can serve to spread electric current uniformly across the thin contact, and also to reflect light back into the substrate, away from the submount.
Unfortunately, if Sn and/or other contaminants from a solder or thermosonic/thermocompression bond migrates from the bonding surface to the reflector layer, the reflector layer may become less reflective. Moreover, if the contaminants migrate beyond the reflector to the transparent ohmic contact, the transparent ohmic contact may develop a higher specific contact resistivity, thus increasing the forward voltage (VF) of the device. Both of these results may be characterized as degradation of the device.
A reflective layer may comprise Ag and/or Al, and the thin transparent ohmic layer can comprise Pt, Pd, Ni, Ti, Au or a combination of these elements. Unfortunately, Sn readily forms alloys with Ag, Pt, Au and with numerous other metals used in semiconductor manufacturing.
A first portion of a series of conductive layers (referred to herein as a "multilayer conductive stack") that may be formed on the p-type surface of an LED according to the present invention comprises an ohmic layer, a reflector layer, and a barrier layer. The barrier layer comprises a first layer of tungsten or titanium/tungsten and a second layer comprising nickel on the first layer.
In the present invention, this portion of the multilayer conductive stack and the top of the device are passivated with a passivation layer, such as an insulating layer to which a solder or eutectic die attach material will not wet. The passivation layer can be formed by conventional spin-on or deposition techniques such as Chemical Vapor Deposition (CVD) and/or reactive sputtering, and it can comprise an insulating oxide and/or nitride such as silicon dioxide and/or silicon nitride.
In manufacturing the LED according to the present invention, an opening in the passivation layer is then formed with lateral dimensions (i.e. surface area) that are smaller than the lateral dimensions of the barrier layer such that only a portion of the surface of the barrier layer is exposed. Such an opening can be produced using conventional photolithography and etching techniques. An optional adhesion layer that may comprise Ti, is formed in the opening and a thick bonding layer that may comprise Au, Sn and/or AuSn also is formed.
In the present invention, the bonding layer can serve to protect the barrier layer if mechanical stress is to be applied to the multilayer conductive stack by a probe tip during electrical tests. Furthermore, in other embodiments of the present invention, Au in the bonding layer can serve to protect the barrier layer from oxidation. In yet other embodiments of the present invention, AuSn may be employed in the bonding layer as a eutectic die attach material that may be used to bond an LED and a submount to one another via thermosonic or thermocompression bonding as an alternative to solder bonding.
Multilayer conductive stacks according to some embodiments of the present invention can be well suited for solid state devices in that some embodiments of the present invention can provide a stack that is considerably thinner than may be achieved if a solder barrier is formed using Ni or NiV. In some embodiments of the present invention, a barrier layer comprising W or TiW and Ni layers can be less than half of the thickness that may be used if only Ni were used as the barrier layer. This may be advantageous when considering the generally small lateral dimensions of solid state devices and when considering the potential difficulty associated with the use of conventional fabrication techniques if large topographical dimensions are present. The barrier layer also can provide a desired vertical barrier against Sn and/or other undesired migration.
Passivation layers according to the invention can cover the entire epitaxial surface of the LED except for a reduced area opening that exposes the barrier layer, and can provide a dam to reduce or prevent Sn and/or other undesired migration into the reflective mirror layer or the ohmic contact, or down the edges of the metal stack. In the case of an LED having a conducting substrate, passivation layers according to some embodiments of the invention also can serve to keep the die attach material from contacting the substrate which could produce undesired effects such as formation of a parasitic Schottky diode.
Large area LEDs operating at high power levels may use packaging that has low thermal resistance to reduce or prevent degradation of the device performance. Epoxy based die attach materials may have high thermal resistance in comparison to metal die attach materials. In a flip-chip configuration, the p-n junction region of an LED is mounted extremely close to the heat sinking package, which can bypass the thermal resistance of the substrate. This may be used for large-area SiC-based LEDs in some embodiments of the present invention, despite the low thermal resistance of SiC. The metal-metal bond provided by some embodiments of the present invention also may be used in LEDs having sapphire substrates, due to the high thermal resistance of sapphire. Consequently, some embodiments of the present invention may be used for large area LEDs, which may benefit from employing a junction down (flip-chip) metal-metal die attach configuration. Other embodiments of the present invention may be used with small-area LEDs.
Some embodiments of the present invention also may increase the permissible temperature range that the device can withstand during subsequent packaging and assembly steps. Metal-metal bonds can be engineered for subsequent thermal cycles, for example, where the LED is mounted to a printed circuit board. If the LED die is attached to its submount with a AuSn thermosonic or thermocompression bond at 300°C or by SnAg solder at 230°C, subsequent processing cycles using SnPb solder at 200°C may not cause mechanical failure by reflowing the die attach bond. That is, subsequent processing at elevated temperatures may not cause the LED die to detach from the submount. In contrast, LEDs using epoxy based die attach methods may not withstand high thermal cycles. Moreover, clear epoxy can become discolored during thermal processing, resulting in unwanted light attenuation.
Some embodiments of the present invention may also increase the shear strength of resulting bonds between the LED and the submount. Inclusion of a solder barrier layer which reduces or prevents tin and/or other unwanted materials from reaching the epitaxial layers of the device can preserve the adhesive strength of the metal-semiconductor interface and can result in a more robust, mechanically stable device. In particular, it has been found that embodiments that include a nickel solder wetting layer beneath a gold bonding layer may exhibit superior shear strength.
In addition, some embodiments of the present invention may improve the thermal conductivity of the resulting device. This effect may be particularly apparent in so-called "power" or large area LEDs which may carry a substantially higher current than conventional LEDs. In such LEDs, some embodiments of the present invention can prevent or reduce "voiding" within the metallic layers. Voiding refers to the formation of physical voids or spaces within a metallic region. Some embodiments of the present invention may serve to maintain a tight grain structure within such metallic layers, thereby allowing the device to maintain a high thermal conductivity despite operation at high power levels with correspondingly high junction temperatures. Improved thermal conductivity also may help reduce degradation of encapsulant materials in which LEDs, and in particular power LEDs, are packaged. Such encapsulants are typically sensitive to heat and may yellow and become less transparent after expose to high temperatures for extended periods of time. By improving the thermal conductivity of the LED mount interface, less heat may be dissipated through the encapsulant, which can result in reduced degradation.
Figure 1 illustrates an LED device precursor 10, comprising a substrate 20 having first and second opposing faces 20a and 20b, respectively, and an epitaxial region 22 formed on the first face 20a of the substrate 20. Substrate 20 may comprise silicon carbide, sapphire, aluminum nitride, gallium nitride or any other suitable conductive or non-conductive substrate material. In some embodiments of the present invention, the substrate 20 comprises conductively doped SiC. In some embodiments of the present invention, the substrate 20 is transparent to optical radiation in a predetermined wavelength range. In some embodiments of the present invention, epitaxial region 22 comprises a conductive buffer layer and a plurality of Group III-nitride epitaxial layers, at least some of which provide a diode region. The dimensions of the substrate, epitaxial layers and metal layers shown in Figures 1-14 are not drawn to scale but are exaggerated for illustrative purposes. A thin SiO2 and/or other layer (not shown) may optionally be formed, for example, by Plasma Enhanced Chemical Vapor Deposition (PECVD) on the surface of the epitaxial region 22 to protect it during subsequent processing and cleaning steps.
Subsequent to deposition of the epitaxial region 22, the epitaxial region 22 is patterned as shown in Figure 2 to form a plurality of mesas 30 each having sidewalls 30a, 30b. Although not illustrated in Figure 2, the mesas 30 may extend into the substrate 20. Moreover, the mesas 30 may be formed by selective epitaxial growth through openings in a mask, rather than blanket epitaxial growth and etching.
Still referring to Figure 2, a layer of photoresist 24 and/ or other material is formed on the surface of the precursor 10 and patterned to expose the surface of the mesas 30, thereby defining a first reduced area 30c on the surface of the mesas 30. If an optional SiO2 layer is present, it may be etched through the openings in the photoresist 24 to expose the first reduced area 30c on the epitaxial surface layer of the epitaxial region 22 in the mesa 30.
A multilayer conductive stack 35 is then formed on the first reduced areas 30c of the mesas 30 using, for example, conventional lift-off techniques. As shown in Figure 3, the multilayer conductive stack 35 includes an ohmic layer 32, a reflector layer 34 and a barrier layer 36. In some embodiments of the present invention, the ohmic layer 32 comprises platinum, but in other embodiments it may comprise palladium, nickel/gold, nickel oxide/gold, nickel oxide/platinum, titanium and/or titanium/gold. Other embodiments of ohmic layers are described in the above-referenced Application Serial No. 10/057,821. If the ohmic layer 32 comprises Pt, it is about 25 Å thick in some embodiments of the present invention. The reflector layer 34 may comprise any suitable reflective metal, and may comprise Al or Ag. The reflector layer 34 is about 100 nm (1000 Å) thick in some embodiments of the present invention. Other embodiments of reflector layers are described in the above-referenced Application Serial No. 10/057,821.
In the present invention, the barrier layer 36 is a solder barrier layer to prevent solder metals such as tin from reacting with the reflector layer 34 and/or ohmic layer 32.
Examples which are not part of the invention, may use barrier layers 36 that comprise tungsten or titanium/tungsten and that are between about 50 nm (500Å) thick to about 300 nm (3000Å) thick, when a solder bonding operation (described below) is performed at a reflow temperature of less than about 210°C. For example, when eutectic gold/lead/tin solders are used at reflow temperatures of about 190°C to about 210°C, a barrier layer comprising between about 50 nm (500Å) and about 300 nm (3000Å) of titanium/tungsten may be used.
In embodiments of the present invention, higher reflow temperatures may be used to accommodate other solders, such as solders comprising tin, silver and antimony, that have a reflow temperature of about 220°C to about 260°C. One example of these solders is a Kester brand R276AC silver-tin solder paste that is about 96.5% tin and about 3.5% silver. Accordingly, in some embodiments of the present invention, the barrier layer 36 comprises a first layer of tungsten or titanium/tungsten 36a that is about 500 nm (5000Å) thick, and a second layer 36b comprising nickel that is about 200 nm (2000Å) thick, on the first layer, 36a. It has been found that some of these embodiments of the present invention can withstand temperatures of between about 325° and about 350°C, for about five minutes, without substantially increasing the forward voltage (VF) or reduce the light output of the LED. Thus, in some embodiments of the present invention, a multilayer barrier layer 36 comprising a layer of tungsten or titanium/tungsten 36a and a layer of nickel 36b is used with solders that have a reflow temperature of more than about 200°C. In other embodiments of the present invention, these multilayer barrier layers may be used with solders that have a reflow temperature of more than about 250°C.
Tungsten, silver and platinum are deposited, for example, using an e-beam technique. TiW may be deposited using an e-beam technique, but in other embodiments of the present invention, Ti and W are simultaneously sputter deposited. In addition, the TiW may be sputter deposited in the presence of nitrogen to form a TiN/TiW layer that also forms a barrier to Sn diffusion.
Referring now to Figure 4, a passivation layer 40 is deposited or otherwise formed on the first (or epitaxial-side) surface 20a of device precursor 10. In some embodiments of the present invention, passivation layer 40 may comprise SiO2 and/or SiN (which may be deposited in stoichiometric or non-stoichiometric amounts) and may be deposited by conventional techniques such as PECVD and/or reactive sputtering. The passivation layer 40 is about 1500 Å thick in some embodiments of the present invention. As also shown in Figure 4, this blanket deposition also forms the passivation layer on the sidewalls of the mesas 30 and the multilayer conductive stack 35, and on the exposed surface of the barrier layer 36.
Referring now to Figure 5, the passivation layer 40 is patterned with an etch mask (such as a photoresist) to provide a first patterned passivation layer 40a and to selectively reveal a second reduced area portion 36c of the surface of barrier layer 36. A lift off technique may be used to expose the second reduced area portion 36c of the surface of the barrier layer 36. Selective deposition deposition of the passivation layer 40a may be used so that a separate patterning step need not be used.
Still referring to Figure 5, an optional adhesion layer 55 comprising, for example, Ti is then deposited on the second reduced area 36c of the barrier layer 36 and a bonding layer 60 is deposited on the adhesion layer 55. These depositions may be performed using the patterned passivation layer 40a as a mask and/or using lift-off techniques. The adhesion layer 55 is about 1000 Å thick in some embodiments of the present invention. The bonding layer 60 may comprise Au, Sn and/or AuSn and is about 100 nm (1000Å) thick in some embodiments. The bonding layer 60 may be up to about 1µm thick (if Au) or about 1.7µm thick (if AuSn) in some embodiments of the present invention. However, in some embodiments, use of a layer of Au that is thicker than about 100 nm (1000Å) may lead to inconsistent solder reflow processing or Au embrittlement of the solder attachment, which may result in low shear strength. As shown, the patterned passivation layer 40a also is on the sidewalls of the adhesion layer 55 and the bonding layer. According to other embodiments of the present invention, the bonding layer 60 extends away from the multilayer conductive stack 35, to beyond the patterned passivation layer 40a. In yet other embodiments, the bonding layer 60 does not extend to beyond the outer surface of the patterned passivation layer 40a.
For devices formed on conductive substrates, ohmic contacts and a wire bond pad (not shown) are formed on the second substrate face 20b opposite the epitaxial region to form a vertically-conductive device. Many such embodiments are described in Application Serial No. 10/057,821 . For devices formed on non-conductive substrates, ohmic contacts and metal bonding layers (not shown) may be formed on an n-type epitaxial region of the device to form a horizontally-conductive device. Many such embodiments also are shown in Application Serial No. 10/057,821 .
Referring now to Figure 6, the precursor 10 is diced into individual light emitting diodes 100. Figure 6 also shows that LEDs 100 are sawed such that they have a beveled sidewall configuration 70 to increase light extraction. Many other embodiments of substrate shaping are described in Application Serial No. 10/057,821 .
Accordingly, Figure 6 illustrates a light emitting diode 100 according to an embodiment of the present invention that include a substrate 20, an epitaxial region (referred to previously as a mesa) 30 on the substrate 20 that includes therein a diode region, a multilayer conductive stack 35 on the epitaxial region 30 opposite the substrate 20, and a passivation layer 40b that extends at least partially on the multilayer conductive stack 35 opposite the epitaxial region 30, to define a reduced area bonding region 36c on the multilayer conductive stack 35 opposite the epitaxial region 30. The passivation layer 40b also extends across the multilayer conductive stack 35, across the epitaxial region 30, and onto the first substrate face 20a. As also shown in Figure 6, the multilayer conductive stack 35 and the epitaxial region 30 both include sidewalls, and the passivation layer 40b extends on the sidewalls of the multilayer conductive stack 35 and of the epitaxial region 30. As also shown in Figure 6, a bonding layer 60 is provided on the bonding region 36c. The bonding layer 60 also includes a bonding layer sidewall, and the passivation layer 40b extends onto the bonding layer sidewall. Finally, an adhesion layer 55 may be provided between the multilayer conductive stack 35 and the bonding layer 60, and the passivation layer 40b also extends onto the sidewall of the adhesion layer 55 and the bonding layer 60.
Still referring to Figure 6, in the embodiment of the present invention, the substrate 20 includes a first face 20a adjacent the epitaxial region 30 and a second face 20b opposite the epitaxial region. As illustrated in Figure 6, the bonding layer 60 has smaller surface area than the multilayer conductive stack 35 and the multilayer conductive stack 35 has smaller surface area than the epitaxial region 30. The epitaxial region 30 has smaller surface area than the first face 20a. The second face 20b also has smaller surface area than the first face 20a.
Figure 6 also illustrates a light emitting diode according to an embodiment of the invention that include a substrate 20 having first and second opposing faces 20a and 20b, respectively, the second face 20b having smaller surface area than the first face. An epitaxial region 30 is on the first face 20a, and includes therein a diode region. An ohmic layer 32 is on the epitaxial region 30 opposite the substrate 20. A reflector layer 34 is on the ohmic layer 32 opposite the epitaxial region 30. A barrier layer 36 is on the reflector layer 34 opposite the ohmic layer 32. An adhesion layer 55 is on the barrier layer 36 opposite the reflector layer 34. Finally, a bonding layer 60 is on the adhesion layer 55 opposite the barrier layer 36.
In embodiments of the present invention, the barrier layer 36 comprises a first layer 36a comprising tungsten and a second layer 36b comprising nickel on the first layer 36a comprising tungsten.
As also shown in Figure 6, in the embodiment of the present invention, the epitaxial region 30 has smaller surface area than the first face 20a. The barrier layer 36, the reflector layer 34 and the ohmic layer 32 have same surface area, that surface area being less than that of the epitaxial region 30. The adhesion layer 55 and the bonding layer 60 have same surface area, that surface area being smaller than that of the barrier layer 36, the reflector layer 34 and the ohmic layer 32.
Finally, as also shown in Figure 6, in the embodiment of the invention, the epitaxial region 30, the ohmic layer 32, the reflector layer 34, the barrier layer 36, the adhesion layer 55 and the bonding layer 60 each include a sidewall and the light emitting diode 100 further includes a passivation layer 40b on the sidewalls of the epitaxial region 30, the ohmic layer 32, the reflector layer 34 and the barrier layer 36. The passivation layer also extends onto the sidewalls of the adhesion layer 55 and the bonding layer 60. The passivation layer 40b also extends on the first face 20a of the substrate 20.
Figure 7 illustrates an example in which the bonding layer 60 comprises a solder wetting layer 62 and a wetting passivation layer 64. In some examples, the solder wetting layer 62 comprises nickel and is about 2000Å thick. In some examples, the wetting passivation layer 64 comprises Au and is about 500Å thick. Use of the nickel solder wetting layer 62 can provide an enhanced mechanical bond to the solder, which can increase the shear strength of the connection and can reduce the possibility of mechanical failure.
Figure 8 illustrates an example of the present invention in which the bonding layer 60 and optional adhesion layer 55 do not extend beyond the outer edge 40c of the passivation layer 40b. This configuration may be used when solder bonding is used to mount the LED to a lead frame.
Figures 1-6 also illustrate methods of fabricating a plurality of light emitting diodes according to some embodiments of the present invention. These methods comprise epitaxially forming a plurality of spaced apart mesa regions 30 on a substrate 20, the mesa regions including therein a diode region (Figure 2). A first reduced area region 30c is defined on the mesa regions (Figure 2). A multilayer conductive stack 35 that includes a barrier layer, is formed on the first reduced area regions 30c of the mesa regions 30 (Figure 3). A passivation layer 40a is formed on the substrate 20 between the mesa regions 30, on exposed portions of the mesa regions and on exposed portions of the multilayer stack 35, the passivation layer 40a defining a second reduced area region 36c on the multilayer conductive stack 35 (Figures 4 and 5). A bonding layer 60 then is formed on the second reduced area regions 36c of the multilayer conductive stacks 35 (Figure 5). The substrate 20 is diced between the mesas 30 to produce the plurality of light emitting diodes 100 (Figure 6).
Referring now to Figures 9 and 10, once the LED 100 has been diced, the LED and a conductive submount 75 are attached to one another as illustrated in Figures 9 and 10. Figure 9 illustrates an example not part of the invention in which the LED 100 is mounted in a "flip-chip" configuration with the epitaxial side down, via thermosonic and/or thermocompression bonding. That is, instead of using an epoxy or a solder to form a mechanical connection or bond between the LED 100 and the submount 75, the bonding layer 60 of LED 100 is thermosonically or thermocompressively bonded directly to the submount 75 as described, for example, in United States Provisional Application Serial No. 60/307,234 .
In some examples of thermosonic or thermocompression bonding, the LED chip 100 is placed into mechanical contact with the submount and subjected to mechanical and/or sonic stimulation at a temperature greater than the eutectic temperature of the bonding metal. The bonding metal thus forms a bond with the metallic submount, which provides an electromechanical connection between the LED and the submount. In embodiments of the present invention in which the bonding layer 60 has an Au/Sn relative composition of about 80%/20%, the temperature used for thermosonic bonding may be approximately 300 °C.
The presence of the barrier layer 36 and/or the passivation layer 40b can reduce or prevent unwanted interaction between metals in the bonding layer 60 with the reflective layer 34 and/or the ohmic layer 32. The barrier layer 36 and/or the passivation layer 40 may also serve to retard or inhibit unwanted migration of metal along the edge of the metal stack 35.
In an embodiment of the present invention, the LED 100 may be mounted on the submount 75 using a metal solder 80 such as SnAg, SnPb and/or other solders as illustrated in Figure 10. The passivation layer 40b can reduce or prevent Sn from solder 80 from migrating to (and thereby potentially degrading) the reflective layer 34 and/or ohmic layer 32. The passivation layer 40b also can reduce or prevent conductive solder 80 from contacting the substrate 20 and mesa sidewalls, which may otherwise result in the formation of unwanted parasitic Schottky contacts to n-type regions of the device 100. Other bonding techniques that may be used, according to other embodiments of the present invention, are disclosed in the above-cited Provisional Application Serial No. 60/307,311 .
Test Results
The following examplary test results are illustrative. Figures 11A-11D graphically illustrate test results for a 2500Å Ni solder barrier while Figures 12A-12D graphically illustrate results for a 5000Å TiW barrier.
In a first test, the high temperature operating life (HTOL) of a number of LED samples was measured. In this test, twenty LEDs were fabricated with TiW solder barriers 36, SiN passivation layers 40b and gold bonding layers 60. Twenty LEDs also were fabricated with the same structure except that they used an Ni solder barrier. The devices were mounted on silver-plated 5mm radial lead frames via solder bonding. The devices were then operated at a forward current of 20mA while being maintained at a temperature of 85°C. Optical output power and VF were measured after 24, 168, 336, 504, 672, 864 and 1008 hours. As shown in Figures 11A and 12A, the devices with the Ni barrier exhibited larger degradation in light output, compared to the devices with the TiW barrier. Moreover, VF increased more in the Ni barrier devices (Figure 11B) than in the TiW barrier devices (Figure 12B).
In a second test, twenty LEDs were fabricated with TiW solder barriers 36, SiN passivation layers 40b and gold bonding layers 60, and twenty LEDs were fabricated with the same structure except that they used the Ni barrier. The devices were mounted as described above in reference to the HTOL tests and operated at a pulsed forward current of 70 mA (25% duty cycle at 4 kHz) for a period of 504 hours while being maintained at a temperature of 85°C and a relative humidity of 85%. Optical output power and VF were measured after 24, 168, 336, 504, 672, 864 and 1008 hours. As shown in Figures 11C and 12C, larger degradation in light output occurred with the Ni barrier and, as shown in Figures 11D and 12D, a larger increase in VF occurred with the Ni barrier.
In the drawings and specification, there have been disclosed typical preferred embodiments of the invention and, although specific terms are employed, they are used in a generic and descriptive sense only and not for purposes of limitation, the scope of the invention being set forth in the following claims.

Claims (6)

  1. A light emitting diode (100) comprising:
    a substrate (20) having a first and second opposing faces (20a, 20b), the second face (20b) having a smaller surface area than the first face (20a); an epitaxial region (30) on a first reduced area region (30) of the first face (20a) of the substrate (20) that includes therein a diode region; a multilayer conductive stack (35) on a second reduced area region (30c) of the epitaxial region (30) opposite the first face (20a) of the substrate (20) that includes an ohmic layer (32) on the epitaxial region (30), a reflector layer (34) on the ohmic layer (32) and a barrier layer (36) on the reflector layer (34);
    a passivation layer (40) that extends on the multilayer conductive stack (35) opposite the epitaxial region (30) to define a third reduced area region (36c) on the multilayer conductive stack (35) as a bonding region which partly exposes the barrier layer (36); and
    a bonding layer (60) in the bonding region on the barrier layer (36);
    wherein the passivation layer (40) also extends across the sidewalls of the multilayer conductive stack (35), across the sidewalls of the epitaxial region (30), onto the first face (20a) of the substrate (20), and at least partially onto the sidewalls of the bonding layer (60); wherein the barrier layer (36) is a solder barrier layer; characterized in that the barrier layer (36) includes a first barrier layer (36a) comprising tungsten or titanium/tungsten on the reflector layer (34) and a second barrier layer (36b) comprising nickel on the first barrier layer (36a).
  2. A light emitting diode (100) according to claim 1 further comprising an adhesion layer (55) between the barrier layer (36) and the bonding layer (60), wherein the passivation layer (40) extends across the sidewalls of the adhesion layer (55).
  3. A light emitting diode (100) according to claim 1, wherein the substrate (20) comprises silicon carbide and wherein the epitaxial region (30) comprises gallium nitride.
  4. A light emitting diode (100) according to claim 1, wherein the ohmic layer (32) comprises platinum, palladium, nickel/gold, nickel oxide/gold, nickel oxide/platinum, titanium and/or titanium/gold and wherein the reflector layer (34) comprises aluminum and/or silver.
  5. A light emitting diode (100) according to claim 1, wherein the first barrier layer (36a) that comprises tungsten or titanium/tungsten is 500 nm thick and the second barrier layer that comprises nickel is 200 nm thick.
  6. An assembly of a light emitting diode (100) according to any of claims 1 to 5 with a conductive submount (75) in which the light emitting diode (100) is mounted in a flip-chip configuration onto the submount (75) with a solder layer (80) between the bonding layer (60) and the submount (75), wherein the passivation layer (40) is non-wettable to the solder layer (80).
HK04104119.4A 2001-07-23 2002-07-23 Light emitting diodes including modifications for submount bonding HK1061113B (en)

Applications Claiming Priority (9)

Application Number Priority Date Filing Date Title
US30723401P 2001-07-23 2001-07-23
US30731101P 2001-07-23 2001-07-23
US60/307,311 2001-07-23
US60/307,234 2001-07-23
US10/057,821 US6791119B2 (en) 2001-02-01 2002-01-25 Light emitting diodes including modifications for light extraction
US10/057,821 2002-01-25
US35294102P 2002-01-30 2002-01-30
US60/352,941 2002-01-30
PCT/US2002/023266 WO2003010817A2 (en) 2001-07-23 2002-07-23 Light emitting diodes including modifications for submount bonding and manufacturing methods therefor

Publications (2)

Publication Number Publication Date
HK1061113A1 true HK1061113A1 (en) 2004-09-03
HK1061113B HK1061113B (en) 2011-11-04

Family

ID=

Also Published As

Publication number Publication date
KR20040019363A (en) 2004-03-05
MY131877A (en) 2007-09-28

Similar Documents

Publication Publication Date Title
EP1412989B1 (en) Light emitting diodes including modifications for submount bonding
US7211833B2 (en) Light emitting diodes including barrier layers/sublayers
EP2287930B1 (en) Light emitting diode including barrier layers and manufacturing method therefor
US6794684B2 (en) Reflective ohmic contacts for silicon carbide including a layer consisting essentially of nickel, methods of fabricating same, and light emitting devices including the same
JP2012028828A (en) Method for manufacturing luminescence diode chip and luminescence diode element
US20110136273A1 (en) Reflective contact for a semiconductor light emitting device
HK1061113A1 (en) Light emitting diodes including modifications for submount bonding
HK1061113B (en) Light emitting diodes including modifications for submount bonding

Legal Events

Date Code Title Description
PE Patent expired

Effective date: 20220722