GB2426836A - Switch mode power supply control system - Google Patents
Switch mode power supply control system Download PDFInfo
- Publication number
- GB2426836A GB2426836A GB0513772A GB0513772A GB2426836A GB 2426836 A GB2426836 A GB 2426836A GB 0513772 A GB0513772 A GB 0513772A GB 0513772 A GB0513772 A GB 0513772A GB 2426836 A GB2426836 A GB 2426836A
- Authority
- GB
- United Kingdom
- Prior art keywords
- pulse width
- controller
- switching
- power supply
- pulse
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000003247 decreasing effect Effects 0.000 claims abstract description 6
- 238000000034 method Methods 0.000 claims description 22
- 230000001419 dependent effect Effects 0.000 claims description 15
- 230000008859 change Effects 0.000 claims description 11
- 238000003079 width control Methods 0.000 claims description 3
- 230000004044 response Effects 0.000 abstract description 7
- 230000033228 biological regulation Effects 0.000 description 10
- 238000010586 diagram Methods 0.000 description 6
- 239000003990 capacitor Substances 0.000 description 5
- 230000000694 effects Effects 0.000 description 4
- 230000008569 process Effects 0.000 description 4
- 230000007704 transition Effects 0.000 description 4
- 230000007423 decrease Effects 0.000 description 3
- 230000003534 oscillatory effect Effects 0.000 description 3
- 238000004804 winding Methods 0.000 description 3
- 230000000295 complement effect Effects 0.000 description 2
- 230000003111 delayed effect Effects 0.000 description 2
- 238000001514 detection method Methods 0.000 description 2
- 230000010354 integration Effects 0.000 description 2
- 230000009064 short-term regulation Effects 0.000 description 2
- 230000001052 transient effect Effects 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 230000009471 action Effects 0.000 description 1
- 230000005540 biological transmission Effects 0.000 description 1
- 238000004590 computer program Methods 0.000 description 1
- 230000001351 cycling effect Effects 0.000 description 1
- 238000009795 derivation Methods 0.000 description 1
- 238000002474 experimental method Methods 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- QZIQJVCYUQZDIR-UHFFFAOYSA-N mechlorethamine hydrochloride Chemical compound Cl.ClCCN(C)CCCl QZIQJVCYUQZDIR-UHFFFAOYSA-N 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 230000001629 suppression Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05B—ELECTRIC HEATING; ELECTRIC LIGHT SOURCES NOT OTHERWISE PROVIDED FOR; CIRCUIT ARRANGEMENTS FOR ELECTRIC LIGHT SOURCES, IN GENERAL
- H05B45/00—Circuit arrangements for operating light-emitting diodes [LED]
- H05B45/50—Circuit arrangements for operating light-emitting diodes [LED] responsive to malfunctions or undesirable behaviour of LEDs; responsive to LED life; Protective circuits
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of DC power input into DC power output
- H02M3/22—Conversion of DC power input into DC power output with intermediate conversion into AC
- H02M3/24—Conversion of DC power input into DC power output with intermediate conversion into AC by static converters
- H02M3/28—Conversion of DC power input into DC power output with intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate AC
- H02M3/325—Conversion of DC power input into DC power output with intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate AC using devices of a triode or a transistor type requiring continuous application of a control signal
- H02M3/335—Conversion of DC power input into DC power output with intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate AC using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only
- H02M3/33507—Conversion of DC power input into DC power output with intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate AC using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of the output voltage or current, e.g. flyback converters
- H02M3/33523—Conversion of DC power input into DC power output with intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate AC using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of the output voltage or current, e.g. flyback converters with galvanic isolation between input and output of both the power stage and the feedback loop
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B60—VEHICLES IN GENERAL
- B60Q—ARRANGEMENT OF SIGNALLING OR LIGHTING DEVICES, THE MOUNTING OR SUPPORTING THEREOF OR CIRCUITS THEREFOR, FOR VEHICLES IN GENERAL
- B60Q1/00—Arrangement of optical signalling or lighting devices, the mounting or supporting thereof or circuits therefor
- B60Q1/26—Arrangement of optical signalling or lighting devices, the mounting or supporting thereof or circuits therefor the devices being primarily intended to indicate the vehicle, or parts thereof, or to give signals, to other traffic
- B60Q1/30—Arrangement of optical signalling or lighting devices, the mounting or supporting thereof or circuits therefor the devices being primarily intended to indicate the vehicle, or parts thereof, or to give signals, to other traffic for indicating rear of vehicle, e.g. by means of reflecting surfaces
- B60Q1/305—Indicating devices for towed vehicles
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B60—VEHICLES IN GENERAL
- B60Q—ARRANGEMENT OF SIGNALLING OR LIGHTING DEVICES, THE MOUNTING OR SUPPORTING THEREOF OR CIRCUITS THEREFOR, FOR VEHICLES IN GENERAL
- B60Q11/00—Arrangement of monitoring devices for devices provided for in groups B60Q1/00 - B60Q9/00
- B60Q11/005—Arrangement of monitoring devices for devices provided for in groups B60Q1/00 - B60Q9/00 for lighting devices, e.g. indicating if lamps are burning or not
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of DC power input into DC power output
- H02M3/02—Conversion of DC power input into DC power output without intermediate conversion into AC
- H02M3/04—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters
- H02M3/10—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
- H02M3/145—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
- H02M3/155—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
- H02M3/156—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
- H02M3/157—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators with digital control
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M7/00—Conversion of AC power input into DC power output; Conversion of DC power input into AC power output
- H02M7/02—Conversion of AC power input into DC power output without possibility of reversal
- H02M7/04—Conversion of AC power input into DC power output without possibility of reversal by static converters
- H02M7/12—Conversion of AC power input into DC power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
- H02M7/145—Conversion of AC power input into DC power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a thyratron or thyristor type requiring extinguishing means
- H02M7/155—Conversion of AC power input into DC power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a thyratron or thyristor type requiring extinguishing means using semiconductor devices only
- H02M7/1555—Conversion of AC power input into DC power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a thyratron or thyristor type requiring extinguishing means using semiconductor devices only with control circuit
- H02M7/1557—Conversion of AC power input into DC power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a thyratron or thyristor type requiring extinguishing means using semiconductor devices only with control circuit with automatic control of the output voltage or current
-
- H05B33/0881—
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Mechanical Engineering (AREA)
- Dc-Dc Converters (AREA)
Abstract
A switch mode power supply (SMPS) 100 comprises a controller 114 for power switch 110 that employs a combination of pulse frequency modulation and pulse width modulation (PWM) in response to an output 104 voltage dependant feedback signal. Controller 114 switches the switch 10 ON for a pulse width selected from a plurality of stored values, which may be in a look up table, and varies the duration of the switching cycle in response to the feedback signal. The duration may be varied by changing the OFF portion of the cycle. An increased pulse width may be chosen when the duration is less than a lower threshold, and a decreased pulse width chosen when the duration is greater than an upper threshold. A plurality of power ranges each representing power transferred to output 104 may be defined by a combination of pulse widths and durations, and these ranges may overlap. Controller 114 may be a digital controller (fig 3).
Description
M&C Folio: GBP290436 Switch Mode Power Supply Control Systems This
invention generally relates to control systems for switch mode power supplies (SMPS), in particular digital control schemes. A preferred embodiment of the invention is referred to by the applicant's as "Floyd Brane".
We have previously described in UK Patent Applications 0427893.3 and 0427894.1 both filed on 21 December 2004, some improved control techniques for digital SMPS controllers. Here we describe improved techniques for controllers employing a combination of pulse frequency modulation (PFM) and pulse width modulation (PWM).
Broadly speaking we will describe techniques in which the switching frequency is maintained in the region of an efficient point of operation by employing a "gear box" control scheme using two complementary control loops. A first Loop provides real-time control of the SMPS using PFM and a second loop operates a PWM control scheme which monitors the switching frequency and, at defined operating points, adjusts the pulse width up or down through a set of pre-determined values. This can be considered analogous to the gearbox of a motor vehicle with the SMPS pulse width, switching frequency and output power roughly corresponding to the vehicle's gear ratio, engine speed and road speed respectively. Embodiments of such a system also facilitate audio noise reduction since, in general the switching frequency can be managed to avoid human audible frequencies which can otherwise sometimes be generated through rnagnetostrickton and other electro mechanical vibrations. Embodiments of the system we describe also exhibit a good transient response and can operate over a wide range of input conditions, output mode conditions and power requirements.
Background prior art relating to PWM and PFM controllers can be found in US 2004/0037094 and in the datasheet on the Power Integrations (RTM) T0P242- 250 TopSwitch GX family (RTM) datasheet, These latter devices typically run at a fixed frequency for medium to heavy loads, employing PWM as the control method, but switching to a lower frequency for light loads. It is also known to deploy a cycle skipping scheme where power cycles are skipped when an SMPS output voltage is above its target value (see, for example, the datasheet on the power integration (RTM), "TinySwitch" products TNY253/254/255).
Further background prior art can be found in US 2002/0057080, US 6,275, 018, US 6,304,473, EP 0 874 446A, US 5,757,625, US 5,479,090.
According to the present invention there is provided a switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive an output voltage dependent feedback signal; an output for driving said power switching device; and a controller to provide a switching control signal from said output responsive to said feedback signal from said input, said switching control signal having a switching cycle including an ON portion for switching on said power switching device, and wherein said controller is configured to select one of a plurality of discrete pulse widths for said ON portion of said switching cycle using at least one stored pulse width, and to vary a duration of said switching cycle responsive to said feedback signal.
The discrete pulse widths may either be stored in a hardwired configuration of the controller hardware, or they may be stored as data in a look-up table (optionally non- volatile), or the pulse widths may be stored in the controller by providing a number of pulse generators each configured to provide a pulse of a different fixed or pre- determined width.
Alternatively the at least one stored pulse width may include at least a maximum pulse width and then the other discrete pulse widths may be determined from this, for example by interpolation between this maximum pulse width value and a minimum pulse width value (which may be zero). Preferably in such embodiments the controller is configured to select one of a plurality of discrete pulse widths (defining a set of available pulse widths) for the ON portion of said switching cycle using stored maximum and minimum pulse width values, Thus the controller may increment/decrement between discrete pulse width values according to the output voltage-dependent feedback signal or, in more general terms, demand. Embodiments of this type of arrangement can be implemented using less silicon area than a look-up
table.
The discrete pulse widths operate in a manner akin to gear ratios of a gearbox. In some cases, for example in a lookup table-based embodiment, only a few gears may be provided, for example, less than 20, 10 or 5. In other cases, the discrete pulse width values may be closely spaced and many values may be available. To continue the gearbox analogy, such embodiments are more closely akin to a continuously variable transmission. Changing up or down a gear - that is, incrementing or decremeriting between discrete pulse widths - may comprise incrementing/decrementing by a fixed or pre-determjned number such as a digital integer, or by a fixed fraction. Optionally the pulse duration/frequency may be correspondingly adjusted by a complementary increment (or decrement), for example between pre-determined maximum and minimum values. It will be appreciated that, in embodiments, user-accessible registers may be provided to store one or more of these maximum and/or minimum values - for example the maximum and/or minimum pulse width values may be user write- accessible.
In embodiments the power device switching control signal defines an ON portion of the power device switching cycle followed by an OFF portion of the switching cycle, the ON portion of the cycle being defined by one of the plurality of discrete or stored pulse widths, the end of the OFF portion of the cycle (and restart of the subsequent ON portion) being defined by the feedback signal. The feedback signal provides information on the SMPS output (power device switching information, optionally cycleby-cycle), preferably as a variable level signal which is compared with a reference level (for example by means of a voltage reference and comparator) to determine a timing of the end of the OFF portion/switching cycle restart.
The skilled person will recognise that embodiments of the above described SMPS controller may be employed in a wide range of SMPS configurations including (but not limited to) a flyback converter, a direct-coupled boost converter, and a direct-coupled buck converter. Where the SMPS includes a transformer driven by the power switching device the feedback signal may be derived from the secondary side of the transformer (as described in preferred embodiments later), or from the primary side of the transformer, or from an auxiliary winding of the transformer. In SMPS arrangements with an inductor in place of a transformer the feedback signal may similarly be derived from the primary-side, from the secondary- side or from an auxiliary winding of the inductor.
In preferred embodiments the controller is configured to determine (measure) the switching cycle duration, which is controlled by the feedback signal, for example by resetting a counter at the start of the switching cycle and determining the count when the feedback signal indicates that the switching cycle should be restarted.
Conveniently, therefore, the controller includes a system clock to clock this counter, and the discrete or stored pulse widths may then also be defined in terms of the number of cycles of this system clock. A discrete or stored pulse width may then be selected responsive to the determined duration of each power switching cycle, giving cycle-by- cycle control.
Preferably the controller has a plurality of operating power ranges, each of which may be defined by a combination of a discrete or stored pulse width and a range of switching cycle durations between, say, lower and upper frequency limits (which in the case of the minimum pulse width may comprise a lower frequency limit of substantially zero).
Each of these operating power ranges preferably defines, for the controlled SMPS, an average power transferred per switching cycle by the SMPS power switching device.
Preferably the operating power ranges are defined (by the pulse width/frequency combinations) so that they overlap, thus providing a degree of hysteresis which helps to inhibit hunting between different power ranges.
To select a power range the controller is preferably configured to select an increased pulse width responsive to the determined switching cycle duration being less than a lower threshold and a decreased pulse width responsive to the determined duration being greater than an upper threshold. In other words, broadly speaking, as the switching frequency reduces the power supply changes down a gear, and as the frequency increases the power supply changes up a gear. The switching frequency, it will be recalled, is in preferred embodiments responsive to the output load, more particularly the output voltage so that the selected "gear" (pulse width) is in this way dependent upon the output load. The upper and lower thresholds may be defined in terms of duration or frequency and are preferably stored in the controller, for example in a further look-up table or in one or more registers; optionally different upper and/or lower thresholds may be employed for different selected pulse width values.
Embodiments of the above described system also enable a minimum operating frequency to be defined for most circumstances (except where the pulse width as a minimum of its selectable, pre-determined values). Preferably this minimum operating (switching cycle) frequency is outside a normal human audio range, for example greater than 5KHz, 10KHz, 15KHz, or preferably 20KHz. Preferably this frequency is predetermined and, for example, stored in the controller.
Preferably the controller includes a data store such as one or more registers to store values of one or more of,,, in, andp where n defines the duration of a switching cycle, and in defines a number of stored pulse widths for selection, and p defines a minimum duration of a pulse width. Optically an additional parameter q is defined determining the maximum pulse width. Preferably these parameters are defined in terms of the number of counted system clock pulses. In embodiments the in pulse widths vary from a minimum ON time ofp system clock cycles to a maximum of q (or n/2) system clock cycles, the total switching period being at least n system clock cycles. In preferred embodiments a timing signal or signals (FBD) is derived from the feedback signal which changes (transitions) to indicate when the output (voltage) level falls below a threshold value and to initiate a power switching cycle. Where these transitions are close together (a short FBD pulse) defining a minimum duration of ii counted system clock pulses defines a maximum duty cycle for the power device switching control signal, for example in embodiments of 50 percent.
In a related aspect the invention also provides a method of operating a switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive an output voltage dependent feedback signal; an output for driving said power switching device; and a controller to provide a switching control signal from said output responsive to said feedback signal from said input, said switching control signal having a switching cycle including an ON portion for switching on said power switching device, the method comprising: selecting one of a plurality of discrete pulse widths for said ON portion of said switching cycle using at least one stored pulse width; and varying a duration of said switching cycle responsive to said feedback signal to regulate an output of said switch mode power supply.
The invention further provides processor control code, in particular on a carrier medium, for implementing this method. The carrier medium may comprise a disk, programmed memory or a data carrier such as an optical or an electrical signal carrier.
The code may comprise conventional computer program code and/or code for setting up or controlling an ASIC or FPGA, or code for a hardware description language such as RTL (Register Transfer Level) code, VeriLog TM, VHDL, or SystemC.
The invention further provides a switch mode power supply controller comprising means for implementing the above described method.
In another aspect the invention provides a switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having a plurality of operating power ranges each defining a range of average power transferred per switching cycle by said power switching device, each said range being defined by a combination of one of a plurality pre-determined pulse widths and a range of said durations of said switching cycle.
In a further aspect the invention provides a switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive a power supply output dependent feedback signal; an output for driving said power switching device; and a digital controller to provide a switching control signal from said output responsive to said feedback signal from said input, said switching control signal having a switching cycle including an ON portion for switching on said power switching device, wherein said ON portion of said switching cycle is followed by a OFF portion for switching off said power device, wherein said controller is configured to end said OFF portion of said switching cycle and restart said ON portion of said switching cycle responsive to said feedback signal; and wherein said feedback signal comprises a variable level signal, and wherein said controller is configured to compare said feedback signal level with a reference level to determine a timing of said switching cycle restart.
The invention further provides a switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive an output voltage dependent feedback signal; an output for driving said power switching device; and a digital controller to provide a switching control signal from said output responsive to said feedback signal from said input; and wherein said controller is configured to vary said pulse frequency and pulse width in combination to maintain said pulse frequency at greater than an audio frequency when said pulse width is greater than a minimum pulse width.
In a further aspect the invention provides a switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive a power supply output dependent feedback signal; an output for driving said power switching device; and a digital controller to provide a switching control signal from said output responsive to said feedback signal from said input; and wherein said controller comprises: a system counter coupled to said input; an output pulse generator couples to said an output of system counter and to said output; a pulse width look-up table having an output coupled to a pulse width control input of said output pulse generator; and a pulse width controller coupled to said system counter output and to said pulse width look-up table to select a pulse width for said pulse generator using said look-up table.
The invention further provides a switch mode power supply including a controller as described above.
These and other aspects of the invention will now be further described, by way of example only, with reference to the accompanying figures in which: Figure 1 shows an example of a switch mode power supply incorporating a controller according to an embodiment of the present invention; Figure 2 shows a block diagram of a switch mode power supply controller; Figure 3 shows a block diagram of a digital control system for the SMPS controller of figure 2; Figure 4 shows a timing diagram of pulse width and frequency control for the controller of figures 2 and 3; Figure 5 shows example pulse widths and switching cycle durations for a plurality of operating power ranges of the controller of figures 2 and 3; and Figure 6 shows a set of power level curves for the controllers of figures 2 and 3.
Referring to figure 1, this shows an example switch mode power supply circuit 100 having a domestic grid mains power supply input 102 and a DC output 104. The mains input 102 is rectified to provide DC power for lines 106a, b which supply power to an energy transfer device, in this example transformer 108 via a switching device, in this example power JGBT (Insulated Gate Bipolar Transistor) 110 (here shown as part of a power supply controller integrated circuit.
An auxiliary winding 108b provides DC power on line 112 for powering SMPS controller 114, which provides a drive signal to IGBT 110 to switch the device on and off. When the switching device is on energy is stored in the magnetic field of transformer 108, and when the switch turns off this energy is transferred to the secondary side of the transformer, where it is rectified and smoothed to provide DC output 104.
In the illustrated example secondary side feedback is provided by an optoisolator 116 driven by the DC output voltage via a resistor 118 to a reference voltage circuit 120.
Transistor 11Gb of opto-isolator 116 provides a feedback signal on line 122 to a feedback input (FB) on controller 114. The SMPS operates in a discontinuous conduction mode in which, as explained further later, when the switching device is turned off the output voltage after a steady period begins to decline (at which point the transformer begins to ring, entering a so-called oscillatory phase). In the circuit of figure 1, when the switching device is on capacitor 124 is charged via diode 126, and likewise capacitor 128 is charged via diode 130. In the oscillatory phase diodes 126 and are off and charge is led from capacitor 124 by optoisolator transistor 11Gb and pull-down resistor 132. The current through the opto-isolator is a function of whether the output voltage is at or below a target on the secondary side, this controlling the rate of descent of the voltage across capacitor 124. The voltage on feedback line 122 falls at substantially the same rate and thus the signal on line 122 is substantially proportional to the SMPS output voltage and, furthermore, responds on a power cycle-by-cycle basis.
A resistor 134 in DC supply line I 06b acts as a current sense resistor (typically less than lohm) to provide a current sense (CS) input into controller 114 on line 136 (inverted because line 136 is connected to the further end of resistor 134 from controller 114.
This signal may be employed in a conventional manner to provide current limiting.
Line 138 provides a bootstrap (BS) input to controller 114 which can be used to raise controller VDD rail 140 to its operating voltage level to achieve a rapid start-up.
Referring now to figure 2, this shows details of the controller 114 of figure 1.
Controller 114 includes a digital pulse widtWfrequency control system 300 as described further below. The main feature of the block diagram of figure 2 in relation to control system 300 is the derivation of a digital feedback signal (FBD) 140 by comparing a voltage on feedback line 122 with a reference voltage, in the illustrated embodiment 2V, from a voltage reference 142, using a comparator 144. Other optional circuit blocks may be provided to implement over current protection (OCP), over voltage on VDD protection (OVD), under voltage on VDD protection (UVD), over voltage (on the high voltage side) protection (OVP), over temperature protection (OTP) a system fault latch (FLI) and a sleep control block to provide an optional stand-by mode of operation in which some circuit blocks (for example, those asterisked maybe powered down). A system clock 146 is preferably also included to provide a digital system clock for determining power cycle timings as described further later. In embodiments a system clock frequency in the range 1MHz to 100MHZ, for example 16MHz may be employed.
Additionally or alternatively provision may be made for an external clock input.
Referring now to figure 3, this shows a detailed block diagram of the digital control system 300 of figure 2. Broadly speaking control system 300 provides a stream of drive pulses from output 302 for controlling the switching device (IGBT 110) to regulate the DC voltage at output 104 of the SMPS power supply of figure 1, using one of a set of fixed pulse width values (the "gear ratios") and an adjustable power cycle switching frequency.
We first describe the overall operation of the system.
Digital controller 300 implements a cycle by cycle power-on-demand scheme. Each power cycle has a minimum duration of ii digital clock cycles, A power cycle has one of rn fixed on-times (pulse widths) ranging from p to q (for example "/2) digital clock cycles arid an off-time for a minimum of the reminder of the i cycles. The values of rn, ii, p, and optionally q are determined by the Power Switching Maximum Frequency Select inputs, CLKSEL[1:0].
Preferably controller 300 always uses an undivided internal digital clock, for example at 16MHz, irrespective of the CLKSEL settings with CLKSEL determining the maximum power switching frequency, as shown in Table I below: 11 116 1500kHz I 16 250kHz 01 16 125kHz 00 16 62.5kHz Table 1: CLKSEL Determines Maximum Switching Frequency Settings SMPS regulation by Pulse Frequency Modulation (PFM) is achieved by extending the off-time by an appropriate amount, determined by the system feedback. When one power cycle has completed, the off-time is extended until the FBD signal falls to zero indicating that the SMPS output voltage has fallen below its target value and that a new power cycle should commence. Optionally small cycle-to-cycle frequency modulation may be added to help spread R.F emissions.
A second control loop monitors the actual switching frequency in order to maintain it at a frequency which will avoid the SMPS switching falling into the audio-noise band. If the switching frequency falls tOJCHANGE DOIYN, the Pulse Width Mode (PWM) Control decrements the P WA'I_MODE value by 1. This selects the next smallest PULSE_WIDTH value from the Pulse Width Look-Up Table (LUT).
The PFM control loop compensates for the reduced pulse width by reducing the off- time between power cycles, which has the effect of increasing the switching frequency.
As the power demand on the SMPS is reduced, this process continues, until the minimum pulse-width, q, is reached. With the minimum pulse width the switching frequency is adjusted as low as necessary to achieve SMPS regulation.
Conversely, if the switching frequency increases tofdNiNcE up, the Pulse Width Mode Control increments the P WM_MODE value by 1. This selects the next biggest PULSE_ WIDTH value from the Pulse Width Look-Up Table (LUT).
The PFM control loop compensates for the increased pulse width by increasing the off- time between power cycles, which has the effect of decreasing the switching frequency.
As the power demand on the SMPS is increased, this process continues, until the maximum pulse-width, /2, is reached. With the maximum pulse width the switching frequency is adjusted up to its maximum permitted value in order to achieve output regulation. The value OffcJ IA,VGE up is chosen as follows: It should be high enough to ensure there is overlap between the power ranges that adjacent PULSE_WIDTH values can deliver, so that regulation does not require hunting between two different pulse widths; and it should be as low as practicable to aim to minimise switching losses and maximise efficiency.
The amount of power delivered in each power switching cycle is determined by a combination of the power device on-time (pulse width) and the switching frequency, which is determined by the spacing between power cycles. For any set of input voltage and load conditions, the controller determines an appropriate pulse width and adjust the switching frequency to maintain the SMPS output at the desired voltage. In practice, there will be a small measure of cycle to cycle freauencv variation as the switching 1 1 f2 J2 Table 2: Pulse Width Look-Up Table An example set of pulse width adjustment frequency thresholds is given in Table 3 below: tL4rnqJI ii *1 fHANGPT& 50K.Hz 50KHz 50KHz 50KHz 82KHz 20 82KHz 20 82KHz 20 82KHz Table 3: Pulse Width Adjustment Frequency Thresholds Referring again to Figure 3, the functional inputs and outputs are as follows: Inputs: FBD Feedback OCP Over Current Protection OTP Over Temperature Protection OVP Over Voltage Protection FL! Fault Latch Input SLEEP_N Reset (Active low) CLK System Clock CLKSEL[ 1:0] Power Switching Maximum Frequency Select Outputs: [DRIVE j To IGBT gate driver circuit The FBD signal has already been described; the DRIVE signal provides a switching control signal to an!GBT gate driver circuit to switch the IGBT on and off (in other systems other power devices may be employed). The other signals are outlined below: If SLEEP_N, the chip reset signal is active, the DRIVE signal is forced off asynchronously. DRIVE is driven high when the Main Counter starts incrementing. The DRIVE signal stays high until the counter reaches the on-time (pulse_width) specified by the Pulse Width Look-Up Table value. The counter continues until it reaches the minimum cycle time. It then continues incrementing until a new power switching cycle commences at the request of the DEMAND mi signal or its maximum value is reached.
OC'P going to its active high state indicates that the integrated power device's (IGBT) current has exceeded the current limit. The DRIVE signal is deactivated immediately for the remainder of the current switching cycle, but is re-asserted as normal at the start of the next cycle. In order to ensure the fastest possible response this input is asynchronous.
OVP going to its active high state indicates that the reflected voltage has exceeded the voltage limit. The DRIVE signal is deactivated immediately for the remainder of the current switching cycle, but is reasserted as normal at the start of the next cycle. In order to ensure the fastest possible response, this input is asynchronous.
Over temperature protection is controlled by the OTP signal, which gets set when an over-temperature condition is detected. At the end of the present power switching cycle, DEMAND_mt is held at zero, thus preventing a new power switching cycle from commencing.
Preferably provision is made for the system designer to add additional fault detection circuits, such as one to monitor the PCB temperature. On detection of such an external fault, the system pulls the CS pin to ≥ 3. OV, which will cause the fault latch to be set (CS normally operates in the region of OV down to approx -500niV). This activates the FL I_N signal, which prevents the digital controller from commencing a new power switching cycle. The fault latch can be reset by power cycling the chip.
We next describe each of the functional blocks in Figure 3 in turn: System Counter 304: This comprises a simple binary up counter which increments on positive edges of system clock, zeroed at start of each switching cycle.
In preferred embodiments it comprises a 10-bit counter, whose output, X_COUNT, is used by other blocks to determine the correct timing of their operations. The counter is used in two ways: It is used to time the operation of the power switching cycle, which has a pre-determined ontime (pulse width) and an off-time completing a total of n digital clock cycles. It then continues counting until the start of the next powerswitching cycle. PFM control is provided by permitting the counter to be reset to zero when the DEMAND_jut signal indicates that a new power switching cycle should commence. The START signal indicates the start of a new power switching cycle. In preferred embodiments the counter is not allowed to roll-over.
Just prior to the start of a new power switching cycle, X_COUNT indicates the value of the period between adjacent switching cycles. From this information, Pulse Width Mode Control block 310 is able to determine the actual switching frequency and determine whether an adjustment should be made to the pulse width.
Demand OR gate 305: This comprises a simple OR gate which generates an output DEMAND OTP OVP I FLI I FED.
DEMAND SYNC[ 1:0] block 306: This generates a re-clocked output, DEMAND_INT = DEMAND. Hence in preferred embodiments this block takes the inverted logical OR of the asynchronous OVP, OTP, FLI and FED inputs and synchronises it to the controller's internal (system) clock domain through two flip-flops. Its output, DEMA ND int, is used by the main counter to instigate the start of a new power switching cycle.
Drive Pulse Generator 308: This generates and outputs DRIVE and DRIVE_0P5 signals, which are pulses with length defined by inputs PULSE_WIDTH and X_COUNT. DRIVE is clocked on positive edges of the system clock, DRIVE_0P5 is clocked on negative edges.
In preferred embodiments this comprises a latch based block, which provides a raw' gate drive pulse of the required width. Its output, DRIVE_raw, is set active as XCOUNT is cleared to 0'. It then remains high for the pulse-width duration specified by the appropriate value in Pulse Width Look-Up Table 312. In order to provide very fine control of the pulse width, a version of DRIVE_raw delayed by V2 a clock cycle is preferably generated when a non-integer PULSE_WIDTH value is required. This is logically ORd with the regular DRIVE_raw to give a pulse width accurate to the nearest Vi digital clock cycle.
Pulse Width Mode Contiol 310: This generates an output value PWM_MODE (equivalent to the gear selector) from X_COUNT< CHANGE_UP (change up to a larger pulse width) and X_COUNT> CHANGE_DOWN (change down to a smaller pulse width).
In preferred embodiments this comprises a 4-bit up/down counter with over/underfiow protection. The value of the counter, PWM_ WIDTH_Mi, is sent to the Pulse Width Look-Up Table 312, where it is used to select the appropriate pulse width. Unless it is at its maximum penriitted value, P WAI MODE is incremented when the value of X_COUNT indicates that the switching frequency has exceeded the limitfcH4NcEup Conversely, unless it is at its minimum value, P WM_MODE is decremented when the value ofX_COUNT indicates that the switching frequency has fallen below the limit fdll,INGE_Do13w. PWM_MODE is adjusted only when the START signal indicates the start of a new switching cycle. In embodiments the maximum permitted value is determined by the CLKSEL value.
Pulse Width Look-Up Table (LUT) 312: This generates an output value PULSE WIDTH (akin to a "gearbox ratio") from PWM_MODE and CLKSEL.
In prefen-ed embodiments this block translates the 4-bit P WM_MODE value, in conjunction with the clock divide selector, CLKSEL, into a pulse width (or on-time) value, for example as indicated in Table 2 above. Providing table entries selectable according to maximum switching speed facilitates good output regulation and helps reduce audio noise. The 7-bit output, PUL SE WIDTH, is supplied to the Drive Pulse Generator 308.
Maximum Switching Frequency Look-Up Table 314: This provides a (10-bit) minimum switching period value output, MIN_PERJOD, which may be determined (referenced in the lookup table) by the CLKSEL value. In other embodiments different architectures may be employed to provide MIN_PEPJOD, .
lse Width Change Frequency Look-Up Table 316: This provides (10-bit) switching cycle period values CHANGE UP and CHANGE DOWN, which correspond to the above mentionedfdllANGff up. and fcilANaE_DowN frequencies respectively. The architecture described here (a look-up table referenced by CLKSEL) permits these values to be determined by the CLKSEL value, although in the example of Table 3 above the same values are used for all four CLKSEL values. In other embodiments different architectures may be employed.
OCP/OVP Drive Kill block 318: This generates an output DRIVE = !OP_x & (DRIVE_RAW & DRIVE_0P5). In preferred embodiments this comprises asynchronous boolean logic which takes in the raw gate drive signal, DRI VE raw, and modulates it with the latched OP_x error signal.
Thus in embodiments its output, DRIVE, is substantially identical to DRJ VE raw unless there is an error condition, in which case it may be forced to zero for the remainder of the (present) switching cycle.
yerCtirrent/Voltage Protection block 320: This generates an output OP_x = OVP (OCP. In preferred embodiments this comprises an asynchronous latchbased block producing output OP_x, which goes active whenever an Over Current or Over Voltage condition occurs. The OP_x signal is preferably cleared at the start of the next power switching cycle.
We now further describe the operation of the digital control system 300 with reference to the timing diagram of Figure 4.
The feedback input, FB, is connected in a configuration, such as that shown in Figure 1, in which cycle by cycle data on the state of the SMPS output is provided. Figure 4 shows the relationship between the key signals in this control scheme.
As previously described, when the power device 110 is turned off, the flyback action raises FB line 122 (for example via transformer 108, diode, capacitor and opto-coupler 116) up to a constant voltage, This voltage is then held until the fly- back oscillatory phase, when it begins to decline. The rate of discharge is governed by the opto-coupler 116, which is itself controlled by an analog integral of the output voltage error. Analog comparator 144 compares the voltage of FB with a voltage from fixed reference 142 to provide output 140, FBD, to the digital control module 300. Shortly after FBD goes to zero, a new power switching cycle will commence.
Figure 4 shows the relationship between the DRIVE, CS, FB, FBD, SYSCLK (the system clock) and X_COIJNT signals described above. At edge 400 DRIVE is disabled (switched off) when X_COUNT reaches the PulseWidth value (from LUT 312), and FBD transitions to I (becomes active). Some time after FB begins to decline the threshold (voltage reference) level is reached, at which point FBD transitions to 0 (becomes inactive), defining edge 402. Edge 404 corresponds to edge 402 but is delayed by DEMAND SYNC{1:0] block 306. At edge 404 X_COUNT is reset to zero (this continues to count after DRIVE goes inactive, i.e. Off, to determine the duration of the present cycle, i.e. the present cycle's switching frequency).
As previously described digital control system 300 implements a cycle by cycle power- on-demand scheme. Each power cycle has a minimum duration of n digital clock cycles, which determines the maximum possible switching frequency. A power cycle has one of in fixed on-times (pulse widths, DRIVE active) ranging fromp to q digital clock cycles and an off-time for a minimum of the remainder of then cycles. The values of m, n, p and q may be chosen, for example by routine experiment, to give the best performance for a given application.
Figure 5 illustrates operation of an embodiment of the control system in which in =4, so that the control algorithm can vary the pulse width across 4 fixed value Pulse Widths.
For low load conditions, the shortest pulse width of value p is selected. The system regulates the SMPS by choosing an appropriate Off-time and hence switching frequency. For medium loads, one of the intermediate Pulse Width values is selected and the Off-Time is adjusted to regulate the SMPS accordingly. If the switching frequency is too high or too low, a different Pulse Width value will be chosen. At maximum load, the maximum pulse width q is chosen (n/2 in this example, which gives a 50% duty-cycle). In this case the extended Off-Time is reduced to zero and the SMPS switches at its maximum frequency, with period ii.
In order to address a number of differing target applications, the architecture preferably allows several sets of in, n, p and q parameters to be implemented in a single circuit.
The appropriate set of parameters may, for example, be set by input pads, programming of fuses or internal hardwiring. Example sets of these values are given in Table 4 below: CLKSEL in n p q 00 13 31 1 iJ 01 10 63 1 31 10 127 1 63 11 8 255 1 127
Table 4
As the above example shows, SMPS regulation by Pulse Frequency Modulation (PFM) is achieved by extending the off-time by an amount determined by the system feedback.
When one power cycle has completed the off-time is extended until the FBD signal falls to zero indicating that the SMPS output voltage has fallen below its target value and that a new power cycle should commence.
A second control loop monitors the actual switching frequency in order to maintain it at a frequency which aims to avoid the SMPS switching falling into the audio-noise band.
Preferably, if the switching frequency falls towards the region where audio noise could be generated, then a shorter on-time is selected.
The PFM control loop compensates for the reduced pulse width by reducing the off- time between power cycles, which has the effect of increasing the switching frequency.
As the power demand on the SMPS is reduced, this process continues until the minimum pulse-width, p, is reached. With the minimum pulse width the switching frequency is preferably adjusted as low as necessary to achieve SMPS regulation.
Conversely, if the switching frequency increases to a value, where the SMPS is not working as efficiently as practicable, then a longer on-time may be selected.
The PFM control loop compensates for the increased pulse width by increasing the off- time between power cycles, which has the effect of decreasing the switching frequency.
As the power demand on the SMPS is increased, this process continues until the maximum pulse-width, q, is reached. With the maximum pulse width, the switching frequency is increased as required (up to its maximum permitted limit) to achieve output regulation.
The (average) amount of power delivered in each power switching cycle is determined by a combination of the power device on-time (pulse width) and the switching frequency, which is determined by the spacing between power cycles. For a particular set of input voltage and load conditions, the controller will determine an appropriate pulse width and adjust the switching frequency to maintain the SMPS output at the desired voltage. Short term regulation thus adjusts the switching cycle frequency by adjusting the off-time, and longer term regulation adjusts the pulse width.
Figure 6 shows a graph with lines of output power level as a percentage of a maximum against power switching cycle frequency. The graph illustrates the power strata' concept, showing the power and switching frequency range for an implementation with nine pulse width values when CLKSEL selects the maximum switching frequency (for this example embodiment) of 500KHz.
In the example of Figure 6 the controller maintains the switching frequency between 20kHz (the generally accepted human audio threshold) and 40KHz. The latter figure keep the switching speed low whilst still providing a useful level of hysteresis between the Pulse-Width values. This inhibits short term regulation from being achieved by Pulse Width Modulation.
We have described an SMPS control scheme which, in embodiments, achieves stable output voltage control, a timely transient response and excellent audio noise suppression across a wide variety of input conditions, output load conditions and power requirements. In particular the control scheme uses a PWM gear box' to enhance the efficiency and suppress audio-noise, extending the off-time as required to achieve regulation. Embodiments of the SMPS feedback system provide a real time cycle by cycle feedback response. Embodiments of the controller can thus operate in a power on demand' mode of operation, with substantially evenly spaced pulses.
No doubt many other effective alternatives will occur to the skilled person. It will be understood that the invention is not limited to the described embodiments and encompasses modifications apparent to those skilled in the art lying within the spirit and scope of the claims appended hereto.
Claims (20)
- CLAIMS; 1. A switch mode power supply controller employing a combinationof pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive an output voltage dependent feedback signal; an output for driving said power switching device; and a controller to provide a switching control signal from said output responsive to said feedback signal from said input, said switching control signal having a switching cycle including an ON portion for switching on said power switching device, and wherein said controller is configured to select one of a plurality of discrete pulse widths for said ON portion of said switching cycle using at least one stored pulse width, and to vary a duration of said switching cycle responsive to said feedback signal.
- 2. A switch mode power supply controller as claimed in claim I wherein said controller is configured to select one of a plurality of stored pulse widths for said ON portion of said switching cycle.
- 3. A switch mode power supply controller as claimed in claim I wherein said at least one stored pulse width comprises a maximum pulse width and a minimum pulse width, and wherein said controller is configured to select a said discrete pulse width between said stored maximum and minimum pulse widths.
- 4. A switch mode power supply controller as claimed in claim 1, 2 or 3 wherein said ON portion of said switching cycle is followed by a OFF portion for switching off said power device, and wherein said controller is configured to end said OFF portion of said switching cycle and restart said ON portion of said switching cycle responsive to said feedback signal.
- 5. A switch mode power supply controller as claimed in claim 4 wherein said feedback signal comprises a variable level signal, and wherein said controller is configured to compare said feedback signal level with a reference level to determine a timing of said switching cycle restart.
- 6. A switch mode power supply controller as claimed in any preceding claim wherein said controller is configured to determine said switching cycle duration arid to select a said stored pulse width responsive to said determined duration.
- 7. A switch mode power supply controller as claimed in claim 6 wherein said controller has a plurality of operating power ranges each defining a range of average power transferred per switching cycle by said power switching device, each said range being defined by a combination of a said stored pulse width and a range of said cycle durations.
- 8. A switch mode power supply controller as claimed in claim 7 wherein said operating power ranges overlap.
- 9. A switch mode power supply controller as claimed in claim 6, 7 or 8 wherein said controller is configured to select an increased said pulse width responsive to said determined duration being less than a lower threshold and a decreased pulse width responsive to said determined duration being greater than an upper threshold.
- 10. A switch mode power supply controller as claimed in claim 9 wherein said upper threshold duration defines a switching cycle frequency of greater than 20KHz.
- 11. A switch mode power supply controller as claimed in any preceding claim further comprising a data store to store values of one or more ofi,, in, p and q where ii defines a minimum duration of a said switching cycle, in defines a number of said stored pulse widths for selection,p defines a minimum duration of a said pulse width, and q defines a minimum duration of a said pulse width.
- 12. A switch mode power supply controller as claimed in any one of claims ito 11 further comprising a look-up table storing said one or more pulse widths,
- 13. A switch mode power supply controller as claimed in any one of claims I to 11 wherein said pulse widths are stored embodied as hardware for a set of pulse generators to generate pulses having said pulse widths.
- 14. A method of operating a switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive an output voltage dependent feedback signal; an output for driving said power switching device; and a controller to provide a switching control signal from said output responsive to said feedback signal from said input, said switching control signal having a switching cycle including an ON portion for switching on said power switching device, the method comprising: selecting one of a plurality of discrete pulse widths for said ON portion of said switching cycle using at least one stored pulse width; and varying a duration of said switching cycle responsive to said feedback signal to regulate an output of said switch mode power supply.
- 15. A method as claimed in claim 14 wherein said selecting comprises selecting one of a plurality of stored pulse widths for said ON portion of said switching cycle.
- 16. A method as claimed in claim 14 wherein said at least one stored pulse width comprises a maximum pulse width and a minimum pulse width, and wherein said selecting comprises selecting a said discrete pulse width between said stored maximum and minimum pulse widths.
- 17. A switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having a plurality of operating power ranges each defining a range of average power transferred per switching cycle by said power switching device, each said range being defined by a combination of one of a plurality pre-determined pulse widths and a range of said durations of said switching cycle.
- 18. A switch mode power supply controller as claimed in claim 17 wherein said operating power ranges overlap to provide hysteresis.
- 19. A switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive a power supply output dependent feedback signal; an output for driving said power switching device; and a digital controller to provide a switching control signal from said output responsive to said feedback signal from said input, said switching control signal having a switching cycle including an ON portion for switching on said power switching device, wherein said ON portion of said switching cycle is followed by a OFF portion for switching off said power device, wherein said controller is configured to end said OFF portion of said switching cycle and restart said ON portion of said switching cycle responsive to said feedback signal; and wherein said feedback signal comprises a variable level signal, and wherein said controller is configured to compare said feedback signal level with a reference level to determine a timing of said switching cycle restart.
- 20. A switch mode power supply including the switch mode power supply controller ofanyoneofclaimsl to 13 and l7to 18.20. A switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive an output voltage dependent feedback signal; an output for driving said power switching device; and a digital controller to provide a switching control signal from said output responsive to said feedback signal from said input; and wherein said controller is configured to vary said pulse frequency and pulse width in combination to maintain said pulse frequency at greater than an audio frequency when said pulse width is greater than a minimum pulse width.21. A switch mode power supply controller as claimed in claim 20 wherein said audio frequency is greater than I 0KHz, preferably greater than 20KHz.I22. A switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive a power supply output dependent feedback signal; an output for driving said power switching device; and a digital controller to provide a switching control signal from said output responsive to said feedback signal from said input; and wherein said controller comprises: a system counter coupled to said input; an output pulse generator couples to said an output of system counter and to said output; a pulse width look-up table having an output coupled to a pulse width control input of said output pulse generator; and a pulse width controller coupled to said system counter output and to said pulse width look-up table to select a pulse width for said pulse generator using said look-uptable.23. A switch mode power supply controller as claimed in claim 22 further comprising a pulse width change frequency store having at least one output coupled to said pulse width controller to define at least one pulse with change frequency for said pulse width controller to change between pulse widths stored in said look-up table.24. A carrier medium carrying processor control code to implement the method of claim 14, 15 or 16.25. A switch mode power supply including the switch mode power supply controller of any one of claims 1 to 13 and 17 to 23.Amendments to the claims have been made as follows 1. A switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive an output voltage dependent feedback signal; an output for driving said power switching device; and a controller to provide a switching control signal to said output responsive to said feedback signal from said input, said switching control signal having a switching cycle including an ON portion for switching on said power switching device, and wherein said controller is configured to select one of a plurality of discrete pulse widths for said ON portion of said switching cycle using at least one stored pulse width, and to vary a duration of said switching cycle responsive to said feedback signal.2. A switch mode power supply controller as claimed in claim 1 wherein said controller is configured to select one of a plurality of stored pulse widths for said ON portion of said switching cycle.3. A switch mode power supply controller as claimed in claim 1 wherein said at least one stored pulse width comprises a maximum pulse width and a minimum pulse width, and wherein said controller is configured to select a said discrete pulse width between said stored maximum and minimum pulse widths.4. A switch mode power supply controller as claimed in claim 1, 2 or 3 wherein said ON portion of said switching cycle is followed by a OFF portion for switching off said power device, and wherein said controller is configured to end said OFF portion of said switching cycle and restart said ON portion of said switching cycle responsive to said feedback signal.5. A switch mode power supply controller as claimed in claim 4 wherein said feedback signal comprises a variable level signal, and wherein said controller is configured to compare said feedback signal level with a reference level to determine a timing of said switching cycle restart 6. A switch mode power supply controller as claimed in any preceding claim wherein said controller is configured to determine said switching cycle duration and to select a said stored pulse width responsive to said determined duration.7. A switch mode power supply controller as claimed in claim 6 wherein said control ler has a plurality of operating power ranges each defining a range of average power transferred per switching cycle by said power switching device, each said range being defined by a combination of a said stored pulse width and a range of said cycle durations.8. A switch mode power supply controller as claimed in claim 7 wherein said operating power ranges overlap.9. A switch mode power supply controller as claimed in claim 6, 7 or 8 wherein said controller is configured to select an increased said pulse width responsive to said determined duration being less than a lower threshold and a decreased pulse width responsive to said determined duration being greater than an upper threshold.10. A switch mode power supply controller as claimed in claim 9 wherein said upper threshold duration defines a switching cycle frequency of greater than 20KHz.11. A switch mode power supply controller as claimed in any preceding claim further comprising a data store to store values of one or more of n, m, p and q where n defines a minimum duration of a said switching cycle, m defines a number of said stored pulse widths for selection,p defines a minimum duration of a said pulse width, and q defines a minimum duration of a said pulse width.12. A switch mode power supply controller as claimed in any one of claims 1 to 11 further compnsing a look-up table storing said one or more pulse widths.13. A switch mode power supply controller as claimed in any one of claims 1 to 11 wherein said pulse widths are stored embodied as hardware for a set of pulse generators to generate pulses having said pulse widths.14. A method of operating a switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive an output voltage dependent feedback signal; an output for driving said power switching device; and a controller to provide a switching control signal to said output responsive to said feedback signal from said input, said switching control signal having a switching cycle including an ON portion for switching on said power switching device, the method comprising: selecting one of a plurality of discrete pulse widths for said ON portion of said switching cycle using at least one stored pulse width; and varying a duration of said switching cycle responsive to said feedback signal to regulate an output of said switch mode power supply.15. A method as claimed in c]aim 14 wherein said selecting comprises selecting one of a plurality of stored pulse widths for said ON portion of said switching cycle.1 6. A method as claimed in claim 14 wherein said at least one stored pulse width comprises a maximum pulse width and a minimum pulse width, and wherein said selecting comprises selecting a said discrete pulse width between said stored maximum and minimum pulse widths.17. A switch mode power supply controller employing a combination of pulse frequency modulation and pulse width modulation to control a power switching device, the controller having: an input to receive a power supply output voltage dependent feedback signal; an output for driving said power switching device; and a digital controller to provide a switching control signal from said output responsive to said feedback signal from said input; and wherein said controller comprises: a system counter coupled to said input; an output pulse generator couples to said an output of system counter and to said output; a pulse width look-up table having an output coupled to a pulse width control input of said output pulse generator; and a pulse width controller coupled to said system counter output and to said pulse width look-up table to select a pulse width for said pulse generator using said look-up table, said pulse width defining an on period of said power switching device; and means for varying a duration of said switching cycle responsive to said feedback signal to regulate an output of said switch mode power supply.18. A switch mode power supply controller as claimed in claim 22 further comprising a pulse width change frequency store having at least one output coupled to said pulse width controller to define at least one pulse width change frequency for said pulse width controller to change beeen pulse widths stored in said look-up table.19. A caier medium canying processor control code to implement the method of claim 14,15 or 16.
Priority Applications (5)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| GB0513772A GB2426836B (en) | 2005-07-06 | 2005-07-06 | Switch mode power supply control systems |
| CN2006800248231A CN101411048B (en) | 2005-07-06 | 2006-07-05 | Switch mode power supply control systems |
| PCT/GB2006/050190 WO2007003967A2 (en) | 2005-07-06 | 2006-07-05 | Switch mode power supply control systems |
| EP06744370A EP1900087A2 (en) | 2005-07-06 | 2006-07-05 | Switch mode power supply control systems |
| US11/481,485 US7504815B2 (en) | 2005-07-06 | 2006-07-06 | Switch mode power supply control systems |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| GB0513772A GB2426836B (en) | 2005-07-06 | 2005-07-06 | Switch mode power supply control systems |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| GB0513772D0 GB0513772D0 (en) | 2005-08-10 |
| GB2426836A true GB2426836A (en) | 2006-12-06 |
| GB2426836B GB2426836B (en) | 2007-05-02 |
Family
ID=34856700
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| GB0513772A Expired - Fee Related GB2426836B (en) | 2005-07-06 | 2005-07-06 | Switch mode power supply control systems |
Country Status (2)
| Country | Link |
|---|---|
| CN (1) | CN101411048B (en) |
| GB (1) | GB2426836B (en) |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP2330727A1 (en) * | 2009-11-30 | 2011-06-08 | Nxp B.V. | Method of controlling a PFC stage operating in boundary conduction mode, a PFC stage, and an SMPS |
| WO2013012529A1 (en) * | 2011-07-15 | 2013-01-24 | Osram Sylvania Inc. | Resonate driver for solid state light sources |
| US9318954B2 (en) | 2011-02-09 | 2016-04-19 | Continental Automotive France | Control with hysteresis of an electronic device using a pulse-width modulated signal |
| EP4199333A1 (en) * | 2021-12-17 | 2023-06-21 | Goodix Technology (HK) Company Limited | Control circuit for a boost converter in dcm |
Families Citing this family (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN101841242B (en) * | 2010-04-14 | 2012-11-21 | 上海明石光电科技有限公司 | Switch power supply and method for adjusting output current thereof |
| JP5960153B2 (en) * | 2010-12-09 | 2016-08-02 | インディス、セミコンダクター、インコーポレイテッドIndice Semiconductor Inc. | Power supply control system and apparatus |
| US9735673B2 (en) * | 2011-03-30 | 2017-08-15 | Infineon Technologies Ag | Burst-mode operation of a switching converter |
| CN103853060B (en) | 2012-11-30 | 2017-06-23 | 上海拜骋电器有限公司 | The controller and control method of electronic switch, electronic switch and electronic equipment |
| CN104201890B (en) * | 2013-03-05 | 2017-11-14 | 弗莱克斯电子有限责任公司 | The method of minimum pulse width in controlling switch mode power |
| JP2015211545A (en) | 2014-04-25 | 2015-11-24 | ローム株式会社 | Power supply device, AC adapter, AC charger, electronic device, and power supply system |
| US10158310B2 (en) | 2014-06-23 | 2018-12-18 | Shanghai Baicheng Electric Equipment Manufacture Co., Ltd. | Electronic switch and electronic device |
| CN105140890B (en) * | 2015-09-28 | 2017-10-31 | 苏州华兴源创电子科技有限公司 | A kind of stable state overvoltage protective system |
| US10003269B2 (en) * | 2016-01-26 | 2018-06-19 | Dialog Semiconductor Inc. | Smart Grouping control method for power converter switching noise management |
| CN107154738A (en) * | 2016-03-04 | 2017-09-12 | 亚荣源科技(深圳)有限公司 | Double groups of power supply devices and its method |
| ITUA20163454A1 (en) * | 2016-05-16 | 2017-11-16 | St Microelectronics Srl | ERROR DETECTION CIRCUIT FOR A PWM PILOT CIRCUIT, ITS RELATED SYSTEM AND INTEGRATED CIRCUIT |
| TWI717898B (en) * | 2019-11-13 | 2021-02-01 | 奇源科技有限公司 | Power conversion device |
| CN112803759A (en) * | 2019-11-13 | 2021-05-14 | 奇源科技有限公司 | Power supply conversion device |
Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5892672A (en) * | 1995-07-04 | 1999-04-06 | Siemens Aktiengesellschaft | Low loss digitally controlled voltage converter |
| US6396718B1 (en) * | 2000-12-19 | 2002-05-28 | Semiconductor Components Industries Llc | Switch mode power supply using transformer flux sensing for duty cycle control |
| US20020097008A1 (en) * | 2001-01-23 | 2002-07-25 | Patent-Treuhand-Gesellschaft Feur Elektrische Gleu | Microcontroller, switched-mode power supply, ballast for operating at least one electric lamp, and method of operating at least one electric lamp |
Family Cites Families (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4425612A (en) * | 1982-05-12 | 1984-01-10 | International Business Machines Corporation | Power supply with load-transient anticipation |
| KR960011620A (en) * | 1994-09-07 | 1996-04-20 | 배순훈 | Microcomputer reset device in electronic device adopting SMPS (SWITCHING MODE POWER SUPPLY) |
-
2005
- 2005-07-06 GB GB0513772A patent/GB2426836B/en not_active Expired - Fee Related
-
2006
- 2006-07-05 CN CN2006800248231A patent/CN101411048B/en not_active Expired - Fee Related
Patent Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5892672A (en) * | 1995-07-04 | 1999-04-06 | Siemens Aktiengesellschaft | Low loss digitally controlled voltage converter |
| US6396718B1 (en) * | 2000-12-19 | 2002-05-28 | Semiconductor Components Industries Llc | Switch mode power supply using transformer flux sensing for duty cycle control |
| US20020097008A1 (en) * | 2001-01-23 | 2002-07-25 | Patent-Treuhand-Gesellschaft Feur Elektrische Gleu | Microcontroller, switched-mode power supply, ballast for operating at least one electric lamp, and method of operating at least one electric lamp |
Cited By (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8599579B2 (en) | 2009-10-30 | 2013-12-03 | Nxp B.V. | Method of controlling a PFC stage operating in boundary conduction mode, a PFC stage, and an SMPS |
| EP2330727A1 (en) * | 2009-11-30 | 2011-06-08 | Nxp B.V. | Method of controlling a PFC stage operating in boundary conduction mode, a PFC stage, and an SMPS |
| US9318954B2 (en) | 2011-02-09 | 2016-04-19 | Continental Automotive France | Control with hysteresis of an electronic device using a pulse-width modulated signal |
| WO2013012529A1 (en) * | 2011-07-15 | 2013-01-24 | Osram Sylvania Inc. | Resonate driver for solid state light sources |
| US8575849B2 (en) | 2011-07-15 | 2013-11-05 | Osram Sylvania Inc. | Resonate driver for solid state light sources |
| EP4199333A1 (en) * | 2021-12-17 | 2023-06-21 | Goodix Technology (HK) Company Limited | Control circuit for a boost converter in dcm |
Also Published As
| Publication number | Publication date |
|---|---|
| GB0513772D0 (en) | 2005-08-10 |
| CN101411048A (en) | 2009-04-15 |
| CN101411048B (en) | 2012-03-07 |
| GB2426836B (en) | 2007-05-02 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7504815B2 (en) | Switch mode power supply control systems | |
| US10170974B1 (en) | Variable frequency and burst mode operation of primary resonant flyback converters | |
| US9705413B2 (en) | Multi-mode operation and control of a resonant converter | |
| GB2426836A (en) | Switch mode power supply control system | |
| CN101795074B (en) | Power supply controller with input voltage compensation for efficiency and maximum power output | |
| US9866114B2 (en) | Transitioning a power supply from a mode to another mode in response to a length of a portion of a current pulse | |
| US6903536B2 (en) | PFC-PWM controller having interleaved switching | |
| JP5197933B2 (en) | Method and apparatus for increasing power supply capability of power supply | |
| US8994351B2 (en) | Smooth mode transition plateau for a power supply controller | |
| CN107834853B (en) | Switch-Mode Power Converter Controller with Ramp Time Modulation at Dithering Frequency | |
| TWI489757B (en) | Switching power converter and method for controlling the same | |
| US20150002115A1 (en) | Series-capacitor buck converter multiphase controller | |
| US8625308B2 (en) | Soft-burst circuit for switched-mode power supplies | |
| JP5221268B2 (en) | Power switching element driving circuit, driving method thereof, and switching power supply device | |
| JP2018113857A (en) | Controller to be used by power converter and power converter | |
| JP2000050623A (en) | Transient response network, method for inactivating synchronous commutator device, and power converter | |
| JP2006204091A (en) | Method and device for controlling output power delivered from switching power supply | |
| WO2014034530A1 (en) | Switching power supply apparatus | |
| CN110620513B (en) | Resonant power converter and method and integrated circuit controller for controlling a resonant power converter | |
| GB2447874A (en) | Controlling a resonant discontinuous forward converter | |
| JP2011142810A (en) | Variable current limiter, power supply and point of load converter employing the limiter and method of operating non-isolated voltage converter | |
| US8503195B1 (en) | System and method for zero volt switching of half bridge converters during startup and short circuit conditions | |
| US7212418B1 (en) | Synchronous rectifier control circuit | |
| CN113937991A (en) | Converter with half-bridge circuit | |
| CN113315380B (en) | Switching power supply control circuit, system and control method |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| 732E | Amendments to the register in respect of changes of name or changes affecting rights (sect. 32/1977) | ||
| PCNP | Patent ceased through non-payment of renewal fee |
Effective date: 20090706 |