[go: up one dir, main page]

ES2043628T3 - DIGITAL TIMING GENERATOR AND VOLTAGE REGULATOR CIRCUIT. - Google Patents

DIGITAL TIMING GENERATOR AND VOLTAGE REGULATOR CIRCUIT.

Info

Publication number
ES2043628T3
ES2043628T3 ES87114416T ES87114416T ES2043628T3 ES 2043628 T3 ES2043628 T3 ES 2043628T3 ES 87114416 T ES87114416 T ES 87114416T ES 87114416 T ES87114416 T ES 87114416T ES 2043628 T3 ES2043628 T3 ES 2043628T3
Authority
ES
Spain
Prior art keywords
delay line
timing signals
voltage
gates
load
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
ES87114416T
Other languages
Spanish (es)
Inventor
Charles Lawrence Davis
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Abbott Laboratories
Original Assignee
Abbott Laboratories
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Abbott Laboratories filed Critical Abbott Laboratories
Application granted granted Critical
Publication of ES2043628T3 publication Critical patent/ES2043628T3/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05FSYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
    • G05F1/00Automatic systems in which deviations of an electric quantity from one or more predetermined values are detected at the output of the system and fed back to a device within the system to restore the detected quantity to its predetermined value or values, i.e. retroactive systems
    • G05F1/10Regulating voltage or current 
    • G05F1/46Regulating voltage or current  wherein the variable actually regulated by the final control device is DC
    • G05F1/462Regulating voltage or current  wherein the variable actually regulated by the final control device is DC as a function of the requirements of the load, e.g. delay, temperature, specific voltage/current characteristic
    • G05F1/466Sources with reduced influence on propagation delay

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Electromagnetism (AREA)
  • General Physics & Mathematics (AREA)
  • Radar, Positioning & Navigation (AREA)
  • Automation & Control Theory (AREA)
  • Pulse Circuits (AREA)
  • Electrophonic Musical Instruments (AREA)
  • Control Of Eletrric Generators (AREA)
  • Logic Circuits (AREA)
  • Manipulation Of Pulses (AREA)
  • Control Of Electrical Variables (AREA)
  • Electrical Discharge Machining, Electrochemical Machining, And Combined Machining (AREA)
  • Oscillators With Electromechanical Resonators (AREA)

Abstract

A digital timing signal generator and voltage regulator circuit is provided. In one embodiment the circuit includes a delay line. The delay line operating voltage is derived from digitally encoded power/timing signals transmitted by an isolated logic control circuit. The delay line receives and propagates the digitally encoded signals. Outputs of selected stages of the delay line are tapped to provide multiphasic timing signals for use by associated logic circuits. A plurality of gates having inputs connected to various stages of the delay line receive selected timing signals as they propagate along the delay line. Increases in the operating voltage cause the selected timing signals to sequentially activate the gates. The output of each activated gate then goes high and current flows through an associated load resistor connected between the output of the gate and ground to continuously load the supply voltage and thereby regulate it. In variations of this embodiment, two and three levels of gates and load resistors are provided to progressively load the supply voltage and thereby provide additional regulation thereof. In another embodiment, a ring-oscillator comprised of CMOS inverters generates the timing signals. The ring oscillator consumes current in approximately a square relationship with increases in its supply voltage and thereby regulates the voltage.
ES87114416T 1986-10-23 1987-10-02 DIGITAL TIMING GENERATOR AND VOLTAGE REGULATOR CIRCUIT. Expired - Lifetime ES2043628T3 (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US92238986A 1986-10-23 1986-10-23

Publications (1)

Publication Number Publication Date
ES2043628T3 true ES2043628T3 (en) 1994-01-01

Family

ID=25446966

Family Applications (1)

Application Number Title Priority Date Filing Date
ES87114416T Expired - Lifetime ES2043628T3 (en) 1986-10-23 1987-10-02 DIGITAL TIMING GENERATOR AND VOLTAGE REGULATOR CIRCUIT.

Country Status (7)

Country Link
EP (1) EP0264691B1 (en)
JP (1) JPS63121315A (en)
AT (1) ATE92203T1 (en)
AU (1) AU599711B2 (en)
CA (1) CA1284826C (en)
DE (1) DE3786741T2 (en)
ES (1) ES2043628T3 (en)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE10024783C2 (en) * 2000-05-19 2002-05-08 Micronas Munich Gmbh Digital clock generator
DE10333318A1 (en) 2003-07-22 2005-02-24 Siemens Ag Method for generating electrical pulses
US12255655B2 (en) * 2021-06-10 2025-03-18 Microsoft Technology Licensing, Llc Clock monitor

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CH422972A (en) * 1965-07-19 1966-10-31 Patelhold Patentverwertung DC voltage regulating device
DE2855724A1 (en) * 1978-12-22 1980-07-03 Ibm Deutschland METHOD AND DEVICE FOR ADJUSTING THE DIFFERENT SIGNAL DELAY TIMES OF SEMICONDUCTOR CHIPS
JPS55135780A (en) * 1979-04-10 1980-10-22 Citizen Watch Co Ltd Electronic watch
US4445083A (en) * 1981-08-26 1984-04-24 Honeywell Information Systems Inc. Integrated circuit compensatory regulator apparatus

Also Published As

Publication number Publication date
EP0264691B1 (en) 1993-07-28
JPS63121315A (en) 1988-05-25
AU7988787A (en) 1988-04-28
DE3786741D1 (en) 1993-09-02
AU599711B2 (en) 1990-07-26
CA1284826C (en) 1991-06-11
DE3786741T2 (en) 1993-11-11
EP0264691A3 (en) 1989-05-24
EP0264691A2 (en) 1988-04-27
ATE92203T1 (en) 1993-08-15

Similar Documents

Publication Publication Date Title
KR920011042A (en) Inverter device provided with charge and discharge control circuit of DC smoothing capacitor and control method thereof
US4894560A (en) Dual-slope waveform generation circuit
EP0940918A3 (en) Feedback pulse generators
KR940017156A (en) Controllable Delay Circuit
KR930005192A (en) Semiconductor integrated circuit device with voltage regulation unit for variable internal power supply voltage level
ES2043628T3 (en) DIGITAL TIMING GENERATOR AND VOLTAGE REGULATOR CIRCUIT.
KR960039328A (en) Delay time control circuit
DE68923334D1 (en) Power switch logic circuit with controlled output signal levels.
GB1430749A (en) Valve current monitor for use with electric power converters
US4737666A (en) Integrated circuit semiconductor device with reduced power dissipation in a power-down mode
JPS6477314A (en) Semiconductor circuit
SU813774A1 (en) Swithing-oyer device
SU1631714A1 (en) Current-mode logic gate
SU1370743A1 (en) Current pulse shaper
JPS61170129A (en) Through-current preventing circuit of output inverter
SU614419A1 (en) Diode-regenerative voltage comparator
SU1594598A2 (en) Device for shaping pulsed feed
JPS6455627A (en) Microcomputer reset circuit
JPS55127732A (en) Program logic array circuit
SU1564722A1 (en) Multistable voltage kmos-comparator
SU968889A2 (en) One-shot multivibrator
JPS56152330A (en) Mis output circuit
SU764095A1 (en) Device for controlling single-phase static converter
SU437103A1 (en) Formal neuron model
SU834841A1 (en) Pulse generator

Legal Events

Date Code Title Description
FG2A Definitive protection

Ref document number: 264691

Country of ref document: ES