Forno et al., 1994 - Google Patents
Advanced simulation and modeling techniques for hardware quality verification of digital systemsForno et al., 1994
- Document ID
- 1277713808243598481
- Author
- Forno S
- Rochel S
- Publication year
- Publication venue
- Proceedings of the conference on European design automation
External Links
Snippet
Abstract i% e fust evolution of electronic systems combines high density of components, fine pitch PCB, MCM technology, very fast edge rates in components and large scale integration technique to produce higher operating speeds and system complexity. Signal Integrity (SI) …
- 238000004088 simulation 0 title abstract description 37
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5009—Computer-aided design using simulation
- G06F17/5036—Computer-aided design using simulation for analog modelling, e.g. for circuits, spice programme, direct methods, relaxation methods
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5009—Computer-aided design using simulation
- G06F17/5022—Logic simulation, e.g. for logic circuit operation
- G06F17/5031—Timing analysis
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5068—Physical circuit design, e.g. layout for integrated circuits or printed circuit boards
- G06F17/5081—Layout analysis, e.g. layout verification, design rule check
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/3183—Generation of test inputs, e.g. test vectors, patterns or sequence
- G01R31/318342—Generation of test inputs, e.g. test vectors, patterns or sequence by preliminary fault modelling, e.g. analysis, simulation
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/319—Tester hardware, i.e. output processing circuit
- G01R31/31917—Stimuli generation or application of test patterns to the device under test [DUT]
- G01R31/31926—Routing signals to or from the device under test [DUT], e.g. switch matrix, pin multiplexing
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/3183—Generation of test inputs, e.g. test vectors, patterns or sequence
- G01R31/318385—Random or pseudo-random test pattern
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/319—Tester hardware, i.e. output processing circuit
- G01R31/31903—Tester hardware, i.e. output processing circuit tester configuration
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/3185—Reconfiguring for testing, e.g. LSSD, partitioning
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F2217/00—Indexing scheme relating to computer aided design [CAD]
- G06F2217/70—Fault tolerant, i.e. transient fault suppression
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/2832—Specific tests of electronic circuits not provided for elsewhere
- G01R31/2836—Fault-finding or characterising
- G01R31/2839—Fault-finding or characterising using signal generators, power supplies or circuit analysers
- G01R31/2841—Signal generators
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F2217/00—Indexing scheme relating to computer aided design [CAD]
- G06F2217/82—Noise analysis and optimization
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/30—Marginal testing, e.g. varying supply voltage
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| Heydari et al. | Capacitive coupling noise in high-speed VLSI circuits | |
| US9183329B2 (en) | Debugging simulation with partial design replay | |
| Sanaie et al. | A fast method for frequency and time domain simulation of high-speed VLSI interconnects | |
| Forno et al. | Advanced simulation and modeling techniques for hardware quality verification of digital systems | |
| FIELD | S. Forno*, S. Rochel*** HDT, High Design Technology-Via Beaulard, 64-10139-Torino-Italy** ANACAD EES-Helmholtzstraβe, 20-89081-Ulm-Germany | |
| Ferrario et al. | Moving from mixed signal to RF test hardware development | |
| Beyene | Applications of multilinear and waveform relaxation methods for efficient simulation of interconnect-dominated nonlinear networks | |
| Yuan | Electromagnetic modeling and signal integrity simulation of power/ground networks in high speed digital packages and printed circuit boards | |
| Tripathi et al. | Signal integrity and power integrity issues at system level | |
| Lin et al. | A novel model extraction algorithm for reconstruction of coupled transmission lines in high-speed digital system | |
| Sercu et al. | A new algorithm for experimental circuit modeling of interconnection structures based on causality | |
| Cocchini et al. | Time-domain simulation of system interconnect using convolution and Newton-Raphson iteration methods | |
| Pannala et al. | Extraction of electrical parameters of high density connectors using time domain measurements | |
| Zhao et al. | Signal power integrity and design consideration in package modeling | |
| US7293250B2 (en) | Method of modeling physical layout of an electronic component in channel simulation | |
| Ding et al. | Approach to Characterise an IC | |
| Ko et al. | EMI analysis of the LCD panel considering the display driver IC operations | |
| Mazzocchi et al. | Channel analysis of High Speed Digital Module and correlation between simulations and measurements | |
| Gao et al. | Behavioral modeling for electromagnetic immunity analysis for electronic systems | |
| Qi et al. | Simulation of a coupled signal and power delivery system in an electronics package | |
| Liu et al. | Reconstruction of Coupled Transmission Lines in High-Speed Digital System by Genetic Algorithm | |
| Scogna | Signal integrity analysis of a 26 layers board with emphasis on the effect of non-functional pads | |
| Gao et al. | Application of integrated transmission line modeling and behavioural modeling on electromagnetic immunity synthesis | |
| Costa et al. | Analysis of Noise in High Speed Circuit Boards and Approaches for a Full Automatic Computer-Aided Design Solution | |
| Canavero et al. | Analog and mixed-signal simulation of EMC at system level |