Tang et al., 2019 - Google Patents
Yield learning for complex finfet defect mechanisms based on volume scan diagnosis resultsTang et al., 2019
- Document ID
- 9190424262415910250
- Author
- Tang H
- Sharma M
- Cheng W
- Veda G
- Gehringer D
- Knowles M
- D’Souza J
- Sekar K
- Bawaskar N
- Pan Y
- Publication year
- Publication venue
- 2019 30th Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC)
External Links
Snippet
Device complexity is reaching all-time highs with the adoption of high aspect ratio FinFETs created using multi-patterning process technologies. Simultaneously, new product segments such as AI and automotive are being fabricated on such advanced processes. In this …
- 238000003745 diagnosis 0 title abstract description 66
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/3185—Reconfiguring for testing, e.g. LSSD, partitioning
- G01R31/318533—Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
- G01R31/318572—Input/Output interfaces
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/3183—Generation of test inputs, e.g. test vectors, patterns or sequence
- G01R31/318342—Generation of test inputs, e.g. test vectors, patterns or sequence by preliminary fault modelling, e.g. analysis, simulation
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/3183—Generation of test inputs, e.g. test vectors, patterns or sequence
- G01R31/318385—Random or pseudo-random test pattern
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/2851—Testing of integrated circuits [IC]
- G01R31/2853—Electrical testing of internal connections or -isolation, e.g. latch-up or chip-to-lead connections
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/31712—Input or output aspects
- G01R31/31717—Interconnect testing
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/31718—Logistic aspects, e.g. binning, selection, sorting of devices under test, tester/handler interaction networks, Test management software, e.g. software for test statistics or test evaluation, yield analysis
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3177—Testing of logic operation, e.g. by logic analysers
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/2851—Testing of integrated circuits [IC]
- G01R31/2855—Environmental, reliability or burn-in testing
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/30—Marginal testing, e.g. varying supply voltage
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5009—Computer-aided design using simulation
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5068—Physical circuit design, e.g. layout for integrated circuits or printed circuit boards
- G06F17/5081—Layout analysis, e.g. layout verification, design rule check
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| Jha et al. | Testing of digital systems | |
| US10592625B1 (en) | Cell-aware root cause deconvolution for defect diagnosis and yield analysis | |
| US7836366B2 (en) | Defect localization based on defective cell diagnosis | |
| US10657207B1 (en) | Inter-cell bridge defect diagnosis | |
| US20200333398A1 (en) | Optimized Scan Chain Diagnostic Pattern Generation for Reversible Scan Architecture | |
| Xue et al. | PADRE: Physically-aware diagnostic resolution enhancement | |
| US10795751B2 (en) | Cell-aware diagnostic pattern generation for logic diagnosis | |
| Ma et al. | A comparison of bridging fault simulation methods | |
| Aitken | Modeling the unmodelable: Algorithmic fault diagnosis | |
| Sharma et al. | Faster defect localization in nanometer technology based on defective cell diagnosis | |
| Tang et al. | Diagnosing cell internal defects using analog simulation-based fault models | |
| US11408938B2 (en) | Bidirectional scan cells for single-path reversible scan chains | |
| Tang et al. | Using cell aware diagnostic patterns to improve diagnosis resolution for cell internal defects | |
| Yu et al. | Diagnosis-assisted adaptive test | |
| Pleskacz et al. | CMOS standard cells characterization for defect based testing | |
| Tam et al. | Precise failure localization using automated layout analysis of diagnosis candidates | |
| Tang et al. | Yield learning for complex finfet defect mechanisms based on volume scan diagnosis results | |
| Huang et al. | Efficient diagnosis for multiple intermittent scan chain hold-time faults | |
| Appello et al. | Understanding yield losses in logic circuits | |
| Mhamdi et al. | Cell-aware diagnosis of customer returns using Bayesian inference | |
| Nelson et al. | Extracting defect density and size distributions from product ICs | |
| Tam et al. | SLIDER: Simulation of layout-injected defects for electrical responses | |
| Mittal et al. | PADLOC: Physically-aware defect localization and characterization | |
| Wang et al. | An efficient test pattern selection method for improving defect coverage with reduced test data volume and test application time | |
| Appello et al. | Yield analysis of logic circuits |