| Ultra-low power VLSI circuit design demystified and explained: A tutorial M Alioto IEEE Transactions on Circuits and Systems I: Regular Papers 59 (1), 3-29, 2012 | 552 | 2012 |
| Enabling the internet of things M Alioto Cham: Springer International Publishing, 2017 | 371 | 2017 |
| Analysis and comparison on full adder block in submicron technology M Alioto, G Palumbo IEEE transactions on very large scale integration (VLSI) systems 10 (6), 806-823, 2003 | 320 | 2003 |
| Understanding DC behavior of subthreshold CMOS logic through closed-form analysis M Alioto IEEE Transactions on Circuits and Systems I: Regular Papers 57 (7), 1597-1607, 2010 | 238 | 2010 |
| Understanding the effect of process variations on the delay of static and domino logic M Alioto, G Palumbo, M Pennisi IEEE Transactions on Very Large Scale Integration (VLSI) Systems 18 (5), 697-710, 2009 | 236 | 2009 |
| Model and design of bipolar and MOS current-mode logic: CML, ECL and SCL digital circuits M Alioto, G Palumbo Springer US, 2005 | 215 | 2005 |
| Analysis and comparison in the energy-delay-area domain of nanometer CMOS flip-flops: Part I—Methodology and design strategies M Alioto, E Consoli, G Palumbo IEEE Transactions on Very Large Scale Integration (VLSI) Systems 19 (5), 725-736, 2010 | 170* | 2010 |
| Leakage power analysis attacks: A novel class of attacks to nanometer cryptographic circuits M Alioto, L Giancane, G Scotti, A Trifiletti IEEE Transactions on Circuits and Systems I: Regular Papers 57 (2), 355-367, 2009 | 163 | 2009 |
| Design strategies for source coupled logic gates M Alioto, G Palumbo IEEE Transactions on Circuits and Systems I: Fundamental Theory and …, 2003 | 134 | 2003 |
| General strategies to design nanometer flip-flops in the energy-delay space M Alioto, E Consoli, G Palumbo IEEE Transactions on Circuits and Systems I: Regular Papers 57 (7), 1583-1596, 2009 | 126 | 2009 |
| Trends in hardware security: From basics to ASICs M Alioto IEEE Solid-State Circuits Magazine 11 (3), 56-74, 2019 | 121 | 2019 |
| 14.3 15fJ/b static physically unclonable functions for secure chip identification with< 2% native bit instability and 140× Inter/Intra PUF hamming distance separation in 65nm A Alvarez, W Zhao, M Alioto 2015 IEEE International Solid-State Circuits Conference-(ISSCC) Digest of …, 2015 | 117 | 2015 |
| Mixed full adder topologies for high-performance low-power arithmetic circuits M Alioto, G Di Cataldo, G Palumbo Microelectronics Journal 38 (1), 130-139, 2007 | 114 | 2007 |
| Variations in nanometer CMOS flip-flops: Part I—Impact of process variations on timing M Alioto, E Consoli, G Palumbo IEEE Transactions on Circuits and Systems I: Regular Papers 62 (8), 2035-2043, 2015 | 111 | 2015 |
| Leakage–delay tradeoff in FinFET logic circuits: A comparative analysis with bulk technology M Agostinelli, M Alioto, D Esseni, L Selmi IEEE Transactions on very large scale integration (VLSI) systems 18 (2), 232-245, 2009 | 110 | 2009 |
| Fully synthesizable PUF featuring hysteresis and temperature compensation for 3.2% native BER and 1.02 fJ/b in 40 nm S Taneja, AB Alvarez, M Alioto IEEE Journal of Solid-State Circuits 53 (10), 2828-2839, 2018 | 108 | 2018 |
| Static physically unclonable functions for secure chip identification with 1.9–5.8% native bit instability at 0.6–1 V and 15 fJ/bit in 65 nm AB Alvarez, W Zhao, M Alioto IEEE Journal of Solid-State Circuits 51 (3), 763-775, 2016 | 105 | 2016 |
| A feedback strategy to improve the entropy of a chaos-based random bit generator T Addabbo, M Alioto, A Fort, S Rocchi, V Vignoli IEEE Transactions on Circuits and Systems I: Regular Papers 53 (2), 326-337, 2006 | 105 | 2006 |
| A class of maximum-period nonlinear congruential generators derived from the Rényi chaotic map T Addabbo, M Alioto, A Fort, A Pasini, S Rocchi, V Vignoli IEEE Transactions on Circuits and Systems I: Regular Papers 54 (4), 816-828, 2007 | 103 | 2007 |
| SRAM for error-tolerant applications with dynamic energy-quality management in 28 nm CMOS F Frustaci, M Khayatzadeh, D Blaauw, D Sylvester, M Alioto IEEE Journal of Solid-state circuits 50 (5), 1310-1323, 2015 | 102 | 2015 |