[go: up one dir, main page]

Follow
Stephen E. Richardson
Stephen E. Richardson
Research Associate, Stanford University
Verified email at stanford.edu
Title
Cited by
Cited by
Year
Understanding sources of inefficiency in general-purpose chips
R Hameed, W Qadeer, M Wachs, O Azizi, A Solomatnikov, BC Lee, ...
ACM SIGARCH-Computer Architecture News 38 (3), 37, 2010
7842010
CPU DB: Recording Microprocessor History: With this open database, you can mine microprocessor trends over the past 40 years.
A Danowitz, K Kelley, J Mao, JP Stevenson, M Horowitz
Queue 10 (4), 10-27, 2012
3322012
Dark memory and accelerator-rich system optimization in the dark silicon era
A Pedram, S Richardson, M Horowitz, S Galal, S Kvatinsky
IEEE Design & Test 34 (2), 39-50, 2016
1832016
Programming heterogeneous systems from an image processing DSL
J Pu, S Bell, X Yang, J Setter, S Richardson, J Ragan-Kelley, M Horowitz
ACM Transactions on Architecture and Code Optimization (TACO) 14 (3), 1-25, 2017
1802017
Rethinking digital design: Why design must change
O Shacham, O Azizi, M Wachs, W Qadeer, Z Asgar, K Kelley, ...
IEEE micro 30 (6), 9-24, 2010
1432010
Caching function results: Faster arithmetic by avoiding unnecessary computation
SE Richardson
Sun Microsystems Laboratories Technical Report SMLI TR-92-1, 1992
1231992
Exploiting trivial and redundant computation
SE Richardson
Proceedings of IEEE 11th Symposium on Computer Arithmetic, 220-227, 1993
1021993
A systematic approach to blocking convolutional neural networks
X Yang, J Pu, BB Rister, N Bhagdikar, S Richardson, S Kvatinsky, ...
arXiv preprint arXiv:1606.04209, 2016
852016
Avoiding game over: Bringing design to the next level
O Shacham, M Wachs, A Danowitz, S Galal, J Brunhaver, W Qadeer, ...
Proceedings of the 49th Annual Design Automation Conference, 623-629, 2012
672012
Method and apparatus for optimizing complex arithmetic units for trivial operands
S Richardson
US Patent 5,262,973, 1993
611993
Interprocedural analysis vs. procedure integration
S Richardson, M Ganapathi
Information Processing Letters 32 (3), 137-142, 1989
581989
Evaluating programmable architectures for imaging and vision applications
A Vasilyev, N Bhagdikar, A Pedram, S Richardson, S Kvatinsky, ...
2016 49th Annual IEEE/ACM International Symposium on Microarchitecture …, 2016
562016
Interprocedural optimization: Experimental results
S Richardson, M Ganapathi
Software: Practice and Experience 19 (2), 149-169, 1989
531989
AHA: An agile approach to the design of coarse-grained reconfigurable accelerators and compilers
K Koul, J Melchert, K Sreedhar, L Truong, G Nyengele, K Zhang, Q Liu, ...
ACM Transactions on Embedded Computing Systems 22 (2), 1-34, 2023
442023
Amber: A 367 GOPS, 538 GOPS/W 16nm SoC with a coarse-grained reconfigurable array for flexible acceleration of dense linear algebra
A Carsello, K Feng, T Kong, K Koul, Q Liu, J Melchert, G Nyengele, ...
2022 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and …, 2022
412022
Creating an agile hardware design flow
R Bahr, C Barrett, N Bhagdikar, A Carsello, R Daly, C Donovick, D Durst, ...
2020 57th ACM/IEEE Design Automation Conference (DAC), 1-6, 2020
382020
Verification of chip multiprocessor memory systems using a relaxed scoreboard
O Shacham, M Wachs, A Solomatnikov, A Firoozshahian, S Richardson, ...
2008 41st IEEE/ACM International Symposium on Microarchitecture, 294-305, 2008
382008
Improving energy efficiency of dram by exploiting half page row access
H Ha, A Pedram, S Richardson, S Kvatinsky, M Horowitz
2016 49th Annual IEEE/ACM International Symposium on Microarchitecture …, 2016
372016
Storing data in memory
P Keltcher, S Richardson
US Patent 6,782,453, 2004
372004
System and method for a chip generator
O Shacham, M Horowitz, S Richardson
US Patent 8,966,413, 2015
342015
The system can't perform the operation now. Try again later.
Articles 1–20