| Transport-triggered soft cores P Jääskeläinen, A Tervo, GP Vayá, T Viitanen, N Behmann, J Takala, ... 2018 IEEE International Parallel and Distributed Processing Symposium …, 2018 | 35 | 2018 |
| DNN-based performance measures for predicting error rates in automatic speech recognition and optimizing hearing aid parameters AMC Martinez, L Gerlach, G Payá-Vayá, H Hermansky, J Ooster, ... Speech Communication 106, 44-56, 2019 | 26 | 2019 |
| Performance monitoring for automatic speech recognition in noisy multi-channel environments BT Meyer, SH Mallidi, AMC Martinez, G Payá-Vayá, H Kayser, ... 2016 IEEE Spoken Language Technology Workshop (SLT), 50-56, 2016 | 25 | 2016 |
| Coherent design of hybrid approximate adders: Unified design framework and metrics A Najafi, M Weißbrich, G Payá-Vayá, A Garcia-Ortiz IEEE Journal on Emerging and Selected Topics in Circuits and Systems 8 (4 …, 2018 | 22 | 2018 |
| A survey on application specific processor architectures for digital hearing aids L Gerlach, G Paya-Vaya, H Blume Journal of Signal Processing Systems 94 (11), 1293-1308, 2022 | 20 | 2022 |
| A fair comparison of adders in stochastic regime A Najafi, M Weißbrich, GP Vayá, A Garcia-Ortiz 2017 27th International Symposium on Power and Timing Modeling, Optimization …, 2017 | 20 | 2017 |
| VLIW architecture optimization for an efficient computation of stereoscopic video applications G Payá-Vayá, J Martín-Langerwerf, C Banz, F Giesemann, P Pirsch, ... The 2010 International Conference on Green Circuits and Systems, 457-462, 2010 | 20 | 2010 |
| ZuSE Ki-Avf: application-specific AI processor for intelligent sensor signal processing in autonomous driving GB Thieu, S Gesper, G Payá-Vayá, C Riggers, O Renke, T Fiedler, ... 2023 Design, Automation & Test in Europe Conference & Exhibition (DATE), 1-6, 2023 | 16 | 2023 |
| Towards a common software/hardware methodology for future advanced driver assistance systems G Payá-Vayá, H Blume Taylor & Francis, 2017 | 15 | 2017 |
| Customizing a vliw-simd application-specific instruction-set processor for hearing aid devices J Hartig, L Gerlach, G Payá-Vayá, H Blume 2014 IEEE Workshop on Signal Processing Systems (SiPS), 1-6, 2014 | 15 | 2014 |
| Evaluation of different processor architecture organizations for on-site electronics in harsh environments S Gesper, M Weißbrich, T Stuckenberg, P Jääskeläinen, H Blume, ... International Journal of Parallel Programming 49 (4), 541-569, 2021 | 14 | 2021 |
| Evolutionary algorithms for instruction scheduling, operation merging, and register allocation in VLIW compilers F Giesemann, L Gerlach, G Paya-Vaya Journal of Signal Processing Systems 92 (7), 655-678, 2020 | 14 | 2020 |
| KAVUAKA: A low power application specific hearing aid processor L Gerlach, G Paya-Vaya, H Blume 2019 IFIP/IEEE 27th International Conference on Very Large Scale Integration …, 2019 | 14 | 2019 |
| An area efficient real-and complex-valued multiply-accumulate SIMD unit for digital signal processors L Gerlach, G Payá-Vayá, H Blume 2015 IEEE Workshop on Signal Processing Systems (SiPS), 1-6, 2015 | 14 | 2015 |
| 2D-DCT on FPGA by polynomial transformation in two-dimensions AM Patino, MM Peiró, F Ballester, G Paya 2004 IEEE International Symposium on Circuits and Systems (IEEE Cat. No …, 2004 | 14 | 2004 |
| Comparing vertical and horizontal SIMD vector processor architectures for accelerated image feature extraction M Weißbrich, A García-Ortiz, G Payá-Vayá Journal of Systems Architecture 100, 101647, 2019 | 13 | 2019 |
| Using a genetic algorithm approach to reduce register file pressure during instruction scheduling F Giesemann, G Payá-Vayá, L Gerlach, H Blume, F Pflug, G von Voigt 2017 International Conference on Embedded Computer Systems: Architectures …, 2017 | 13 | 2017 |
| Performance evaluation of the Intel Xeon Phi manycore architecture using parallel video-based driver assistance algorithms OJ Arndt, D Becker, F Giesemann, G Payá-Vayá, C Bartels, H Blume 2014 International Conference on Embedded Computer Systems: Architectures …, 2014 | 12 | 2014 |
| Dynamic data-path self-reconfiguration of a VLIW-SIMD soft-processor architecture G Payá-Vayá, R Burg, H Blume Workshop on Self-Awareness in Reconfigurable Computing Systems (SRCS), 26, 2012 | 12 | 2012 |
| A multi-shared register file structure for VLIW processors G Payá-Vayá, J Martín-Langerwerf, P Pirsch Journal of Signal Processing Systems 58 (2), 215-231, 2010 | 12 | 2010 |