US7982520B2 - Signal generating apparatus and test apparatus - Google Patents
Signal generating apparatus and test apparatus Download PDFInfo
- Publication number
- US7982520B2 US7982520B2 US12/642,706 US64270609A US7982520B2 US 7982520 B2 US7982520 B2 US 7982520B2 US 64270609 A US64270609 A US 64270609A US 7982520 B2 US7982520 B2 US 7982520B2
- Authority
- US
- United States
- Prior art keywords
- voltage
- output
- section
- signal generating
- generating apparatus
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/06—Continuously compensating for, or preventing, undesired influence of physical parameters
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/66—Digital/analogue converters
- H03M1/74—Simultaneous conversion
- H03M1/80—Simultaneous conversion using weighted impedances
- H03M1/802—Simultaneous conversion using weighted impedances using capacitors, e.g. neuron-mos transistors, charge coupled devices
- H03M1/804—Simultaneous conversion using weighted impedances using capacitors, e.g. neuron-mos transistors, charge coupled devices with charge redistribution
Definitions
- the present invention relates to a signal generating apparatus and a test apparatus.
- a conventional charge redistribution DA converter is known.
- the charge redistribution DA converter is provided with an internal capacitor array in which the capacitors are connected in a ladder formation.
- the charge redistribution DA converter charges the capacitor array with an amount of charge corresponding to a reference voltage during a first half of the period of the data rate, and this is known as the “refresh mode.” During the second half of the each period of the data rate, the charge redistribution DA converter switches the connection of the capacitor array according to the input data, and this is known as the “output mode.” As a result, the charge redistribution DA converter can generate a voltage corresponding to the input data. This charge redistribution DA converter consumes less power than other types of DA converters.
- Such a charge redistribution DA converter generates noise such as refresh noise, charge injection, and clock feedthrough caused by switch driving when switching between the refresh mode and the output mode. Accordingly, the charge redistribution DA converter has a less accurate output voltage due to the noise generated when switching between modes.
- the charge redistribution DA converter can be provided with a low-capacitance capacitor realized by a gate capacitance of a transistor.
- a low-capacitance capacitor realized by a gate capacitance of a transistor.
- one exemplary signal generating apparatus may include a signal generating apparatus that outputs from an output end thereof an output voltage corresponding to input data supplied thereto, comprising: a DA converter that outputs a voltage corresponding to data supplied thereto; a capacitor section that is provided between the output end and a standard potential; a transmission switch that provides a connection or a disconnect between a voltage generating end of the DA converter and the output end; and a control section that causes the DA converter to charge the capacitor section with a voltage corresponding to the input data by repeatedly connecting and disconnecting the transmission switch, thereby causing the voltage of the capacitor section to gradually approach the output voltage corresponding to the input data.
- An exemplary test apparatus may include a test apparatus provided with the signal generating apparatus.
- FIG. 1 shows a configuration of a signal generating apparatus 10 according to an embodiment of the present invention.
- FIG. 2 a process flow of the signal generating apparatus 10 according to an embodiment of the present invention.
- FIG. 3 shows an exemplary voltage waveform of each node and a switching timing of the transmission switch 24 in the signal generating apparatus 10 according to the present embodiment.
- FIG. 4 shows a configuration of the DA converter 20 according to an embodiment of the present invention.
- FIG. 5 shows a signal generation process flow of the DA converter 20 according to an embodiment of the present invention.
- FIG. 6 shows values for the reference voltage, a parameter k, and a parameter d selected according to pieces of input data ⁇ 2 (N ⁇ 1) to 2 (N ⁇ 1) ⁇ 1 provided thereto.
- FIG. 7 shows an exemplary connection of the DA converter 20 according to the present embodiment during the refresh mode.
- FIG. 8 shows an exemplary connection of the DA converter 20 according to the present embodiment during the output mode.
- FIG. 9 shows exemplary values for the reference voltage, the parameter k, and the parameter d along with the resulting output voltages when input data from ⁇ 128 to 127 is provided
- FIG. 10 shows a configuration of the signal generating apparatus 10 according to a first modification of the present embodiment.
- FIG. 11 shows a configuration of the signal generating apparatus 10 according to a second modification of the present embodiment.
- FIG. 12 shows a configuration of the signal generating apparatus 10 according to a third modification of the present embodiment.
- FIG. 13 shows a configuration of the signal generating apparatus 10 according to a fourth modification of the present embodiment.
- FIG. 14 shows a configuration of the signal generating apparatus 10 according to a fifth modification of the present embodiment.
- FIG. 15 shows a configuration of the signal generating apparatus 10 according to a sixth modification of the present embodiment.
- FIG. 16 shows a configuration of the signal generating apparatus 10 according to a seventh modification of the present embodiment.
- FIG. 17 shows an exemplary voltage waveform of each node and a switching timing of the transmission switch 24 in the signal generating apparatus 10 according to an eighth modification of the present embodiment.
- FIG. 18 shows a configuration of the signal generating apparatus 10 according to a ninth modification of the present embodiment, together with an analog circuit 100 and a target circuit 200 .
- FIG. 19 shows examples of a timing chart and voltage waveforms of the signal generating apparatus 10 according to the ninth modification of the present embodiment.
- FIG. 20 shows a configuration of the signal generating apparatus 10 according to the tenth modification of the present embodiment, together with the analog circuit 100 and the target circuit 200 .
- FIG. 21 shows first examples of the voltage waveform of each node and the switching timing of each switch in the signal generating apparatus 10 according to the tenth modification of the present embodiment.
- FIG. 22 shows second examples of the voltage waveform of each node and the switching timing of each switch in the signal generating apparatus 10 according to the tenth modification of the present embodiment.
- FIG. 23 shows a configuration of a test apparatus 300 according to an embodiment of the present invention, along with a device under test 400 .
- a signal generating apparatus 10 outputs from an output end 12 thereof an output voltage corresponding to input data supplied thereto.
- the signal generating apparatus 10 includes a DA converter 20 , a capacitor section 22 , a transmission switch 24 , and a control section 26 .
- the DA converter 20 outputs a voltage corresponding to data supplied thereto.
- the DA converter 20 is a charge redistribution DA converter having a capacitor array 32 .
- the capacitor array 32 in the DA converter 20 is directly connected to the voltage generating end 30 of the DA converter 20 without a buffer or the like provided therebetween.
- the DA converter 20 switches from a refresh mode during which a charge according to a reference voltage is accumulated in the capacitor array 32 and an output mode during which a voltage corresponding to input data is generated from the voltage generating end 30 , by switching a connection arrangement of the capacitor array 32 in which the charge is stored according to the input data.
- the DA converter 20 alternates between the refresh mode and the output mode during which the voltage generating end 30 generates the voltage corresponding to the input data.
- the capacitor section 22 is provided between the output end 12 and the standard potential.
- the capacitance of the capacitor section 22 may be greater than the total capacitance of the capacitor array 32 in the DA converter 20 .
- the transmission switch 24 is provided between the output end 12 and the voltage generating end 30 of the DA converter 20 .
- the transmission switch 24 is controlled by the control section 26 to provide a connection or a disconnect between the output end 12 and the voltage generating end 30 of the DA converter 20 .
- the control section 26 causes the DA converter 20 to alternate between the refresh mode and the output mode according to the input data supplied to the signal generating apparatus 10 . Therefore, the control section 26 can cause the DA converter 20 to repeatedly output from the voltage generating end 30 thereof a voltage corresponding to the input data.
- the control section 26 also alternately switches the transmission switch 24 between the connected and disconnected states. More specifically, the control section 26 connects the transmission switch 24 during at least a portion of the period of the output mode, and disconnects the transmission switch 24 at other times. For example, the control section 26 may connect the transmission switch 24 during the output mode and disconnect the transmission switch 24 during the refresh mode. In such a case, the control section 26 may switch the transmission switch in synchronization with the refresh mode and the output mode of the DA converter 20 .
- the capacitor array 32 in the DA converter 20 is connected directly to the voltage generating end 30 of the DA converter 20 without a buffer or the like therebetween. Accordingly, when the DA converter 20 connects the transmission switch 24 during the output mode, current moves between the capacitor section 22 and the capacitor array 32 in the DA converter 20 , such that the voltage generated from the voltage generating end 30 and the voltage of the capacitor section 22 , i.e. the output voltage, become equal.
- the transmission switch 24 is connected to lower the voltage of the voltage generating end 30 , which increases the voltage of the capacitor section 22 .
- the transmission switch 24 is connected to increase the voltage of the voltage generating end 30 , which lowers the voltage of the capacitor section 22 .
- control section 26 causes the DA converter 20 to alternate between the refresh mode and the output mode to repeatedly generate a voltage corresponding to the input data, and also connects the transmission switch 24 during the output mode to gradually increase or decrease the voltage of the capacitor section 22 , thereby outputting a voltage corresponding to the input data.
- control section 26 causes the DA converter 20 to charge the capacitor section 22 with a voltage corresponding to the input data by alternately connecting and disconnecting the transmission switch 24 , and thereby causes the voltage of the capacitor section 22 to gradually approach the output voltage corresponding to the input data.
- FIG. 2 shows a process flow of the signal generating apparatus 10 according to the present embodiment.
- the signal generating apparatus 10 repeats the processes of step S 12 to step S 15 for each data rate, i.e. each time input data is supplied (the process loop from S 11 to S 16 ).
- the signal generating apparatus 10 For each data rate, the signal generating apparatus 10 performs the voltage generation process (S 13 ) and the transmission process (S 14 ) for each transmission cycle obtained as a division of the data rate. In the voltage generation process (S 13 ), the signal generating apparatus 10 causes the DA converter 20 to generate a voltage corresponding to the input data supplied thereto. The voltage generation process by the DA converter 20 is described further in relation to FIG. 5 .
- the signal generating apparatus 10 connects the voltage generating end 30 of the DA converter 20 to the capacitor section 22 , thereby transmitting the charge in the DA converter 20 to the capacitor section 22 or transmitting the charge in the capacitor section 22 to the DA converter 20 . In this way, the signal generating apparatus 10 can cause the voltage of the voltage generating end 30 of the DA converter 20 to match the voltage of the capacitor section 22 .
- FIG. 3 shows an exemplary voltage waveform of each node and a switching timing of the transmission switch 24 in the signal generating apparatus 10 according to the present embodiment.
- the control section 26 turns the transmission switch 24 OFF.
- the DA converter 20 performs the operation of the refresh mode and then performs the operation of the output mode to generate the voltage corresponding to the input data.
- the DA converter 20 generates a common voltage during the refresh mode.
- the voltage generating end 30 of the DA converter 20 first becomes the common voltage, and then becomes a voltage Vx corresponding to the input data.
- the common voltage is 0 V.
- control section 26 turns the transmission switch 24 ON.
- the DA converter 20 continues the operation of the output mode. Accordingly, one of the voltage of the voltage generating end 30 of the DA converter 20 and the voltage of the capacitor section 22 increases while the other decreases, such that the two voltages approach each other.
- the control section 26 repeatedly turns the transmission switch 24 ON and OFF in this manner. For each repetition of the transmission switch 24 being turned ON and OFF, the potential difference between the capacitor section 22 and the voltage generating end 30 of the DA converter 20 when the transmission switch 24 is OFF becomes gradually smaller. Accordingly, the control section 26 can cause the voltage of the capacitor section 22 to match the voltage Vx corresponding to the input data.
- the signal generating apparatus 10 of the present embodiment described above causes a voltage corresponding to the input data to be generated from the capacitor section 22 , and so the noise generated when the DA converter 20 switches between the refresh mode and the output mode is filtered by the capacitor section 22 . Furthermore, the signal generating apparatus 10 can restore the decrease in voltage caused by a droop. Accordingly, the signal generating apparatus 10 of the present embodiment can output an accurate voltage with little noise.
- the signal generating apparatus 10 of the present embodiment can decrease the effect of the KT/C noise included in the output voltage by increasing the capacitance of the capacitor section 22 . Accordingly, with the signal generating apparatus 10 of the present embodiment, the capacitor array 32 can be made smaller and have a lower overall capacitance.
- the signal generating apparatus 10 of the present embodiment can output an accurate voltage while also achieving a smaller size and larger capacitance for the capacitor section 22 .
- FIG. 4 shows an exemplary configuration of the DA converter 20 according to the present embodiment.
- the DA converter 20 shown in FIG. 4 generates a voltage according to N-bit input data, where N is an integer greater than 2.
- the DA converter 20 includes the capacitor array 32 , a switching section 34 , a dummy switch 36 , a refresh switch 38 , and a controller 40 , which is the conversion control section.
- the capacitor array 32 is connected to the voltage generating end 30 .
- the capacitor array 32 includes an output line 52 , a dummy capacitor 54 , and bit capacitors 56 - 1 to 56 -(N ⁇ 1).
- the output line 52 is connected to the voltage generating end 30 without a buffer or the like therebetween.
- the dummy capacitor 54 has one end thereof connected to the output line 52 .
- the dummy capacitor 54 has a capacitance corresponding to the weighting of a first bit, i.e. least significant bit, of the input data.
- Each of the bit capacitors 56 - 1 to 56 -(N ⁇ 1) has one end thereof connected to the output line 52 .
- Each of the bit capacitors 56 - 1 to 56 -(N ⁇ 1) corresponds to one of the first to (N ⁇ 1)th bits of the input data, and has a capacitance according to the weighting of the corresponding bit.
- V REFP positive reference potential
- V REFN negative reference potential
- the first bit has a capacitance C
- the second bit has a capacitance 2 ⁇ C
- the third bit has a capacitance 2 2 ⁇ C
- the (N ⁇ 1)th bit has a capacitance 2 (N-2) ⁇ C.
- the switching section 34 switches the connections of the capacitor array 32 .
- the switching section 34 includes bit switches 58 - 1 to 58 -(N ⁇ 1).
- the bit switches 58 - 1 to 58 -(N ⁇ 1) correspond respectively to the bit capacitors 56 - 1 to 56 -(N ⁇ 1).
- Each of the bit switches 58 - 1 to 58 -(N ⁇ 1) connects the other end of the corresponding bit capacitor 56 , which is the end of the bit capacitor 56 not connected to the output line 52 , to one of the positive reference potential V REFP , the negative reference potential V REFN , and the common potential V CM .
- the dummy switch 36 connects the other end of the dummy capacitor 54 , which is the end not connected to the output line 52 , to one of the positive reference potential V REFP , the negative reference potential V REFN , and the common potential V CM .
- the refresh switch 38 switches whether the end of the output line 52 on the side opposite the voltage generating end 30 is connected to the common potential V CM .
- the controller 40 controls the switching of the switching section 34 , the dummy switch 36 , and the refresh switch 38 according to the input data supplied thereto.
- the positive reference potential V REFP and the negative reference potential V REFN are voltages with opposite polarities centered on the common potential V CM , and both have the same difference relative to the common potential V CM .
- the common potential V CM is represented by the inverted triangle marks in FIG. 4 .
- the common potential V CM may be a ground potential, for example.
- the DA converter 20 described above can generate an analog voltage divided with an N-bit resolution between the positive reference potential V REFP and the negative reference potential V REFN .
- FIG. 5 shows a process flow of the voltage generation by the DA converter 20 according to the present embodiment.
- FIG. 6 shows values for the reference voltage, a parameter k, and a parameter d selected according to pieces of input data ⁇ 2 (N ⁇ 1) to 2 (N ⁇ 1) ⁇ 1 provided thereto.
- FIG. 7 shows an exemplary connection of the DA converter 20 according to the present embodiment during the refresh mode.
- FIG. 8 shows an exemplary connection of the DA converter 20 according to the present embodiment during the output mode.
- the controller 40 of the DA converter 20 selects one of the positive reference potential V REFP and the positive reference potential V REFP according to the input data supplied thereto. More specifically, the controller 40 selects the positive reference potential V REFP when the input data is less than the central value of the data range, and selects the negative reference potential V REFN when the input data is greater than or equal to the central value of the data range.
- the controller 40 selects the positive reference potential V REFP and the negative reference potential V REFN according to the value of the most significant bit, i.e. the Nth bit, of the input data.
- the DA converter 20 is supplied with input data with a range from ⁇ 2 (N ⁇ 1) to 2 (N ⁇ 1) ⁇ 1.
- the controller 40 selects the positive reference potential V REFP when the input data is between ⁇ 2 (N ⁇ 1) and ⁇ 1, inclusive, and selects the negative reference potential V REFN when the input data is between 0 and 2 (N ⁇ 1) ⁇ 1, inclusive.
- the controller 40 calculates the parameter k used for switching the bit capacitors 56 - 1 to 56 -(N ⁇ 1) of the capacitor array 32 according to the input data, for example.
- the parameter k is a (N ⁇ 1)-bit value, which is 1 bit less than the input data.
- the controller 40 selects k to be a value that is greater when the input data is further from the central value of the data range. For example, in the example of FIG. 6 , the controller 40 selects k to be from 2 (N ⁇ 1) ⁇ 1 to 0 when the input data is from ⁇ 2 (N ⁇ 1) to ⁇ 1.
- the controller 40 selects k to be from 0 to 2 (N ⁇ 1) ⁇ 1 when the input data is from 0 to 2 (N ⁇ 1) ⁇ 1.
- the controller 40 may select the parameter d used for switching the dummy capacitor 54 according to the input data.
- the parameter d is a 1-bit value.
- the controller 40 selects the parameter d to be 1 when the input data is less than the central value of the data range, and selects the parameter d to be 0 when the input data is greater than or equal to the central value of the data range.
- the controller 40 selects the parameter d to be 1 when the input data is from ⁇ 2 (N ⁇ 1) to ⁇ 1, and selects the parameter d to be 0 when the input data is from 0 to 2 (N ⁇ 1) ⁇ 1.
- step S 22 the controller 40 enters the refresh mode.
- the controller 40 charges the capacitor array 32 to the selected reference potential.
- the controller 40 connects the refresh switch 38 .
- the controller 40 switches the switching section 34 and the dummy switch 36 to connect the other ends of all of the bit capacitors 56 and the dummy capacitor 54 of the capacitor array 32 , which are the ends not connected to the output line 52 , to the selected reference potential, which is the positive reference potential V REFP or the negative reference potential V REFN .
- step S 23 the controller 40 of the DA converter 20 enters the output mode.
- the controller 40 switches the ratio between (i) the capacitance between the common potential V CM and the voltage generating end 30 in the capacitor array 32 and (ii) the capacitance between the reference potential and the voltage generating end 30 , according to the input data, to generate from the voltage generating end 30 a voltage corresponding to the input data.
- the bit capacitors 56 - 1 to 56 -(N ⁇ 1) correspond one-to-one with the first through (N ⁇ 1)th bits of the parameter k expressed as a binary value.
- the controller 40 connects each of the bit capacitors 56 - 1 to 56 -(N ⁇ 1) to the reference potential selected when the corresponding bit of the parameter k is 0, which is either the positive reference potential V REFP or the negative reference potential V REFN , and connects each of the bit capacitors 56 - 1 to 56 -(N ⁇ 1) to the common potential V CM when the corresponding bit of the parameter k is 1. Furthermore, the controller 40 connects the dummy capacitor 54 to the selected reference potential when the parameter d is 0, and connects the dummy capacitor 54 to the common potential V CM when the parameter d is 1.
- the controller 40 switches the switching section 34 and the dummy switch 36 such that a capacitance of (k+d) ⁇ C is connected between the voltage generating end 30 and the common potential V CM and a capacitance of (2 N ⁇ 1 ⁇ k ⁇ d) ⁇ C is connected between the voltage generating end 30 and the selected reference potential, which is the positive reference potential V REFP or the negative reference potential V REFN . Therefore, the DA converter 20 can output an output voltage V DAC as shown below in Expression 1.
- V DAC ⁇ (2 N+1 +k+d ) ⁇ V CM ⁇ ( k+d ) ⁇ V REF ⁇ /2 N ⁇ 1 Expression 1:
- V REF represents the selected V REFP or V REFN .
- the DA converter 20 can output a voltage that changes in steps of 1 mV within a range from V CM ⁇ 128 mV to V CM +127 mV, according to the input data with a range from ⁇ 128 to 127 supplied thereto.
- the DA converter 20 can generate an analog voltage corresponding to N-bit input data supplied thereto.
- the configuration of the DA converter 20 of the present embodiment is not limited to the configuration described in FIGS. 4 to 9 , and a charge redistribution DA converter having a different configuration and performing a different process may be used.
- the DA converter 20 of the present embodiment is supplied with input data with a range from ⁇ 2 (N ⁇ 1) to 2 (N ⁇ 1) ⁇ 1, but the range of the input data is not limited to this, and may be a different range such as from 0 to 2 N ⁇ 1 or ⁇ (2 N ⁇ 1) to 0.
- FIG. 10 shows a configuration of the signal generating apparatus 10 according to a first modification of the present embodiment.
- the signal generating apparatus 10 of the present modification adopts substantially the same function and configuration as the signal generating apparatus 10 shown in FIG. 1 , and so components that are the same as those of the signal generating apparatus 10 in FIG. 1 are given the same reference numerals and redundant description is omitted.
- the signal generating apparatus 10 of the present modification is supplied with a plurality of pieces of input data corresponding respectively to a plurality of the output ends 12 .
- the signal generating apparatus 10 outputs, from each of the output ends 12 , a voltage according to the corresponding piece of input data.
- the signal generating apparatus 10 of the present modification includes the DA converter 20 , a plurality of the capacitor sections 22 , a plurality of the transmission switches 24 , and the control section 26 .
- the capacitor sections 22 correspond respectively to the output ends 12 .
- Each capacitor section 22 is provided between the corresponding output end 12 and a standard potential.
- Each capacitor section 22 provides a connection or a disconnect between the voltage generating end 30 of the DA converter 20 and the corresponding output end 12 .
- control section 26 selects output ends 12 from among the plurality of output ends 12 to generate the voltage corresponding to the supplied input data.
- the control section 26 disconnects the transmission switches 24 corresponding to the output ends 12 that are not selected.
- the control section 26 alternately connects and disconnects the transmission switches 24 corresponding to the selected output ends 12 , thereby causing the voltages of the capacitor sections 22 corresponding to the selected output ends 12 to gradually approach the output voltage corresponding to the input data.
- the control section 26 controls the DA converter 20 and the transmission switches 24 corresponding to the selected output ends 12 in the same manner as in the signal generating apparatus 10 shown in FIG. 1 .
- the control section 26 can generate the voltage corresponding to the supplied input data from designated output ends 12 from among the plurality of output ends 12 .
- the DA converter 20 may process the pieces of input data provided in parallel in an interleaved manner.
- the DA converter 20 may output voltages corresponding to the same input data simultaneously from a plurality of the output ends 12 .
- the control section 26 may switch in synchronization the transmission switches 24 corresponding to the output ends 12 from which the voltage is to be output simultaneously.
- the signal generating apparatus 10 of the present modification can output a plurality of voltages in parallel while maintaining a small circuit size.
- FIG. 11 shows a configuration of the signal generating apparatus 10 according to a second modification of the present embodiment.
- the signal generating apparatus 10 of the present modification adopts substantially the same function and configuration as the signal generating apparatus 10 shown in FIG. 1 , and so components that are the same as those of the signal generating apparatus 10 in FIG. 1 are given the same reference numerals and redundant description is omitted.
- the capacitor array 32 of the DA converter 20 includes bit capacitors 56 - 1 to 56 -M corresponding respectively to the first through M-th bits, where M is an integer greater than 1.
- the bit capacitors 56 - 1 to 56 -M each have a capacitance corresponding to the weighting of the corresponding bit, and each have one end thereof connected to the output line 52 , which is connected to the voltage generating end 30 .
- the capacitor section 22 has bit capacitors 56 -(M+1) to 56 -L and bit switches 58 -(M+1) to 58 -L corresponding respectively to the (M+1)-th to L-th bits, where L is an integer greater than M.
- Each of the bit capacitors 56 -(M+1) to 56 -L have a capacitance according to the weighting of the corresponding bit, and each have one end thereof connected to the line between the transmission switch 24 and the output end 12 .
- the bit switches 58 -(M+1) to 58 -L correspond respectively to the bit capacitors 56 -(M+1) to 56 -L.
- Each of the bit switches 58 -(M+1) to 58 -L connects the other end of the corresponding bit capacitor 56 , which is the end not connected to the line between the transmission switch 24 and the output end 12 , to one of the standard potential, the positive reference potential V REFP , the negative reference potential V REFN , and the common potential V CM .
- the control section 26 performs operational control by selecting one of a first mode and a second mode according to a setting from a user, for example.
- the control section 26 controls the bit switches 58 -(M+1) to 58 -L to connect the other end of each of the bit capacitors 56 -(M+1) to 56 -L, which is the end that is not connected to the line between the transmission switch 24 and the output end 12 , to the standard potential.
- the control section 26 causes the DA converter 20 to charge the capacitor section 22 with a voltage corresponding to the input data by alternately connecting and disconnecting the transmission switch 24 , and thereby causes the voltage of the capacitor section 22 to gradually approach the output voltage corresponding to the input data.
- the control section 26 can cause an output voltage with an M-bit resolution corresponding to the input data to be output from the output end 12 , in the same manner as the signal generating apparatus 10 described in FIG. 1 .
- control section 26 keeps the transmission switch 24 in the connected state.
- the control section 26 causes the DA converter 20 and the capacitor section 22 to function as a single charge redistribution DA converter to generate an output voltage with an L-bit resolution corresponding to the input data from the output end 12 of the signal generating apparatus 10 .
- this signal generating apparatus 10 a user can select whether the signal generating apparatus 10 functions as a charge redistribution DA converter or as a high-precision low-resolution DA converter, depending on the desired resolution, precision, and the like.
- FIG. 12 shows a configuration of the signal generating apparatus 10 according to a third modification of the present embodiment.
- the signal generating apparatus 10 of the present modification adopts substantially the same function and configuration as the signal generating apparatus 10 shown in FIG. 1 , and so components that are the same as those of the signal generating apparatus 10 in FIG. 1 are given the same reference numerals and redundant description is omitted.
- the signal generating apparatus 10 of the present embodiment includes the DA converter 20 , a first capacitor section 22 - 1 , a first transmission switch 24 - 1 , a second capacitor section 22 - 2 , a second transmission switch 24 - 2 , and the control section 26 .
- the first capacitor section 22 - 1 is provided between an intermediate node 60 and the standard potential.
- the first transmission switch 24 - 1 provides a connection or a disconnect between the voltage generating end 30 of the DA converter 20 and the intermediate node 60 .
- the second capacitor section 22 - 2 is provided between the output end 12 and the standard potential.
- the second transmission switch 24 - 2 provides a connection or a disconnect between the intermediate node 60 and the output end 12 .
- the control section 26 connects the first transmission switch 24 - 1 during at least a portion of the period of the output mode, and disconnects the first transmission switch 24 - 1 at other times.
- the control section 26 may connect the first transmission switch 24 - 1 during the output mode and disconnect the first transmission switch 24 - 1 during the refresh mode.
- the control section 26 connects the second transmission switch 24 - 2 for at least a portion of the period during which the first transmission switch 24 - 1 is disconnected, and disconnects the second transmission switch 24 - 2 at other times. For example, the control section 26 connects the second transmission switch 24 - 2 while the first transmission switch 24 - 1 is in the disconnected state and disconnects the second transmission switch 24 - 2 while the first transmission switch 24 - 1 is in the connected state.
- the signal generating apparatus 10 of the present modification switches the first transmission switch 24 - 1 to alternately provide a connection and a disconnect between the first capacitor section 22 - 1 and the voltage generating end 30 of the DA converter 20 , thereby causing the voltage of the first capacitor section 22 - 1 to approach the output voltage corresponding to the input data.
- the signal generating apparatus 10 switches the second transmission switch 24 - 2 to alternately provide a connection and a disconnect between the first capacitor section 22 - 1 and the second capacitor section 22 - 2 , thereby causing the voltage of the second capacitor section 22 - 1 to approach the voltage of the first capacitor section 22 - 1 .
- the signal generating apparatus 10 of the present modification can output from the second capacitor section 22 - 2 an output voltage corresponding to the input data.
- the signal generating apparatus 10 described above uses two capacitor sections 22 connected in parallel between the output end 12 and the standard potential to filter the noise occurring when the DA converter 20 switches between the refresh mode and the output mode, e.g. refresh noise, charge injection, and clock feedthrough caused by switch driving. Accordingly, the signal generating apparatus 10 of the present embodiment can decrease the noise to output a more accurate voltage. It should be noted that the signal generating apparatus 10 may include three or more capacitor sections 22 connected in parallel between the output end 12 and the standard potential.
- FIG. 13 shows a configuration of the signal generating apparatus 10 according to a fourth modification of the present embodiment.
- the signal generating apparatus 10 of the present modification adopts substantially the same function and configuration as the signal generating apparatus 10 shown in FIG. 1 , and so components that are the same as those of the signal generating apparatus 10 in FIG. 1 are given the same reference numerals and redundant description is omitted.
- the signal generating apparatus 10 of the present modification can switch between outputting an inverted voltage of the voltage output from the DA converter 20 and a non-inverted voltage of the voltage output from the DA converter 20 .
- the signal generating apparatus 10 of the present modification includes the DA converter 20 , the first capacitor section 22 - 1 , the second capacitor section 22 - 2 , the first transmission switch 24 - 1 , and the second transmission switch 24 - 2 .
- the second capacitor section 22 - 2 is provided between the output end 12 and the standard potential.
- the first transmission switch 24 - 1 is controlled by the control section 26 to provide a connection between (i) a first terminal 62 of the first capacitor section 22 - 1 and (ii) one of the output end 12 , the standard potential, and the voltage generating end 30 of the DA converter 20 .
- the second transmission switch 24 - 2 is controlled by the control section 26 to provide a connection between (i) a second terminal 64 of the first capacitor section 22 - 1 and (ii) one of the output end 12 and the standard potential.
- the control section 26 controls the first transmission switch 24 - 1 to connect the first terminal 62 of the first capacitor section 22 - 1 to the voltage generating end 30 of the DA converter 20 and controls the second transmission switch 24 - 2 to connect the second terminal 64 of the first capacitor section 22 - 1 to the standard potential during at least a portion of the period of the output mode. In this way, the control section 26 can transmit the charge accumulated in the DA converter 20 to the first capacitor section 22 - 1 .
- the control section 26 controls the first transmission switch 24 - 1 to connect the first terminal 62 of the first capacitor section 22 - 1 to the output end 12 and controls the second transmission switch 24 - 2 to connect the second terminal 64 of the first capacitor section 22 - 1 to the standard potential during an interval other than the portion of the output mode period described above. In this way, the control section 26 can transmit the charge accumulated in the first capacitor section 22 - 1 to the second capacitor section 22 - 2 without inverting the polarity.
- the signal generating apparatus 10 of the present modification can output from the output end 12 a non-inverted voltage of the voltage output from the DA converter 20 , by repeatedly connecting and disconnecting the first transmission switch 24 - 1 and the second transmission switch 24 - 2 .
- the control section 26 controls the first transmission switch 24 - 1 to connect the first terminal 62 of the first capacitor section 22 - 1 to the standard potential and controls the second transmission switch 24 - 2 to connect the second terminal 64 of the first capacitor section 22 - 1 to the output end 12 during an interval other than the portion of the output mode period described above.
- the control section 26 can transmit the charge accumulated in the first capacitor section 22 - 1 to the second capacitor section 22 - 2 with an inverted polarity.
- the signal generating apparatus 10 of the present modification can output from the output end 12 an inverted voltage of the voltage output from the DA converter 20 , by repeatedly connecting and disconnecting the first transmission switch 24 - 1 and the second transmission switch 24 - 2 .
- the signal generating apparatus 10 described above can switch between outputting an inverted voltage and a non-inverted voltage of the output voltage corresponding to the input data. Accordingly, even if the DA converter 20 uses a reference voltage with only one polarity, the signal generating apparatus 10 can cause the DA converter 20 to output voltage in the same manner as a DA converter 20 using a reference potential with both polarities. Furthermore, this signal generating apparatus 10 achieves the same effects as the signal generating apparatus 10 of the third modification shown in FIG. 12 .
- FIG. 14 shows a configuration of the signal generating apparatus 10 according to a fifth modification of the present embodiment.
- the signal generating apparatus 10 of the present modification adopts substantially the same function and configuration as the signal generating apparatus 10 shown in FIG. 13 , and so components that are the same as those of the signal generating apparatus 10 in FIG. 13 are given the same reference numerals and redundant description is omitted.
- the signal generating apparatus 10 of the present modification can output a differential voltage according to the input data from a non-inversion output end 12 -P and an inversion output end 12 -N. More specifically, the signal generating apparatus 10 of the present modification outputs from the non-inversion output end 12 -P the non-inverted voltage of the voltage output from the DA converter 20 , and outputs from the inversion output end 12 -N the inverted voltage of the voltage output from the DA converter 20 .
- the signal generating apparatus 10 includes the DA converter 20 and the control section 26 . Furthermore, the signal generating apparatus 10 includes a non-inversion first capacitor section 22 - 1 -P, a non-inversion second capacitor section 22 - 2 -P, a non-inversion first transmission switch 24 - 1 -P, and a non-inversion second transmission switch 24 - 2 -P, which correspond to the non-inversion output end 12 -P.
- the signal generating apparatus 10 also includes an inversion first capacitor section 22 - 1 -N, an inversion second capacitor section 22 - 2 -N, an inversion first transmission switch 24 - 1 -N, and an inversion second transmission switch 24 - 2 -N, which correspond to the inversion output end 12 -N.
- the control section 26 switches the non-inversion first transmission switch 24 - 1 -P and the non-inversion second transmission switch 24 - 2 -P when in the mode for outputting the non-inverted voltage. In this way, the control section 26 can output from the non-inversion output end 12 -P a non-inverted voltage of the voltage output from the DA converter 20 .
- the control section 26 switches the inversion first transmission switch 24 - 1 -N and the inversion second transmission switch 24 - 2 -N when in the mode for outputting the inverted voltage. In this way, the control section 26 can output from the inversion output end 12 -N an inverted voltage of the voltage output from the DA converter 20 .
- the signal generating apparatus 10 described above can output a differential voltage corresponding to the input data. Therefore, the signal generating apparatus 10 can eliminate the effect of the in-phase noise such as the interference noise superimposed by the transmission line up to the second capacitor section 22 - 2 , clock feedthrough caused by switch driving, charge injection, and the like.
- the non-inversion first transmission switch 24 - 1 -P need not be connected between the first terminal 62 of the non-inversion first capacitor section 22 - 1 -P and the standard potential. Furthermore, the non-inversion second transmission switch 24 - 2 -P need not be included, and the second terminal 64 of the non-inversion first capacitor section 22 - 1 -P may be connected directly to the standard potential. Yet further, the inversion first transmission switch 24 - 1 -N need not be connected between the first terminal 62 of the inversion first capacitor section 22 - 1 -N and the non-inversion output end 12 -N.
- FIG. 15 shows a configuration of the signal generating apparatus 10 according to a sixth modification of the present embodiment.
- the signal generating apparatus 10 of the present modification adopts substantially the same function and configuration as the signal generating apparatus 10 shown in FIG. 13 , and so components that are the same as those of the signal generating apparatus 10 in FIG. 13 are given the same reference numerals and redundant description is omitted.
- the signal generating apparatus 10 of the present modification can output a differential voltage according to the input data from the non-inversion output end 12 -P and the inversion output end 12 -N. More specifically, the signal generating apparatus 10 of the present modification outputs from the non-inversion output end 12 -P the non-inverted voltage of the voltage output from the DA converter 20 , and outputs from the inversion output end 12 -N the inverted voltage of the voltage output from the DA converter 20 .
- the signal generating apparatus 10 includes the DA converter 20 , the first capacitor section 22 - 1 , the non-inversion second capacitor section 22 - 2 -P, the inversion second capacitor section 22 - 2 -N, the first transmission switch 24 - 1 , and the second transmission switch 24 - 2 .
- the non-inversion second capacitor section 22 - 2 -P is provided between the non-inversion output end 12 -P and the standard potential.
- the inversion second capacitor section 22 - 2 -N is provided between the inversion output end 12 -N and the standard potential.
- the first transmission switch 24 - 1 is controlled by the control section 26 to provide a connection between (i) the first terminal 62 of the first capacitor section 22 - 1 and (ii) one of the non-inversion output end 12 -P, the standard potential, and the voltage generating end 30 of the DA converter 20 .
- the second transmission switch 24 - 2 is controlled by the control section 26 to provide a connection between (i) the second terminal 64 of the first capacitor section 22 - 1 and (ii) one of the inversion output end 12 -N and the standard potential.
- the control section 26 controls the first transmission switch 24 - 1 to connect the first terminal 62 of the first capacitor section 22 - 1 to the voltage generating end 30 of the DA converter 20 and controls the second transmission switch 24 - 2 to connect the second terminal 64 of the first capacitor section 22 - 1 to the standard potential during at least a portion of the period of the output mode. In this way, the control section 26 can transmit the charge accumulated in the DA converter 20 to the first capacitor section 22 - 1 .
- control section 26 switches between an operation for charging the non-inversion second capacitor section 22 - 2 -P with a non-inverted voltage and an operation for charging the inversion second capacitor section 22 - 2 -N with an inverted voltage, during a time other than the above portion of the output mode period.
- the control section 26 When charging the non-inversion second capacitor section 22 - 2 -P with the non-inverted voltage, the control section 26 connects the first terminal 62 of the first capacitor section 22 - 1 to the non-inversion output end 12 -P and connects the second terminal 64 of the first capacitor section 22 - 1 to the standard potential.
- the control section 26 When charging the inversion second capacitor section 22 - 2 -N with the inverted voltage, the control section 26 connects the first terminal 24 - 1 of the first capacitor section 22 - 1 to the standard potential and connects the second terminal 64 of the first capacitor section 22 - 1 to the inversion output end 22 - 2 -N.
- the signal generating apparatus 10 described above can output a differential voltage corresponding to the input data. Therefore, the signal generating apparatus 10 can eliminate the effect of the in-phase noise such as the interference noise superimposed by the transmission line up to the second capacitor section 22 - 2 , clock feedthrough caused by switch driving, charge injection, and the like.
- FIG. 16 shows a configuration of the signal generating apparatus 10 according to a seventh modification of the present embodiment.
- the signal generating apparatus 10 of the present modification adopts substantially the same function and configuration as the signal generating apparatus 10 shown in FIG. 1 , and so components that are the same as those of the signal generating apparatus 10 in FIG. 1 are given the same reference numerals and redundant description is omitted.
- the signal generating apparatus 10 of the present modification further includes a charging section 70 and a charging switch 72 .
- the charging section 70 charges the capacitor section 22 .
- the charging switch 72 switches whether the charging section 70 is connected to the capacitor section 22 .
- the control section 26 Prior to or in parallel with charging the capacitor section 22 with the DA converter 20 , the control section 26 charges the capacitor section 22 with the charging section 70 .
- the control section 26 may control the charging switch 72 to switch whether the charging section 70 charges the capacitor section 22 .
- control section 26 may change the charge amount of the charging section 70 according to a difference between the input data supplied thereto and the input data supplied thereto in the previous sample. For example, the control section 26 may lengthen the charge time or increase the current generated by the charging section 70 when there is a large difference between the input data supplied thereto and the input data supplied thereto in the previous sample.
- the signal generating apparatus 10 of the present modification can shorten the time necessary for the capacitor section 22 to be charged to the voltage corresponding to the input data.
- FIG. 17 shows an exemplary voltage waveform of each node and a switching timing of the transmission switch 24 in the signal generating apparatus 10 according to an eighth modification of the present embodiment.
- the signal generating apparatus 10 of the present modification adopts substantially the same function and configuration as the signal generating apparatus 10 shown in FIG. 1 , and so components that are the same as those of the signal generating apparatus 10 in FIG. 1 are given the same reference numerals and redundant description is omitted.
- the DA converter 20 repeatedly switches between the refresh mode and the output mode according to the supply of input data thereto.
- the control section 26 disconnects the transmission switch 24 during the refresh mode and connects the transmission switch 24 during the output mode to charge the capacitor section 22 .
- the DA converter 20 of the present modification outputs a voltage that is obtained by correcting the output voltage corresponding to the input data at an initial stage in the cycle of the refresh mode and the output mode repeating according to the supply of the input data.
- the DA converter 20 outputs a voltage that is greater than (or less than) the voltage V X corresponding to the input data at an initial stage of the repeating cycle of the refresh mode and the output mode.
- the DA converter 20 causes the output voltage to approach the voltage V X corresponding to the input data as the repeating cycle progresses, so as to output the voltage V X corresponding to the input data at the final stage of the repeating cycle.
- control section 26 may change the output voltage output at the initial stage of the cycle according to the difference between the input data supplied thereto and the input data supplied thereto in the previous sample.
- control section 26 may change the voltage output at the initial stage of the cycle such that the difference between the output voltage and the voltage V X corresponding to the input data is greater when the difference between the input data supplied thereto and the input data supplied thereto in the previous sample is greater.
- the signal generating apparatus 10 according to the present modification can decrease the time necessary for charging the capacitor section 22 to the voltage corresponding to the input data.
- the signal generating apparatus 10 of the present modification may be set from the outside to operate in a high-speed mode that shortens the time necessary for reaching the voltage corresponding to the input data or a low-speed mode that lengthens the time necessary for reaching the voltage corresponding to the input data.
- the capacitor section 22 can be switched between a first capacitance and a second capacitance, which is larger than the first capacitance.
- the control section 26 switches the capacitor section 22 to be the first capacitance when operating in the high-speed mode and switches the capacitor section 22 to the second capacitance when operating in the low-speed mode.
- the signal generating apparatus 10 can decrease the capacitance of the capacitor section 22 in the high-speed mode to shorten the time necessary for reaching the voltage corresponding to the input data and can increase the capacitance of the capacitor section 22 in the low-speed mode to lengthen the time necessary for reaching the voltage corresponding to the input data.
- FIG. 18 shows a configuration of the signal generating apparatus 10 according to a ninth modification of the present embodiment, together with an analog circuit 100 and a target circuit 200 .
- the signal generating apparatus 10 of the present modification adopts substantially the same function and configuration as the signal generating apparatus 10 shown in FIG. 1 , and so components that are the same as those of the signal generating apparatus 10 in FIG. 1 are given the same reference numerals and redundant description is omitted.
- the signal generating apparatus 10 of the present modification supplies the target circuit 200 with a generated output voltage via the analog circuit 100 .
- the analog circuit 100 propagates an output signal to output a signal having a level corresponding to the output signal.
- the analog circuit 100 may be a transmission line, for example.
- the analog circuit 100 may be a circuit including a low-pass filter that removes a high-frequency component from the output signal and a buffer amplifier that supplies the target circuit 200 with a signal output from the low-pass filter.
- the analog circuit 100 may be formed integrally with the signal generating apparatus 10 on the same chip or substrate, for example.
- the analog circuit 100 may be provided within the signal generating apparatus 10 .
- the signal generating apparatus 10 of the present modification is further provided with a comparing section 80 .
- the comparing section 80 compares (i) the voltage of the signal output from the analog circuit 100 that propagates the output voltage of the output end 12 to (ii) the voltage output by the DA converter 20 .
- the comparing section 80 outputs a comparison result indicating which of the voltage of the signal output by the analog circuit 100 and the voltage output by the DA converter 20 is larger.
- the comparing section 80 supplies the comparison result to the control section 26 .
- FIG. 19 shows examples of a timing chart and voltage waveforms of the signal generating apparatus 10 according to the ninth modification of the present embodiment.
- the control section 26 of the sixth modification performs the operations of a sample mode and then the operations of a hold mode each time input data is supplied thereto.
- the control section 26 performs the operations of the sample mode.
- the control section 26 causes the DA converter 20 to charge the capacitor section 22 with a voltage corresponding to the input data by alternately connecting and disconnecting the transmission switch 24 , and thereby causes the voltage of the capacitor section 22 to gradually approach the output voltage corresponding to the input data.
- the control section 26 performs the same process as in the signal generating apparatus 10 shown in FIG. 1 . In this way, the control section 26 can charge the capacitor section 22 to a voltage corresponding to the input data.
- the control section 26 disconnects the transmission switch 24 .
- the control section 26 supplies the DA converter 20 with comparison data instead of the input data.
- the control section 26 causes the DA converter 20 to output a comparison voltage corresponding to the comparison data, causes the comparing section 80 to compare the comparison voltage to the voltage of the signal output from the analog circuit 100 , and detects the voltage of the signal output from the analog circuit 100 based on the comparison result.
- control section 26 may supply the DA converter 20 with comparison data that changes according to a prescribed rule for each clock, and cause the comparing section 80 to sequentially compare the voltage of the signal output from the analog circuit 100 to each of a plurality of different comparison voltages. The control section 26 then detects the voltage of the signal output from the analog circuit 100 based on the plurality of comparison results.
- the control section 26 may increase or decrease the comparison data by 1 for each clock, and thereby cause the DA converter 20 to output a comparison voltage that increases or decreases by prescribed steps. In this case, the control section 26 detects the voltage of the signal output from the analog circuit 100 on a condition that the comparison result has changed from the immediately prior clock.
- control section 26 may supply the DA converter 20 with comparison data that changes according to a binary search. In this case, the control section 26 determines the comparison data in a certain clock based on the comparison data and the comparison result of the immediately prior clock. The control section 26 then judges the voltage of the signal output from the analog circuit 100 on a condition that the comparison results for a certain number of bits of the comparison data are obtained.
- the control section 26 adjusts the output voltage of the DA converter 20 based on the voltage of the signal output from the analog circuit 100 and detected in the manner described above. For example, the control section 26 may adjust the output voltage of the DA converter 20 such that the voltage of a signal output from the analog circuit 100 corresponding to predetermined input data becomes a predetermined value. For example, the control section 26 may adjust the offset and gain of the output voltage of the DA converter 20 .
- the signal generating apparatus 10 according to the present modification can detect the voltage of the signal output by the analog circuit 100 without using a separate AD converter and while operating in the background of the signal generation process for outputting the output voltage corresponding to the input data. Therefore, the signal generating apparatus 10 of the present modification can appropriately adjust the voltage of the signal output by the analog circuit 100 during the signal generation process. Accordingly, even if the characteristics of the analog circuit 100 change during the signal generation process due to drift or the like, the signal generating apparatus 10 of the present modification can maintain a suitable value for the voltage of the signal output from the analog circuit 100 .
- FIG. 20 shows a configuration of the signal generating apparatus 10 according to a tenth modification of the present embodiment, together with the analog circuit 100 and the target circuit 200 .
- the signal generating apparatus 10 of the present modification adopts substantially the same function and configuration as the signal generating apparatus 10 shown in FIG. 18 , and so components that are the same as those of the signal generating apparatus 10 in FIG. 18 are given the same reference numerals and redundant description is omitted.
- the control section 26 of the seventh modification performs a calibration prior to or during the signal generation process.
- the signal generating apparatus 10 of the present modification further includes an output switch 82 and a timer 84 .
- the output switch 82 provides a connection or a disconnect between the output end 12 , which is the connection point of the capacitor section 22 and the transmission switch 24 , and the input end of the analog circuit 100 .
- the output switch 82 is connected during the signal generation process. During calibration, the output switch 82 is connected or disconnected by the control section 26 .
- the timer 84 measures time according to instructions from the control section 26 .
- FIG. 21 shows first examples of the voltage waveform of each node and the switching timing of each switch in the signal generating apparatus 10 according to the tenth modification of the present embodiment.
- the control section 26 of the seventh modification performs the operations of the sample mode and then the operations of the hold mode during calibration.
- control section 26 disconnects the output switch 82 .
- the control section 26 then causes the DA converter 20 to charge the capacitor section 22 with a voltage corresponding to predetermined setting data by repeatedly connecting and disconnecting the transmission switch 24 , and thereby causes the voltage of the capacitor section 22 to gradually approach the output voltage corresponding to the setting data.
- control section 26 performs the same process as in the signal generating apparatus 10 shown in FIG. 1 , except that the DA converter 20 is supplied with the setting data with the output switch 82 in the disconnected state. In this way, the control section 26 can charge the capacitor section 22 to a setting voltage corresponding to the setting data.
- control section 26 performs the operations of the hold mode.
- the control section 26 disconnects the transmission switch 24 and connects the output switch 82 .
- the control section 26 supplies the analog circuit 100 with the setting voltage from the capacitor section 22 .
- the control section 26 uses the DA converter 20 and the comparing section 80 to measure the settling waveform, i.e. the voltage waveform from when a change begins to when stabilization is achieved, of the voltage output from the analog circuit 100 in a case where the setting voltage is supplied to the analog circuit 100 from the capacitor section 22 .
- the control section 26 may supply the DA converter 20 with comparison data that changes according to a binary search at each of one or more measurement timings after a prescribed time has passed from a reference timing, i.e. a timing at which the analog circuit 100 is supplied with the setting voltage, and detect the voltage output from the analog circuit 100 .
- the control section 26 estimates the settling waveform based on the one or more measurement timings and the voltage detected at each of these measurement timings.
- the control section 26 corrects the output voltage of the DA converter 20 during the signal generation process based on the settling waveform of the analog circuit 100 measured in the manner described above. For example, the control section 26 may estimate the transfer characteristic of the analog circuit 100 based on the settling waveform of the analog circuit 100 measured as described above. The control section 26 may then compensate the output voltage output from the DA converter 20 during the signal generation process using the inverse characteristic of the estimated transfer characteristic.
- the signal generating apparatus 10 of the present modification described above can detect the settling waveform of the voltage output by the analog circuit 100 when a predetermined setting voltage is supplied thereto, without using a separate AD converter, and can adjust the signal output from the DA converter 20 based on the detected settling waveform. Even if the analog circuit 100 causes attenuation or degradation of the signal, the signal generating apparatus 10 of the present modification can cause the appropriate voltage to be output from the analog circuit 100 .
- FIG. 22 shows second examples of the voltage waveform of each node and the switching timing of each switch in the signal generating apparatus 10 according to the tenth modification of the present embodiment.
- the control section 26 of the signal generating apparatus of the tenth modification measures the settling waveform of the voltage output from the analog circuit 100 during the holding mode, using the method described in relation to FIG. 22 .
- the control section 26 causes the DA converter 20 to output a first comparison voltage by supplying first comparison data thereto.
- the control section 26 causes the comparing section 80 to compare the voltage output by the analog circuit 100 to the first comparison voltage, and detects a first change timing at which the comparison result of the comparing section 80 changes.
- control section 26 After detecting the first change timing, the control section 26 causes the DA converter 20 to output a second comparison voltage, which is different from the first comparison voltage, by supplying second comparison data thereto.
- the control section 26 causes the comparing section 80 to compare the voltage output by the analog circuit 100 to the second comparison voltage, and detects a second change point at which the comparison result of the comparing section 80 changes.
- control section 26 can detect a timing at which the voltage of the signal output from the analog circuit 100 exceeds each of the predetermined comparison voltages.
- the control section 26 can then measure the settling waveform based on the one or more predetermined comparison voltages and each timing at which the voltage output by the analog circuit 100 exceeds one of the predetermined comparison voltages.
- FIG. 23 shows a configuration of a test apparatus 300 according to an embodiment of the present invention, along with a device under test (DUT) 400 .
- the test apparatus 300 tests the device under test 400 , which may be a semiconductor apparatus or the like.
- the test apparatus 300 includes the signal generating apparatus 10 , a drive section 310 , a test signal output section 320 , and a judging section 330 .
- the signal generating apparatus 10 generates the voltage to be supplied to the device under test 400 .
- the signal generating apparatus 10 may have the same function and configuration as any one of the signal generating apparatuses 10 described in relation to FIGS. 1 to 22 , and therefore further description is omitted.
- the drive section 310 supplies the device under test 400 with the voltage generated by the signal generating apparatus 10 .
- the drive section 310 may be a power amplifier, for example.
- the drive section 310 may be a portion of the analog circuit 100 .
- the signal generating apparatus 10 may compare the comparison voltage to the voltage of the output end of the drive section 310 .
- the test signal output section 320 outputs a test signal to the device under test 400 .
- the judging section 330 receives a response signal from the device under test 400 in response to the test signal.
- the judging section 330 judges acceptability of the device under test 400 based on the received response signal.
- the signal generating apparatus 10 can be used to supply the device under test 400 with an accurate voltage.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Analogue/Digital Conversion (AREA)
Abstract
Description
- Patent Document 1: Japanese Patent Application Publication No. 1993-252032
- Patent Document 2: Japanese Patent No. 3166603
- Patent Document 3: Japanese Patent Application Publication No. 1987-082821
- Patent Document 4: Japanese Patent Application Publication No. 1989-041011
- Patent Document 5: U.S. Pat. No. 6,271,784
- Patent Document 6: U.S. Pat. No. 6,781,532
- Patent Document 7: Japanese Patent Application Publication No. 1987-125714
V DAC={(2N+1 +k+d)×V CM−(k+d)×V REF}/2N−1 Expression 1:
Claims (18)
Priority Applications (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/642,706 US7982520B2 (en) | 2009-12-18 | 2009-12-18 | Signal generating apparatus and test apparatus |
| JP2010268664A JP2011130434A (en) | 2009-12-18 | 2010-12-01 | Signal generating apparatus, and test apparatus |
| TW099142444A TW201203869A (en) | 2009-12-18 | 2010-12-06 | Signal generating apparatus and test apparatus |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/642,706 US7982520B2 (en) | 2009-12-18 | 2009-12-18 | Signal generating apparatus and test apparatus |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20110148499A1 US20110148499A1 (en) | 2011-06-23 |
| US7982520B2 true US7982520B2 (en) | 2011-07-19 |
Family
ID=44150167
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/642,706 Active US7982520B2 (en) | 2009-12-18 | 2009-12-18 | Signal generating apparatus and test apparatus |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US7982520B2 (en) |
| JP (1) | JP2011130434A (en) |
| TW (1) | TW201203869A (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20120242523A1 (en) * | 2011-03-23 | 2012-09-27 | Analog Devices, Inc. | Charge redistribution digital-to-analog converter |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9802718B2 (en) * | 2015-10-01 | 2017-10-31 | Hamilton Sundstrand Corporation | Duty cycle-based bit interface system |
| CN109342960A (en) * | 2018-07-30 | 2019-02-15 | 中国电力科学研究院有限公司 | A method and system for predicting that a power battery of cascade utilization is in the stage of capacity acceleration and decay |
| CN116015300B (en) * | 2023-02-01 | 2023-06-16 | 中国科学技术大学 | Sampling unit, switched capacitor array and control method |
Citations (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS6282821A (en) | 1985-10-08 | 1987-04-16 | Kokusai Electric Co Ltd | Multi-channel DA converter |
| JPS62125714A (en) | 1985-11-26 | 1987-06-08 | Toshiba Corp | D/A conversion circuit |
| JPS6441011A (en) | 1987-08-06 | 1989-02-13 | Hitachi Ltd | Multi-channel analog output circuit |
| JPH05252032A (en) | 1992-03-06 | 1993-09-28 | Fujitsu Ltd | D/a converter |
| JPH09275345A (en) | 1996-04-05 | 1997-10-21 | Denso Corp | D/a converter |
| US6049321A (en) * | 1996-09-25 | 2000-04-11 | Kabushiki Kaisha Toshiba | Liquid crystal display |
| US6271784B1 (en) * | 1997-08-12 | 2001-08-07 | Analog Devices, Inc. | Capacitor-based digital-to-analog converter with continuous time output |
| US6556162B2 (en) * | 2000-05-09 | 2003-04-29 | Sharp Kabushiki Kaisha | Digital-to-analog converter and active matrix liquid crystal display |
| US6741197B1 (en) * | 2003-01-13 | 2004-05-25 | Cirrus Logic, Inc. | Digital-to-analog converter (DAC) output stage |
| US6759975B1 (en) * | 2003-06-19 | 2004-07-06 | National Semiconductor Corporation | Digital-to-analog converter with a shifted output and an increased range |
| US6781532B2 (en) * | 2001-09-05 | 2004-08-24 | Elantec Semiconductor, Inc. | Simplified multi-output digital to analog converter (DAC) for a flat panel display |
| US20100109674A1 (en) * | 2008-10-30 | 2010-05-06 | Advantest Corporation | Device, test apparatus and test method |
Family Cites Families (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS6261426A (en) * | 1985-09-11 | 1987-03-18 | Fuji Electric Co Ltd | Digital-analog converter |
| JP2862592B2 (en) * | 1989-06-30 | 1999-03-03 | 株式会社東芝 | Display device |
| GB9724739D0 (en) * | 1997-11-25 | 1998-01-21 | Philips Electronics Nv | Digital to analogue converter and method of operating the same |
| JP4365970B2 (en) * | 2000-02-07 | 2009-11-18 | 株式会社アドバンテスト | Arbitrary waveform generator and test apparatus equipped with the arbitrary waveform generator |
| JP2005354627A (en) * | 2004-06-14 | 2005-12-22 | Matsushita Electric Ind Co Ltd | Pipeline A / D converter |
| US7851946B2 (en) * | 2004-10-19 | 2010-12-14 | Rohm Co., Ltd. | Switching power supply and electronic apparatus employing the same |
-
2009
- 2009-12-18 US US12/642,706 patent/US7982520B2/en active Active
-
2010
- 2010-12-01 JP JP2010268664A patent/JP2011130434A/en active Pending
- 2010-12-06 TW TW099142444A patent/TW201203869A/en unknown
Patent Citations (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS6282821A (en) | 1985-10-08 | 1987-04-16 | Kokusai Electric Co Ltd | Multi-channel DA converter |
| JPS62125714A (en) | 1985-11-26 | 1987-06-08 | Toshiba Corp | D/A conversion circuit |
| JPS6441011A (en) | 1987-08-06 | 1989-02-13 | Hitachi Ltd | Multi-channel analog output circuit |
| JPH05252032A (en) | 1992-03-06 | 1993-09-28 | Fujitsu Ltd | D/a converter |
| JPH09275345A (en) | 1996-04-05 | 1997-10-21 | Denso Corp | D/a converter |
| US6049321A (en) * | 1996-09-25 | 2000-04-11 | Kabushiki Kaisha Toshiba | Liquid crystal display |
| US6271784B1 (en) * | 1997-08-12 | 2001-08-07 | Analog Devices, Inc. | Capacitor-based digital-to-analog converter with continuous time output |
| US6556162B2 (en) * | 2000-05-09 | 2003-04-29 | Sharp Kabushiki Kaisha | Digital-to-analog converter and active matrix liquid crystal display |
| US6781532B2 (en) * | 2001-09-05 | 2004-08-24 | Elantec Semiconductor, Inc. | Simplified multi-output digital to analog converter (DAC) for a flat panel display |
| US6741197B1 (en) * | 2003-01-13 | 2004-05-25 | Cirrus Logic, Inc. | Digital-to-analog converter (DAC) output stage |
| US6759975B1 (en) * | 2003-06-19 | 2004-07-06 | National Semiconductor Corporation | Digital-to-analog converter with a shifted output and an increased range |
| US20100109674A1 (en) * | 2008-10-30 | 2010-05-06 | Advantest Corporation | Device, test apparatus and test method |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20120242523A1 (en) * | 2011-03-23 | 2012-09-27 | Analog Devices, Inc. | Charge redistribution digital-to-analog converter |
| US8390502B2 (en) * | 2011-03-23 | 2013-03-05 | Analog Devices, Inc. | Charge redistribution digital-to-analog converter |
Also Published As
| Publication number | Publication date |
|---|---|
| TW201203869A (en) | 2012-01-16 |
| JP2011130434A (en) | 2011-06-30 |
| US20110148499A1 (en) | 2011-06-23 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US8587466B2 (en) | System and method for a successive approximation analog to digital converter | |
| US8193960B2 (en) | Output apparatus and test apparatus | |
| US8059021B2 (en) | Digital-analog converting apparatus and test apparatus | |
| US9362931B2 (en) | Semiconductor device | |
| US7466249B2 (en) | System and method for common mode calibration in an analog to digital converter | |
| US20190128932A1 (en) | High Precision Current Sensing using Sense Amplifier with Digital AZ Offset Compensation | |
| CN112751565B (en) | Self-calibration on-chip reference voltage module | |
| JP2009118488A (en) | DA converter and AD converter | |
| CN100517974C (en) | Comparator offset calibration method and system for A/D converter | |
| US20040041547A1 (en) | Device and method for inhibiting power fluctuation | |
| US20100013692A1 (en) | A/d converter | |
| US7982520B2 (en) | Signal generating apparatus and test apparatus | |
| CN107863962A (en) | The charge-domain pipelined ADC of high accuracy electric capacity unbalance calibration system | |
| US9509327B2 (en) | A/D converter and A/D converter calibrating method | |
| CN103490780B (en) | Device and method for executing background calibration of comparator | |
| JP2012244521A (en) | Comparator and ad converter | |
| KR20180041026A (en) | Sar-adc capacitor array device | |
| US20110032128A1 (en) | Analog-digital converter circuit and calibration method | |
| JP2011125005A (en) | Signal generator and test device | |
| CN101930022A (en) | Current measuring circuit and its measuring method | |
| US20070247347A1 (en) | Electronic Circuit Device | |
| KR20150072972A (en) | Analog to Digital Converter for interpolation using Calibration of Clock | |
| US8860592B2 (en) | Signal generating circuit | |
| CN117914285A (en) | RC relaxation oscillator | |
| CN103905043B (en) | test circuit |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: ADVANTEST CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KURAMOCHI, YASUHIDE;KAWABATA, MASAYUKI;UEKUSA, KOUICHIRO;REEL/FRAME:024111/0604 Effective date: 20100112 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| AS | Assignment |
Owner name: ADVANTEST CORPORATION, JAPAN Free format text: CHANGE OF ADDRESS;ASSIGNOR:ADVANTEST CORPORATION;REEL/FRAME:047987/0626 Effective date: 20181112 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |