US20180323813A1 - High efficiency, remotely reconfigurable remote radio head unit system and method for wireless communications - Google Patents
High efficiency, remotely reconfigurable remote radio head unit system and method for wireless communications Download PDFInfo
- Publication number
- US20180323813A1 US20180323813A1 US15/910,648 US201815910648A US2018323813A1 US 20180323813 A1 US20180323813 A1 US 20180323813A1 US 201815910648 A US201815910648 A US 201815910648A US 2018323813 A1 US2018323813 A1 US 2018323813A1
- Authority
- US
- United States
- Prior art keywords
- signal
- power amplifier
- digital
- remote radio
- radio head
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title claims abstract description 21
- 238000004891 communication Methods 0.000 title description 7
- 230000003287 optical effect Effects 0.000 claims description 19
- 230000009467 reduction Effects 0.000 claims description 10
- 230000004044 response Effects 0.000 claims description 6
- 230000001360 synchronised effect Effects 0.000 claims description 3
- 238000005070 sampling Methods 0.000 claims description 2
- 230000008878 coupling Effects 0.000 claims 1
- 238000010168 coupling process Methods 0.000 claims 1
- 238000005859 coupling reaction Methods 0.000 claims 1
- 230000000087 stabilizing effect Effects 0.000 claims 1
- 230000003044 adaptive effect Effects 0.000 abstract description 8
- 230000005540 biological transmission Effects 0.000 abstract description 7
- 230000006978 adaptation Effects 0.000 abstract description 6
- 239000000969 carrier Substances 0.000 abstract description 4
- 230000003446 memory effect Effects 0.000 abstract description 4
- 238000010586 diagram Methods 0.000 description 17
- 230000006870 function Effects 0.000 description 7
- 238000012545 processing Methods 0.000 description 7
- 238000013459 approach Methods 0.000 description 6
- 238000013461 design Methods 0.000 description 6
- 230000009977 dual effect Effects 0.000 description 6
- 230000008901 benefit Effects 0.000 description 4
- 238000012937 correction Methods 0.000 description 3
- 230000001965 increasing effect Effects 0.000 description 3
- 239000011159 matrix material Substances 0.000 description 3
- 230000009466 transformation Effects 0.000 description 3
- 101100440934 Candida albicans (strain SC5314 / ATCC MYA-2876) CPH1 gene Proteins 0.000 description 2
- 101100273252 Candida parapsilosis SAPP1 gene Proteins 0.000 description 2
- 230000003321 amplification Effects 0.000 description 2
- 230000008030 elimination Effects 0.000 description 2
- 238000003379 elimination reaction Methods 0.000 description 2
- 239000000284 extract Substances 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000003199 nucleic acid amplification method Methods 0.000 description 2
- 230000010355 oscillation Effects 0.000 description 2
- 230000008569 process Effects 0.000 description 2
- 238000001228 spectrum Methods 0.000 description 2
- 238000006467 substitution reaction Methods 0.000 description 2
- 101100351264 Candida albicans (strain SC5314 / ATCC MYA-2876) PDC11 gene Proteins 0.000 description 1
- 206010010071 Coma Diseases 0.000 description 1
- 102100037700 DNA mismatch repair protein Msh3 Human genes 0.000 description 1
- 108050007511 Ddc1 Proteins 0.000 description 1
- MWRWFPQBGSZWNV-UHFFFAOYSA-N Dinitrosopentamethylenetetramine Chemical compound C1N2CN(N=O)CN1CN(N=O)C2 MWRWFPQBGSZWNV-UHFFFAOYSA-N 0.000 description 1
- 102100034223 Golgi apparatus protein 1 Human genes 0.000 description 1
- 101100449731 Homo sapiens GLG1 gene Proteins 0.000 description 1
- 101100238606 Homo sapiens MSH3 gene Proteins 0.000 description 1
- 239000005574 MCPA Substances 0.000 description 1
- 101150050255 PDC1 gene Proteins 0.000 description 1
- 101150110652 PDC2 gene Proteins 0.000 description 1
- 101100120142 Saccharomyces cerevisiae (strain ATCC 204508 / S288c) FIR1 gene Proteins 0.000 description 1
- 101100288529 Saccharomyces cerevisiae (strain ATCC 204508 / S288c) LCD1 gene Proteins 0.000 description 1
- 101100439271 Schizosaccharomyces pombe (strain 972 / ATCC 24843) cfr1 gene Proteins 0.000 description 1
- WHKUVVPPKQRRBV-UHFFFAOYSA-N Trasan Chemical compound CC1=CC(Cl)=CC=C1OCC(O)=O WHKUVVPPKQRRBV-UHFFFAOYSA-N 0.000 description 1
- 235000000332 black box Nutrition 0.000 description 1
- 244000085682 black box Species 0.000 description 1
- 229940112112 capex Drugs 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 239000002131 composite material Substances 0.000 description 1
- 238000005314 correlation function Methods 0.000 description 1
- 230000001934 delay Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000002708 enhancing effect Effects 0.000 description 1
- FEBLZLNTKCEFIT-VSXGLTOVSA-N fluocinolone acetonide Chemical compound C1([C@@H](F)C2)=CC(=O)C=C[C@]1(C)[C@]1(F)[C@@H]2[C@@H]2C[C@H]3OC(C)(C)O[C@@]3(C(=O)CO)[C@@]2(C)C[C@@H]1O FEBLZLNTKCEFIT-VSXGLTOVSA-N 0.000 description 1
- 238000009472 formulation Methods 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 238000003780 insertion Methods 0.000 description 1
- 230000037431 insertion Effects 0.000 description 1
- 238000009434 installation Methods 0.000 description 1
- 230000003993 interaction Effects 0.000 description 1
- 238000012804 iterative process Methods 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 238000010295 mobile communication Methods 0.000 description 1
- 239000013307 optical fiber Substances 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 230000010363 phase shift Effects 0.000 description 1
- 230000003595 spectral effect Effects 0.000 description 1
- 238000010897 surface acoustic wave method Methods 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B1/00—Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
- H04B1/02—Transmitters
- H04B1/04—Circuits
- H04B1/0475—Circuits with means for limiting noise, interference or distortion
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/32—Modifications of amplifiers to reduce non-linear distortion
- H03F1/3241—Modifications of amplifiers to reduce non-linear distortion using predistortion circuits
- H03F1/3247—Modifications of amplifiers to reduce non-linear distortion using predistortion circuits using feedback acting on predistortion circuits
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/20—Power amplifiers, e.g. Class B amplifiers, Class C amplifiers
- H03F3/24—Power amplifiers, e.g. Class B amplifiers, Class C amplifiers of transmitter output stages
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/68—Combinations of amplifiers, e.g. multi-channel amplifiers for stereophonics
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B1/00—Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
- H04B1/005—Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission adapting radio receivers, transmitters andtransceivers for operation on two or more bands, i.e. frequency ranges
- H04B1/0064—Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission adapting radio receivers, transmitters andtransceivers for operation on two or more bands, i.e. frequency ranges with separate antennas for the more than one band
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2201/00—Indexing scheme relating to details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements covered by H03F1/00
- H03F2201/32—Indexing scheme relating to modifications of amplifiers to reduce non-linear distortion
- H03F2201/3224—Predistortion being done for compensating memory effects
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04W—WIRELESS COMMUNICATION NETWORKS
- H04W24/00—Supervisory, monitoring or testing arrangements
- H04W24/02—Arrangements for optimising operational condition
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04W—WIRELESS COMMUNICATION NETWORKS
- H04W84/00—Network topologies
- H04W84/02—Hierarchically pre-organised networks, e.g. paging networks, cellular networks, WLAN [Wireless Local Area Network] or WLL [Wireless Local Loop]
- H04W84/04—Large scale networks; Deep hierarchical networks
- H04W84/042—Public Land Mobile systems, e.g. cellular systems
- H04W84/047—Public Land Mobile systems, e.g. cellular systems using dedicated repeater stations
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04W—WIRELESS COMMUNICATION NETWORKS
- H04W88/00—Devices specially adapted for wireless communication networks, e.g. terminals, base stations or access point devices
- H04W88/08—Access point devices
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04W—WIRELESS COMMUNICATION NETWORKS
- H04W88/00—Devices specially adapted for wireless communication networks, e.g. terminals, base stations or access point devices
- H04W88/08—Access point devices
- H04W88/085—Access point devices with remote components
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02D—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
- Y02D30/00—Reducing energy consumption in communication networks
- Y02D30/70—Reducing energy consumption in communication networks in wireless communication networks
-
- Y02D70/00—
-
- Y02D70/122—
-
- Y02D70/1242—
-
- Y02D70/1262—
-
- Y02D70/142—
-
- Y02D70/146—
-
- Y02D70/40—
Definitions
- the present invention generally relates to wireless communication systems using power amplifiers and remote radio head units (RRU or RRH). More specifically, the present invention relates to RRU which are part of a distributed base station in which all radio-related functions are contained in a small single unit that can be deployed in a location remote from the main unit.
- RRU remote radio head units
- Multi-mode radios capable of operating according to GSM, HSPA, LTE, and WiMAX standards and advanced software configurability are key features in the deployment of more flexible and energy-efficient radio networks.
- the present invention can also serve multi-frequency bands within a single RRU to economize the cost of radio network deployment.
- Wireless and mobile network operators face the continuing challenge of building networks that effectively manage high data-traffic growth rates. Mobility and an increased level of multimedia content for end users require end-to-end network adaptations that support both new services and the increased demand for broadband and flat-rate Internet access. In addition, network operators must consider the most cost-effective evolution of the networks towards 4G. Wireless and mobile technology standards are evolving towards higher bandwidth requirements for both peak rates and cell throughput growth. The latest standards supporting this are HSPA+, WiMAX, TD-SCDMA and LTE. The network upgrades required to deploy networks based on these standards must balance the limited availability of new spectrum, leverage existing spectrum, and ensure operation of all desired standards. This all must take place at the same time during the transition phase, which usually spans many years.
- OBSAI Open Base Station Architecture Initiative
- CPRI Common Public Radio Interface
- IR Interface standardized interfaces separating the Base Station server and the remote radio head part of a base station by an optical fiber.
- the RRU concept constitutes a fundamental part of a state-of-the-art base station architecture.
- RRUs to-date are power inefficient, costly and inflexible. Their poor DC to RF power conversion insures that they will have a large mechanical housing.
- the RRU demands from the service providers are also for greater flexibility in the RRU platform.
- Today RRUs lack the flexibility and performance that is required by service providers.
- the RRU performance limitations are driven in part by the poor power efficiency of the RF amplifiers.
- an efficient, flexible RRU architecture that is field reconfigurable.
- the present invention has been made in view of the above problems in the prior art, and it is an object of the present invention to provide a high performance and cost effective method of multi-frequency bands RRU systems enabled by high linearity and high efficiency power amplifiers for wideband communication system applications.
- the present disclosure enables a RRU to be field reconfigurable, and supports multi-modulation schemes (modulation agnostic), multi-carriers, multi-frequency bands, and multi-channels.
- the technique is generally based on the method of adaptive digital predistortion to linearize RF power amplifiers.
- Various embodiments of the invention are disclosed, including single band, dual band, and multi-band RRU's.
- Another embodiment is a multi-band multi-channel RRU.
- the combination of crest factor reduction, PD, power efficiency boosting techniques as well as coefficient adaptive algorithms are utilized within a PA system.
- analog quadrature modulator compensation structure is also utilized to enhance performance.
- Some embodiments of the present invention are able to monitor the fluctuation of the power amplifier characteristics and to self-adjust by means of a self-adaptation algorithm.
- One such self-adaptation algorithm presently disclosed is called a digital predistortion algorithm, which is implemented in the digital domain.
- Applications of the present invention are suitable for use with all wireless base-stations, remote radio heads, distributed base stations, distributed antenna systems, access points, mobile equipment and wireless terminals, portable wireless devices, and other wireless communication systems such as microwave and satellite communications.
- the present invention is also field upgradable through a link such as an Ethernet connection to a remote computing center.
- FIG. 1 is a block diagram showing the basic form of a Remote Radio head unit system.
- FIG. 2 is a block diagram showing a multi-channel Remote Radio Head Unit according to one embodiment of the present invention.
- FIG. 3 is a block diagram showing polynomial based predistortion in a Remote Radio head system of the present invention.
- FIG. 4 is a block diagram of the digital predistortion algorithm applied for self-adaptation in a remote radio head unit system of the present invention.
- FIG. 5 illustrates an analog modulator compensation block
- FIG. 6 depicts schematically a variety of potential installation schemes for an RRU-based system architecture.
- FIG. 7 depicts a three-sector arrangement of an RRU system architecture comprising optical links to a base station server.
- FIG. 8 shows in block diagram form various DSP-based functions including crest factor reduction and digital predistortion.
- FIG. 9 is a Digital Hybrid Module with either an RF input signal or a baseband modulated signal or an optical interface according to another embodiment of the present invention.
- FIG. 10 is a Dual Channel Remote Radio head block diagram showing a digital hybrid module with an optical interface according to another embodiment of the present invention.
- FIG. 11 is an alternative Dual Channel Remote Radio Head block diagram showing a digital hybrid module with an optical interface according to another embodiment of the present invention.
- FIG. 12 is an 8 channel Dual Band Remote Radio Head block diagram showing a digital hybrid module with an optical interface, and further comprises a calibration algorithm for insuring that each power amplifier output is time-aligned, phase-aligned and amplitude-aligned with respect to each other.
- the present invention is a novel RRU system that utilizes an adaptive digital predistortion algorithm.
- the present invention is a hybrid system of digital and analog modules.
- the interplay of the digital and analog modules of the hybrid system both linearize the spectral regrowth and enhance the power efficiency of the PA while maintaining or increasing the wide bandwidth.
- the present invention therefore, achieves higher efficiency and higher linearity for wideband complex modulation carriers.
- FIG. 1 is a high level block diagram showing the basic system architecture of what is sometimes referred to as a Remote Radio Head Unit, or RRU, which can be thought of, at least for some embodiments, as comprising digital and analog modules and a feedback path.
- the digital module is the digital predistortion controller 101 which comprises the PD algorithm, other auxiliary DSP algorithms, and related digital circuitries.
- the analog module is the main power amplifier 102 , other auxiliary analog circuitries such as DPA, and related peripheral analog circuitries of the overall system.
- the present invention operates as a “blackbox”, plug and play type system because it accepts RF modulated signal 100 as its input, and provides a substantially identical but amplified RF signal 103 as its output, therefore, it is RF-in/RF-out.
- Baseband input signals can be applied directly to the Digital Predistorter Controller according to one embodiment of the present invention.
- An Optical input signal can be applied directly to the Digital Predistorter Controller according to one embodiment of the present invention.
- the feedback path essentially provides a representation of the output signal to the predistortion controller 101 .
- RRU Remote Radio head Unit
- FIG. 2 illustrates in schematic block diagram form an embodiment of an eight channel (or n channel) RRU in which an input signal 200 is provided.
- the input signal can take the form of an RF modulated signal, a baseband signal, or an optical signal.
- the input signal 200 is fed to a plurality of channels, where each channel includes a digital predistortion (DPD) controller, indicated at 201 , 211 and 271 , respectively.
- DPD can be implemented in an FPGA in at least some embodiments.
- the DPD outputs are fed to associated PA's 202 , 212 and 272 , respectively, and the PA outputs 203 , 213 and 273 are fed back to that channel's DPD's.
- FIG. 3 illustrates a polynomial-based digital predistorter function in the RRU system of the present invention.
- the PD in the present invention generally utilizes an adaptive LUT-based digital predistortion system. More specifically, the PD illustrated in FIG. 3 , and in embodiments disclosed from FIGS. 9-12 discussed hereinafter, are processed in the digital processor by an adaptive algorithm, presented in U.S. patent application Ser. No. 11/961,969, entitled A Method for Baseband Predistortion Linearization in Multi-Channel Wideband Communication Systems. The PD for the RRU system in FIG. 3 .
- the PD has multiple finite impulse response (FIR) filters, that is, FIR1 301 , FIR2 303 , FIR3 305 , and FIR4 307 .
- the PD also contains the third order product generation block 302 , the fifth order product generation block 304 , and the seventh order product generation block 306 .
- the output signals from FIR filters are combined in the summation block 308 .
- Coefficients for multiple FIR filters are updated by the digital predistorter algorithm based on the error between the reference input signal and the amplified power output signal.
- FIG. 4 shows in block diagram form additional details of an embodiment including a DPD in accordance with the present invention and is discussed in greater detail hereinafter.
- the input 400 is provided to the DPD 401 .
- the output of the DPD is fed to a DAC 402 and thence to the PA 403 .
- a feedback signal from the output of the PA is received by ADC 406 , and the digital form is supplied to alignment logic 405 , after which the aligned signal is provided to DPD estimator logic 404 , which also receives an input from the output of the DPD 401 .
- the output of the DPD estimator is then fed back to the DPD 401 .
- FIG. 5 illustrates an analog modulator compensation block.
- the input signal is separated into an in-phase component X 1 and a quadrature component X Q .
- the analog quadrature modulator compensation structure comprises four real filters ⁇ g11, g12, g21, g22 ⁇ and two DC offset compensation parameters c1, c2.
- the DC offsets in the AQM will be compensated by the parameters c1, c2.
- the frequency dependence of the AQM will be compensated by the filters ⁇ g11, g12, g21, g22 ⁇ .
- the order of the real filters is dependent on the level of compensation required.
- the output signals Y 1 and Y Q will be presented to an AQM's in-phase and quadrature ports, discussed hereinafter in connection with FIG. 9 .
- FIG. 6 illustrates a plurality of possible implementations of an RRU-based system architecture, in with a base station server 600 is connected to, for example, a tower-mounted RRU 605 , a rooftop-mounted RRU 610 , and/or a wallmounted RRU 615 .
- FIG. 7 illustrates an embodiment of a three-sector implementation of an RRU-based system architecture, in which a base station server 700 is optically linked to a plurality of RRU's 710 to provide adequate coverage for a site.
- FIG. 8 illustrates in simplified form an embodiment of the DSP functionality of some implementations of the present invention.
- An input signal is fed to an interface 800 , which can take several forms including OBSAI, CPRI or IR.
- the incoming signal is fed to a digital up-converter (DUC) 805 and then to CFR/DPD logic 810 , such as an FPGA.
- the output of the CFR/DPD logic 810 is then supplied to a DAC 815 .
- the DAC provides an output signal to the analog RF portion 820 of the system, which in turn provides a feedback signal to a ADC 825 , and back through the DSP block in the form of inputs to the CFR/DPD and a DOC 830 .
- the DOC outputs a signal to the interface 800 , which in turn can provide an output.
- FIG. 9 is a block diagram showing a more sophisticated embodiment of a RRU system, where like elements are indicated with like numerals.
- the embodiment of FIG. 9 applies crest factor reduction (CFR) prior to the PD with an adaptation algorithm in one digital processor, so as to reduce the PAPR, EVM and ACPR and compensate the memory effects and variation of the linearity due to the temperature changing of the PA.
- the digital processor can take nearly any form; for convenience, an FPGA implementation is shown as an example, but a general purpose processor is also acceptable in many embodiments.
- the CFR implemented in the digital module of the embodiments is based on the scaled iterative pulse cancellation presented in U.S. patent application Ser. 61/041,164, filed Mar.
- the CFR is included to enhance performance and hence optional.
- the CFR can be removed from the embodiments without-affecting the overall functionality.
- FIG. 9 is a block diagram showing a RRU system according to one embodiment of the present invention.
- RRU systems typically comprise three primary blocks: power amplifiers, baseband processing and an optical interface.
- the optical interface contains an optical to electrical interface for the transmit/receive mode.
- the optical interface 901 shown in FIG. 9 , is coupled to a FPGA.
- the FPGA 902 performs the functions of SERDES/Framer/DeFramer/Control and Management.
- This FPGA 902 interfaces with another FPGA 903 that performs the following Digital Signal Processing tasks: Crest Factor Reduction/Digital Upconversion/Digital Downconversion and Digital Predistortion.
- Another embodiment will be to integrate 902 with 903 in a single FPGA.
- the Serializer/De-serializer (SERDES) module converts the high speed serial bit stream from the optical to electrical receiver to a parallel bit stream.
- the De-Framer decodes the parallel bit stream and extracts the In-phase and Quadrature (I/Q) modulation and delivers this to the digital signal processing module 903 .
- the Control and Management module extracts the control signals from the parallel bit stream and performs tasks based on the requested information.
- the received I/Q data from the optical interface is frequency translated to an Intermediate Frequency in the Digital Upconverter Module (DUC). This composite signal then undergoes Crest Factor Reduction (CFR) in order to reduce the peak to average power ratio.
- DUC Digital Upconverter Module
- the resultant signal is then applied to a Digital Predistorter in order to compensate for the distortion in the Power Amplifier module 905 .
- the RRU operates in a receive mode as well as a transmit mode.
- the RRU receives the signal from the output duplexer and passes this signal to the Rx path or paths, depending on the number of channels.
- the received signal is frequency translated to an Intermediate Frequency (IF) in the receiver (Rx 1 and Rx 2 in FIG. 10 ).
- the IF signal is further downconverted using a Digital Downconverter (DDC) module and demodulated into the In-phase and quadrature components.
- DDC Digital Downconverter
- the recovered I/Q signal is then sent to the Framer module/SERDES and prepared for transmission over the optical interface.
- the system of FIG. 9 has a multi-mode of RF or multi-carrier digital signal, which can be optical, at the input, and an RF signal at the output 910 .
- the multi-mode of the signal input allows maximum flexibility: RF-in (the “RF in Mode”) or baseband digital-in (the “Baseband-in Mode”) or optical input (the “Optical-in Mode”).
- the system shown in FIG. 9 comprises three key portions: a reconfigurable digital (hereinafter referred as “FPGA-based Digital”) module 915 , a power amplifier module 960 , a receiver 965 and a feedback path 925 .
- FPGA-based Digital reconfigurable digital
- the FPGA based Digital part comprises either one of two digital processors 902 , 903 (e.g. FPGA), digital-to-analog converters 935 (DACs), analog-to-digital converters 940 (ADCs), and a phase-locked loop (PLL) 945 .
- the digital processor Since the system shown in FIG. 9 has a multi-input mode, the digital processor has three paths of signal processing.
- the digital processor For the baseband signal input path, the digital processor has implemented a digital up-converter (DUC), CFR, and a PD.
- DUC digital up-converter
- CFR digital up-converter
- PD digital up-converter
- SERDES Framer/Deframer
- DUC digital up-converter
- CFR digital up-converter
- PD digital up-converter
- analog downconverter, DUC, CFR and PD are implemented.
- the Baseband-in Mode of FIG. 9 contains the I-Q signals. Digital data streams from multi-channels as I-Q signals are coming to the FPGA-based Digital module and are digitally up-converted to digital IF signals by the DUC. These IF signals are then passed through the CFR block so as to reduce the signal's PAPR. This PAPR suppressed signal is digitally predistorted in order to pre-compensate for nonlinear distortions of the power amplifier.
- the memory effects due to self-heating, bias networks, and frequency dependencies of the active device are compensated by the adaptation algorithm in the PD, as well.
- the coefficients of the PD are adapted by a wideband feedback which requires a very high speed ADC.
- the predistorted signal is passed through a DQM in order to generate the real signal and then converted to an IF analog signal by the DACs.
- the DQM is not required to be implemented in the FPGA, or at all, in all embodiments. If the DQM is not used in the FPGA, then the AQM Implementation can be implemented with two DACs to generate real and imaginary signals 935 , respectively.
- the gate bias voltage 950 of the power amplifier is determined by the adaptation algorithm and then adjusted through the DACs 935 in order to stabilize the linearity fluctuations due to the temperature changes in the power amplifier.
- the PLL 945 sweeps the local oscillation signal for the feedback part in order to translate the RF output signal to baseband, for processing in the Digital Module.
- the power amplifier part comprises an AQM for receiving real and complex signals (such as depicted in the embodiments shown in FIG. 9 ) from the FPGA-based Digital module, a high power amplifier with multi-stage drive amplifiers, and a temperature sensor.
- efficiency boosting techniques such as Doherty, Envelope Elimination and Restoration (EER), Envelope Tracking (ET), Envelope Following (EF), and Linear amplification using Nonlinear Components (LINC) can be used, depending upon the embodiment.
- EER Envelope Elimination and Restoration
- Envelope Tracking Envelope Tracking
- EF Envelope Following
- Linear amplification using Nonlinear Components LINC
- These power efficiency techniques can be mixed and matched and are optional features to the fundamental RRU system.
- One such Doherty power amplifier technique is presented in commonly assigned U.S. Provisional Patent Application Ser. 60/925,577, filed Apr.
- the temperature of the amplifier is monitored by the temperature sensor and then the gate bias of the amplifier is controlled by the FPGA-based Digital part.
- the feedback portion comprises a directional coupler, a mixer, a low pass filter (LPF), gain amplifiers and, and a band pass filter (BPF).
- LPF low pass filter
- BPF band pass filter
- these analog components can be mixed and matched with other analog components.
- Part of the RF output signal of the amplifier is sampled by the directional coupler and then down converted to an IF analog signal by the local oscillation signal in the mixer.
- the IF analog signal is passing through the LPF, the gain amplifier, and the BPF which can capture the out-of-band distortions.
- the output of the BPF is provided to the ADC of the FPGA-based Digital module in order to determine the dynamic parameters of the PD depending on output power levels and asymmetrical distortions due to the memory effects.
- temperature is also detected by the DET 970 to calculate the variation of linearity and then adjust gate bias voltage of the PA. More details of the PD algorithm and self-adaptation feedback algorithm can be appreciated from FIG. 3 , which shows a polynomial based predistortion algorithm and from FIG. 4 , which shows the primary adaptive predistorter blocks which can be used in some embodiments of the invention.
- the CFR in the FPGA-based Digital part is only able to achieve a small reduction of the PAPR in order to meet the strict EVM specification. In general circumstances, this means the CFR's power efficiency enhancement capability is limited.
- a novel technique is included to compensate the in-band distortions from CFR by use of a “Clipping Error Restoration Path” 907 , hence maximizing the RRU system power efficiency in those strict EVM environments.
- the Clipping Error Restoration Path has an additional DAC in the FPGA-based Digital portion and an extra UPC in the power amplifier part.
- the Clipping Error Restoration Path can allow compensation of in-band distortions resulting from the CFR at the output of the power amplifier. Further, any delay mismatch between the main path and the Clipping Error Restoration Path can be aligned using digital delay in the FPGA.
- FIG. 9 illustrates a RRU system implemented with AQM
- the system of FIG. 9 can also comprise a digital processor which has implemented therein CFR, PD, and an analog quadrature modulator corrector (AQMC).
- AQMC analog quadrature modulator corrector
- the system of FIG. 9 can alternatively be configured to be implemented with AQM and an AQM-based Clipping Error Restoration Path.
- the Clipping Error Restoration Path can be configured to have two DACs in the FPGA-based Digital part and an AQM in lieu of the UPC in the power amplifier part.
- FIG. 10 is a block diagram showing a dual channel RRU implemented with two power amplifiers 1000 and 1005 , respectively, for two distinct bands provided from AQM1 1010 and AQM2 1015 .
- a duplexer 1020 is used to combine the two power amplifier outputs and provide the combined output to the antenna [not shown].
- Switches 1025 and 1030 are used to isolate the transmit signals from the received signals as occurs in a Time Division Synchronous Code Division Multiple Access (TD-SCDMA) modulation.
- Feedback signals 1035 and 1040 derived from the output of PA's 1000 and 1005 , are each provided to an additional switch 1045 , which is toggled at appropriate times to permit feedback calibration of each PA with only a single FPGA 1050 .
- the FPGA 1050 comprises two blocks: SERDES Framer/Deframer and CMA, indicated at 1055 , and a block 1060 comprising DDC1/CFR1/PDC1/DUC1 as well as DDC2/CFR2/PDC2/DUC2, with block 1060 controlling the switching timing of the associated switches.
- the feedback signals 1035 and 1040 are fed back to the block 1060 first through adder 1065 , where they are combined with phase-locked-loop signal 1070 , and then through band pass filter 1075 , low pass filter 1080 and ADC 1085 .
- temperature sensor signals from PA's 1000 and 1005 are fed back to the block 1060 through toggle switch 1090 and detector 1095 so that the predistortion coefficients can include temperature compensation.
- the toggling of the switches 1045 and 1090 is synchronized to ensure that the output and temperature signals of each PA are provided to block 1060 at the appropriate times.
- Another embodiment of the RRU extends its application to multi-frequency bands.
- a multi-frequency band (i.e., two or more bands) implementation comprises adding additional channelized power amplifiers in parallel. The output of the additional power amplifiers is combined in an N by 1 duplexer and fed to a single antenna, although multiple antennae can also be utilized in some embodiments.
- Another embodiment of the multi-frequency band RRU combines two or more frequency bands in one or more of the power amplifiers.
- FIG. 11 is a block diagram showing another embodiment of the dual channel RRU.
- the Rx switches 1105 and 1110 are placed on the third port of circulators 1115 and 1120 , thereby reducing the insertion loss between the PA output and the duplexer 1020 .
- the remainder of FIG. 11 is substantially identical to FIG. 10 and is not described further.
- FIG. 12 is a block diagram showing an embodiment of an 8 channel dual-band RRU.
- the feedback path for each PA 1000 A-H and 1005 A-H comprises a receiver chain plus a wideband capture chain, indicated at 1200 A-H and 1205 A-H, respectively, receiving feedback signals from the array of associated PA's through associated circulators 1210 A-H and 1215 A-H.
- the receiver chain is utilized when the RRU is switched to a receive mode and corresponds to the receive (Rx) paths shown in FIG. 11 .
- the wideband capture chain is utilized for capturing the wideband distortion of the power amplifier, and corresponds to the Feedback Calibration path shown in FIG. 11 .
- a channel calibration algorithm is implemented to insure that each power amplifier output is time, phase and amplitude aligned to each other.
- DPD Digital Predistortion
- PA power amplifier
- FIG. 1 shows the block diagram of linear digitally predistorted PA.
- a memory polynomial model is used as the predistortion function ( FIG. 3 ).
- DPD estimator block In the DPD estimator block, a least square algorithm is utilized to find the DPD coefficients a ij , and then transfer them to DPD block.
- the primary DPD blocks are shown in FIG. 4 .
- the DPD estimator compares x(n) and its corresponding feedback signal y(n ⁇ d) to find the DPD coefficients, where ⁇ d is the delay of the feedback path. As the feedback path delay is different for each PA, this delay should be identified before the signal arrives at the coefficient estimation.
- the amplitude difference correlation function of the transmission, x(n), and feedback data, y(n) is applied to find the feedback path delay. The correlation is given by
- the delay n that maximizes the correlation C(m) is the feedback path delay.
- the delay between the transmission and feedback path could be a fractional sample delay.
- fractional delay estimation is necessary.
- a half-sample delay is considered in this design, although smaller fractional delays can also be utilized.
- an upsampling approach is the common choice, but in this design, in order to avoid a very high sampling frequency in the FPGA, an interpolation method is used to get the half-sample delay data.
- the data with integer delay and fractional delay are transferred in parallel.
- the interpolation function for fractional delay is
- the fractional delay path or the integer delay path will be chosen is decided by the result of the amplitude difference correlator. If the correlation result is odd, the integer path will be chosen, otherwise the fractional delay path will be chosen.
- Phase offset between the transmission signal and the feedback signal exists in the circuit. For a better and faster convergence of the DPD coefficient estimation, this phase offset should be removed.
- the transmission signal x(n) and feedback signal y(n) can be expressed as
- x ( n )
- e j ⁇ x and y ( n )
- phase offset e j( ⁇ x ⁇ y ) can be calculated through
- e jo mean ⁇ ( x ⁇ ( n ) ⁇ y ⁇ ( n ) * ⁇ x ⁇ ( n ) ⁇ ⁇ ⁇ y ⁇ ( n ) ⁇ )
- the feedback signal with the phase offset removed can be calculated by
- the feedback gain should be corrected to avoid the error from the gain mismatch.
- the feedback signal is corrected according to the function
- N The choice of N will depend on the accuracy desired.
- the least square solution for DPD coefficient estimation is formulated as
- QR-RLS algorithm (Haykin, 1996) is implemented to solve this problem.
- the formulas of QR_RLS algorithm are
- ⁇ i is a diagonal matrix
- q i is a vector
- the QR_RLS algorithm gets the ith moment ⁇ i and q i from its (i ⁇ 1)th moment through a unitary transformation:
- ⁇ i is a unitary matrix for unitary transformation.
- a block of data (in this design, there are 4096 data in one block) is stored in memory, and the algorithm uses all the data in memory s to estimate the DPD coefficient.
- the DPD coefficients are only updated after one block of data are processed. The matrix A will be used for the next iteration process, which will make the convergence faster.
- a weighting factor f is used when updating the DPD coefficient as
- the DPD coefficient estimator calculates coefficients w i by using QR_RLS algorithm. These w i are copied to the DPD block to linearize the PA.
- the 8 channel RRU in FIG. 12 has 16 distinct power amplifiers, indicated at PA's 1000 A-H and 1005 A-H. Half the power amplifiers are designed for one band and the other for a second band. The bands are hereafter referred to as band A and band B, and occupy two distinct frequencies.
- the 8 channel RRU uses eight antennas 1220 A-H and both bands will coexist on each antenna. In order to maximize performance, each power amplifier's output signal needs to be time, phase and amplitude aligned with respect to each other.
- the antenna calibration algorithms comprise three distinct approaches: 1) A Pilot Tone is injected into each PA; 2) a Reference Modulated signal is transmit through each PA; or 3) the Real Time I/Q data is used as the reference signal.
- the Pilot Tone approach injects a single carrier IF tone that is tracked in either the feedback calibration path or the individual PA's receiver.
- Each transmitter path for band A is time, phase and amplitude aligned with respect to each other, similarly for band B.
- the Reference Modulated approach utilizes a stored complex modulated signal which is transmitted through each of the band A PA's, similarly for the band B PA's.
- the transmitters are then time, phase and amplitude aligned with respect to each other.
- Either the feedback calibration path or the individual receivers can be used for obtaining the PA output signals.
- the Real Time approach operates on the real-time transmitted signals. This approach utilizes the DPD time alignment, phase and magnitude offset information to synchronize each PA output with respect to each other.
- the RRU system of the present invention enhances the performance in terms of both the efficiency and the linearity more effectively since the RRU system is able to implement CFR, DPD and adaptation algorithm in one digital processor, which subsequently saves hardware resources and processing time.
- the high power efficiency of RF power amplifiers inside the RRU means that less thermal dissipation mechanism such as heat sinks is needed; therefore, significantly reducing the size and volume of the mechanical housing.
- This smaller RRU can then enable service providers to deploy the RRU in areas where heavy or large RRU's could not be deployed, such as pole tops, top of street lights, etc. due to lack of real estate, or weight limitation, wind factor, and other safety issues.
- the RRU system of the present invention is also reconfigurable and field-programmable since the algorithms and power efficiency enhancing features which are embedded in firmware can be adjusted similarly to a software upgrade in the digital processor at any time.
- the RRU system is agnostic to modulation schemes such as QPSK, QAM, OFDM, etc. in CDMA, TD-SCDMA, GSM, WCDMA, CDMA2000, and wireless LAN systems.
- modulation schemes such as QPSK, QAM, OFDM, etc.
- CDMA Code Division Multiple Access
- TD-SCDMA Time Division Multiple Access
- GSM Global System for Mobile communications
- WCDMA Code Division Multiple Access 2000
- wireless LAN systems wireless LAN systems.
- the RRU system is capable of supporting multi-modulation schemes, multi-carriers and multichannels.
- the multi-frequency bands benefits mean that mobile operators can deploy fewer RRUs to cover more frequency bands for more mobile subscribers; hence significantly reducing CAPEX and OPEX.
- Other benefits of the RRU system include correction of PA non-linearities in repeater or indoor coverage systems that do not have the necessary baseband signals information readily available.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Amplifiers (AREA)
Abstract
A remote radio head unit (RRU) system is disclosed. The present invention is based on the method of adaptive digital predistortion to linearize a power amplifier inside the RRU. The power amplifier characteristics such as variation of linearity and asymmetric distortion of the amplifier output signal are monitored by a wideband feedback path and controlled by the adaptation algorithm in a digital module. Therefore, embodiments of the present invention can compensate for the nonlinearities as well as memory effects of the power amplifier systems and also improve performance, in terms of power added efficiency, adjacent channel leakage ratio and peak-to-average power ratio. The present disclosure enables a power amplifier system to be field reconfigurable and support multi-modulation schemes (modulation agnostic), multi-carriers, multi-frequency bands and multi-channels. Consequentially, the remote radio head system is particularly suitable for wireless transmission systems, such as base-stations, repeaters, and indoor signal coverage systems.
Description
- This application is a continuation of U.S. patent application Ser. No. 14/703,579, filed May 4, 2015; which is a continuation of U.S. patent application Ser. No. 14/335,647, filed Jul. 18, 2014, now U.S. Pat. No. 9,048,797; which is a continuation of U.S. patent application Ser. No. 14/020,425, filed Sep. 6, 2013, now U.S. Pat. No. 8,824,595; which is a continuation of U.S. patent application Ser. No. 12/928,943, filed Dec. 21, 2010, now U.S. Pat. No. 8,542,768; which claims the benefit of U.S. Provisional Patent Application No. 61/288,847, filed Dec. 21, 2009. Each of these applications is hereby incorporated by reference in its entirety for all purposes.
- The present invention generally relates to wireless communication systems using power amplifiers and remote radio head units (RRU or RRH). More specifically, the present invention relates to RRU which are part of a distributed base station in which all radio-related functions are contained in a small single unit that can be deployed in a location remote from the main unit. Multi-mode radios capable of operating according to GSM, HSPA, LTE, and WiMAX standards and advanced software configurability are key features in the deployment of more flexible and energy-efficient radio networks. The present invention can also serve multi-frequency bands within a single RRU to economize the cost of radio network deployment.
- Wireless and mobile network operators face the continuing challenge of building networks that effectively manage high data-traffic growth rates. Mobility and an increased level of multimedia content for end users require end-to-end network adaptations that support both new services and the increased demand for broadband and flat-rate Internet access. In addition, network operators must consider the most cost-effective evolution of the networks towards 4G. Wireless and mobile technology standards are evolving towards higher bandwidth requirements for both peak rates and cell throughput growth. The latest standards supporting this are HSPA+, WiMAX, TD-SCDMA and LTE. The network upgrades required to deploy networks based on these standards must balance the limited availability of new spectrum, leverage existing spectrum, and ensure operation of all desired standards. This all must take place at the same time during the transition phase, which usually spans many years. Distributed open base station architecture concepts have evolved in parallel with the evolution of the standards to provide a flexible, cheaper, and more scalable modular environment for managing the radio access evolution,
FIG. 6 . For example, the Open Base Station Architecture Initiative (OBSAI), the Common Public Radio Interface (CPRI), and the IR Interface standards introduced standardized interfaces separating the Base Station server and the remote radio head part of a base station by an optical fiber. - The RRU concept constitutes a fundamental part of a state-of-the-art base station architecture. However, RRUs to-date are power inefficient, costly and inflexible. Their poor DC to RF power conversion insures that they will have a large mechanical housing. The RRU demands from the service providers are also for greater flexibility in the RRU platform. As standards evolve, there is a need for a software upgradable RRU. Today RRUs lack the flexibility and performance that is required by service providers. The RRU performance limitations are driven in part by the poor power efficiency of the RF amplifiers. Thus there has been a need for an efficient, flexible RRU architecture that is field reconfigurable.
- Accordingly, the present invention has been made in view of the above problems in the prior art, and it is an object of the present invention to provide a high performance and cost effective method of multi-frequency bands RRU systems enabled by high linearity and high efficiency power amplifiers for wideband communication system applications. The present disclosure enables a RRU to be field reconfigurable, and supports multi-modulation schemes (modulation agnostic), multi-carriers, multi-frequency bands, and multi-channels.
- To achieve the above objects, according to the present invention, the technique is generally based on the method of adaptive digital predistortion to linearize RF power amplifiers. Various embodiments of the invention are disclosed, including single band, dual band, and multi-band RRU's. Another embodiment is a multi-band multi-channel RRU. In an embodiment, the combination of crest factor reduction, PD, power efficiency boosting techniques as well as coefficient adaptive algorithms are utilized within a PA system. In another embodiment, analog quadrature modulator compensation structure is also utilized to enhance performance.
- Some embodiments of the present invention are able to monitor the fluctuation of the power amplifier characteristics and to self-adjust by means of a self-adaptation algorithm. One such self-adaptation algorithm presently disclosed is called a digital predistortion algorithm, which is implemented in the digital domain.
- Applications of the present invention are suitable for use with all wireless base-stations, remote radio heads, distributed base stations, distributed antenna systems, access points, mobile equipment and wireless terminals, portable wireless devices, and other wireless communication systems such as microwave and satellite communications. The present invention is also field upgradable through a link such as an Ethernet connection to a remote computing center.
- Further objects and advantages of the present invention can be more fully understood from the following detailed description taken in conjunction with the accompanying drawings in which:
-
FIG. 1 is a block diagram showing the basic form of a Remote Radio head unit system. -
FIG. 2 is a block diagram showing a multi-channel Remote Radio Head Unit according to one embodiment of the present invention. -
FIG. 3 is a block diagram showing polynomial based predistortion in a Remote Radio head system of the present invention. -
FIG. 4 is a block diagram of the digital predistortion algorithm applied for self-adaptation in a remote radio head unit system of the present invention. -
FIG. 5 illustrates an analog modulator compensation block. -
FIG. 6 depicts schematically a variety of potential installation schemes for an RRU-based system architecture. -
FIG. 7 depicts a three-sector arrangement of an RRU system architecture comprising optical links to a base station server. -
FIG. 8 shows in block diagram form various DSP-based functions including crest factor reduction and digital predistortion. -
FIG. 9 is a Digital Hybrid Module with either an RF input signal or a baseband modulated signal or an optical interface according to another embodiment of the present invention. -
FIG. 10 is a Dual Channel Remote Radio head block diagram showing a digital hybrid module with an optical interface according to another embodiment of the present invention. -
FIG. 11 is an alternative Dual Channel Remote Radio Head block diagram showing a digital hybrid module with an optical interface according to another embodiment of the present invention. -
FIG. 12 is an 8 channel Dual Band Remote Radio Head block diagram showing a digital hybrid module with an optical interface, and further comprises a calibration algorithm for insuring that each power amplifier output is time-aligned, phase-aligned and amplitude-aligned with respect to each other. - Acronyms used herein have the following meanings:
- GSM Global System for Mobile communications
- LINC Linear Amplification using Nonlinear Components
- The present invention is a novel RRU system that utilizes an adaptive digital predistortion algorithm. The present invention is a hybrid system of digital and analog modules. The interplay of the digital and analog modules of the hybrid system both linearize the spectral regrowth and enhance the power efficiency of the PA while maintaining or increasing the wide bandwidth. The present invention, therefore, achieves higher efficiency and higher linearity for wideband complex modulation carriers.
-
FIG. 1 is a high level block diagram showing the basic system architecture of what is sometimes referred to as a Remote Radio Head Unit, or RRU, which can be thought of, at least for some embodiments, as comprising digital and analog modules and a feedback path. The digital module is thedigital predistortion controller 101 which comprises the PD algorithm, other auxiliary DSP algorithms, and related digital circuitries. The analog module is themain power amplifier 102, other auxiliary analog circuitries such as DPA, and related peripheral analog circuitries of the overall system. The present invention operates as a “blackbox”, plug and play type system because it accepts RF modulatedsignal 100 as its input, and provides a substantially identical but amplified RF signal 103 as its output, therefore, it is RF-in/RF-out. Baseband input signals can be applied directly to the Digital Predistorter Controller according to one embodiment of the present invention. An Optical input signal can be applied directly to the Digital Predistorter Controller according to one embodiment of the present invention. The feedback path essentially provides a representation of the output signal to thepredistortion controller 101. The =present invention is sometimes referred to as a Remote Radio head Unit (RRU) hereinafter. -
FIG. 2 illustrates in schematic block diagram form an embodiment of an eight channel (or n channel) RRU in which aninput signal 200 is provided. Depending on the implementation, the input signal can take the form of an RF modulated signal, a baseband signal, or an optical signal. Theinput signal 200 is fed to a plurality of channels, where each channel includes a digital predistortion (DPD) controller, indicated at 201, 211 and 271, respectively. The DPD can be implemented in an FPGA in at least some embodiments. For each channel, the DPD outputs are fed to associated PA's 202, 212 and 272, respectively, and the PA outputs 203, 213 and 273 are fed back to that channel's DPD's. -
FIG. 3 illustrates a polynomial-based digital predistorter function in the RRU system of the present invention. The PD in the present invention generally utilizes an adaptive LUT-based digital predistortion system. More specifically, the PD illustrated inFIG. 3 , and in embodiments disclosed fromFIGS. 9-12 discussed hereinafter, are processed in the digital processor by an adaptive algorithm, presented in U.S. patent application Ser. No. 11/961,969, entitled A Method for Baseband Predistortion Linearization in Multi-Channel Wideband Communication Systems. The PD for the RRU system inFIG. 3 . has multiple finite impulse response (FIR) filters, that is,FIR1 301, FIR2 303,FIR3 305, andFIR4 307. The PD also contains the third orderproduct generation block 302, the fifth orderproduct generation block 304, and the seventh orderproduct generation block 306. The output signals from FIR filters are combined in thesummation block 308. Coefficients for multiple FIR filters are updated by the digital predistorter algorithm based on the error between the reference input signal and the amplified power output signal. -
FIG. 4 shows in block diagram form additional details of an embodiment including a DPD in accordance with the present invention and is discussed in greater detail hereinafter. In general, theinput 400 is provided to theDPD 401. The output of the DPD is fed to aDAC 402 and thence to thePA 403. A feedback signal from the output of the PA is received byADC 406, and the digital form is supplied toalignment logic 405, after which the aligned signal is provided toDPD estimator logic 404, which also receives an input from the output of theDPD 401. The output of the DPD estimator is then fed back to theDPD 401. -
FIG. 5 illustrates an analog modulator compensation block. The input signal is separated into an in-phase component X1 and a quadrature component XQ. The analog quadrature modulator compensation structure comprises four real filters {g11, g12, g21, g22} and two DC offset compensation parameters c1, c2. The DC offsets in the AQM will be compensated by the parameters c1, c2. The frequency dependence of the AQM will be compensated by the filters {g11, g12, g21, g22}. The order of the real filters is dependent on the level of compensation required. The output signals Y1 and YQ will be presented to an AQM's in-phase and quadrature ports, discussed hereinafter in connection withFIG. 9 . -
FIG. 6 illustrates a plurality of possible implementations of an RRU-based system architecture, in with abase station server 600 is connected to, for example, a tower-mountedRRU 605, a rooftop-mountedRRU 610, and/or awallmounted RRU 615. -
FIG. 7 illustrates an embodiment of a three-sector implementation of an RRU-based system architecture, in which abase station server 700 is optically linked to a plurality of RRU's 710 to provide adequate coverage for a site. -
FIG. 8 illustrates in simplified form an embodiment of the DSP functionality of some implementations of the present invention. An input signal is fed to aninterface 800, which can take several forms including OBSAI, CPRI or IR. The incoming signal is fed to a digital up-converter (DUC) 805 and then to CFR/DPD logic 810, such as an FPGA. The output of the CFR/DPD logic 810 is then supplied to aDAC 815. The DAC provides an output signal to theanalog RF portion 820 of the system, which in turn provides a feedback signal to aADC 825, and back through the DSP block in the form of inputs to the CFR/DPD and aDOC 830. The DOC outputs a signal to theinterface 800, which in turn can provide an output. -
FIG. 9 is a block diagram showing a more sophisticated embodiment of a RRU system, where like elements are indicated with like numerals. The embodiment ofFIG. 9 applies crest factor reduction (CFR) prior to the PD with an adaptation algorithm in one digital processor, so as to reduce the PAPR, EVM and ACPR and compensate the memory effects and variation of the linearity due to the temperature changing of the PA. The digital processor can take nearly any form; for convenience, an FPGA implementation is shown as an example, but a general purpose processor is also acceptable in many embodiments. The CFR implemented in the digital module of the embodiments is based on the scaled iterative pulse cancellation presented in U.S. patent application Ser. 61/041,164, filed Mar. 31, 2008, entitled An Efficient Peak Cancellation Method For Reducing The Peak-To Average Power Ratio In Wideband Communication Systems, incorporated herein by reference. The CFR is included to enhance performance and hence optional. The CFR can be removed from the embodiments without-affecting the overall functionality. -
FIG. 9 is a block diagram showing a RRU system according to one embodiment of the present invention. RRU systems typically comprise three primary blocks: power amplifiers, baseband processing and an optical interface. The optical interface contains an optical to electrical interface for the transmit/receive mode. Theoptical interface 901, shown inFIG. 9 , is coupled to a FPGA. TheFPGA 902 performs the functions of SERDES/Framer/DeFramer/Control and Management. ThisFPGA 902 interfaces with anotherFPGA 903 that performs the following Digital Signal Processing tasks: Crest Factor Reduction/Digital Upconversion/Digital Downconversion and Digital Predistortion. Another embodiment will be to integrate 902 with 903 in a single FPGA. The Serializer/De-serializer (SERDES) module converts the high speed serial bit stream from the optical to electrical receiver to a parallel bit stream. The De-Framer decodes the parallel bit stream and extracts the In-phase and Quadrature (I/Q) modulation and delivers this to the digitalsignal processing module 903. The Control and Management module extracts the control signals from the parallel bit stream and performs tasks based on the requested information. The received I/Q data from the optical interface is frequency translated to an Intermediate Frequency in the Digital Upconverter Module (DUC). This composite signal then undergoes Crest Factor Reduction (CFR) in order to reduce the peak to average power ratio. The resultant signal is then applied to a Digital Predistorter in order to compensate for the distortion in the Power Amplifier module 905. The RRU operates in a receive mode as well as a transmit mode. The RRU receives the signal from the output duplexer and passes this signal to the Rx path or paths, depending on the number of channels. The received signal is frequency translated to an Intermediate Frequency (IF) in the receiver (Rx1 and Rx2 inFIG. 10 ). The IF signal is further downconverted using a Digital Downconverter (DDC) module and demodulated into the In-phase and quadrature components. The recovered I/Q signal is then sent to the Framer module/SERDES and prepared for transmission over the optical interface. - The system of
FIG. 9 has a multi-mode of RF or multi-carrier digital signal, which can be optical, at the input, and an RF signal at the output 910. The multi-mode of the signal input allows maximum flexibility: RF-in (the “RF in Mode”) or baseband digital-in (the “Baseband-in Mode”) or optical input (the “Optical-in Mode”). The system shown inFIG. 9 comprises three key portions: a reconfigurable digital (hereinafter referred as “FPGA-based Digital”)module 915, a power amplifier module 960, areceiver 965 and afeedback path 925. - The FPGA based Digital part comprises either one of two
digital processors 902, 903 (e.g. FPGA), digital-to-analog converters 935 (DACs), analog-to-digital converters 940 (ADCs), and a phase-locked loop (PLL) 945. Since the system shown inFIG. 9 has a multi-input mode, the digital processor has three paths of signal processing. For the baseband signal input path, the digital processor has implemented a digital up-converter (DUC), CFR, and a PD. For the optical input path, SERDES, Framer/Deframer, digital up-converter (DUC), CFR, and PD are implemented. For the RF input path, analog downconverter, DUC, CFR and PD are implemented. - The Baseband-in Mode of
FIG. 9 contains the I-Q signals. Digital data streams from multi-channels as I-Q signals are coming to the FPGA-based Digital module and are digitally up-converted to digital IF signals by the DUC. These IF signals are then passed through the CFR block so as to reduce the signal's PAPR. This PAPR suppressed signal is digitally predistorted in order to pre-compensate for nonlinear distortions of the power amplifier. - In either input mode, the memory effects due to self-heating, bias networks, and frequency dependencies of the active device are compensated by the adaptation algorithm in the PD, as well. The coefficients of the PD are adapted by a wideband feedback which requires a very high speed ADC. The predistorted signal is passed through a DQM in order to generate the real signal and then converted to an IF analog signal by the DACs. As disclosed above, the DQM is not required to be implemented in the FPGA, or at all, in all embodiments. If the DQM is not used in the FPGA, then the AQM Implementation can be implemented with two DACs to generate real and
imaginary signals 935, respectively. Thegate bias voltage 950 of the power amplifier is determined by the adaptation algorithm and then adjusted through theDACs 935 in order to stabilize the linearity fluctuations due to the temperature changes in the power amplifier. The PLL 945 sweeps the local oscillation signal for the feedback part in order to translate the RF output signal to baseband, for processing in the Digital Module. - The power amplifier part comprises an AQM for receiving real and complex signals (such as depicted in the embodiments shown in
FIG. 9 ) from the FPGA-based Digital module, a high power amplifier with multi-stage drive amplifiers, and a temperature sensor. In order to improve the efficiency performance of the DHMPA system, efficiency boosting techniques such as Doherty, Envelope Elimination and Restoration (EER), Envelope Tracking (ET), Envelope Following (EF), and Linear amplification using Nonlinear Components (LINC) can be used, depending upon the embodiment. These power efficiency techniques can be mixed and matched and are optional features to the fundamental RRU system. One such Doherty power amplifier technique is presented in commonly assigned U.S. Provisional Patent Application Ser. 60/925,577, filed Apr. 23, 2007, entitled N-Way Doherty Distributed Power Amplifier, incorporated herein by reference. To stabilize the linearity performance of the amplifier, the temperature of the amplifier is monitored by the temperature sensor and then the gate bias of the amplifier is controlled by the FPGA-based Digital part. - The feedback portion comprises a directional coupler, a mixer, a low pass filter (LPF), gain amplifiers and, and a band pass filter (BPF). Depending upon the embodiment, these analog components can be mixed and matched with other analog components. Part of the RF output signal of the amplifier is sampled by the directional coupler and then down converted to an IF analog signal by the local oscillation signal in the mixer. The IF analog signal is passing through the LPF, the gain amplifier, and the BPF which can capture the out-of-band distortions. The output of the BPF is provided to the ADC of the FPGA-based Digital module in order to determine the dynamic parameters of the PD depending on output power levels and asymmetrical distortions due to the memory effects. In addition, temperature is also detected by the DET 970 to calculate the variation of linearity and then adjust gate bias voltage of the PA. More details of the PD algorithm and self-adaptation feedback algorithm can be appreciated from
FIG. 3 , which shows a polynomial based predistortion algorithm and fromFIG. 4 , which shows the primary adaptive predistorter blocks which can be used in some embodiments of the invention. - In the case of a strict EVM requirement for broadband wireless access such as WiMAX or other OFDM based schemes (EVM<2.5%), the CFR in the FPGA-based Digital part is only able to achieve a small reduction of the PAPR in order to meet the strict EVM specification. In general circumstances, this means the CFR's power efficiency enhancement capability is limited. In some embodiments of the present invention, a novel technique is included to compensate the in-band distortions from CFR by use of a “Clipping Error Restoration Path” 907, hence maximizing the RRU system power efficiency in those strict EVM environments. As noted above, the Clipping Error Restoration Path has an additional DAC in the FPGA-based Digital portion and an extra UPC in the power amplifier part. The Clipping Error Restoration Path can allow compensation of in-band distortions resulting from the CFR at the output of the power amplifier. Further, any delay mismatch between the main path and the Clipping Error Restoration Path can be aligned using digital delay in the FPGA.
- While
FIG. 9 illustrates a RRU system implemented with AQM, according to another embodiment of the present invention, the system ofFIG. 9 can also comprise a digital processor which has implemented therein CFR, PD, and an analog quadrature modulator corrector (AQMC). - Still further, the system of
FIG. 9 can alternatively be configured to be implemented with AQM and an AQM-based Clipping Error Restoration Path. In such an arrangement, the Clipping Error Restoration Path can be configured to have two DACs in the FPGA-based Digital part and an AQM in lieu of the UPC in the power amplifier part. -
FIG. 10 is a block diagram showing a dual channel RRU implemented with two 1000 and 1005, respectively, for two distinct bands provided frompower amplifiers AQM1 1010 andAQM2 1015. Aduplexer 1020 is used to combine the two power amplifier outputs and provide the combined output to the antenna [not shown]. 1025 and 1030 are used to isolate the transmit signals from the received signals as occurs in a Time Division Synchronous Code Division Multiple Access (TD-SCDMA) modulation. Feedback signals 1035 and 1040, derived from the output of PA's 1000 and 1005, are each provided to anSwitches additional switch 1045, which is toggled at appropriate times to permit feedback calibration of each PA with only asingle FPGA 1050. In the embodiment shown, theFPGA 1050 comprises two blocks: SERDES Framer/Deframer and CMA, indicated at 1055, and ablock 1060 comprising DDC1/CFR1/PDC1/DUC1 as well as DDC2/CFR2/PDC2/DUC2, withblock 1060 controlling the switching timing of the associated switches. The feedback signals 1035 and 1040 are fed back to theblock 1060 first through adder 1065, where they are combined with phase-locked-loop signal 1070, and then throughband pass filter 1075,low pass filter 1080 andADC 1085. In addition, temperature sensor signals from PA's 1000 and 1005 are fed back to theblock 1060 through toggle switch 1090 and detector 1095 so that the predistortion coefficients can include temperature compensation. The toggling of theswitches 1045 and 1090 is synchronized to ensure that the output and temperature signals of each PA are provided to block 1060 at the appropriate times. Another embodiment of the RRU extends its application to multi-frequency bands. In another embodiment, a multi-frequency band (i.e., two or more bands) implementation comprises adding additional channelized power amplifiers in parallel. The output of the additional power amplifiers is combined in an N by 1 duplexer and fed to a single antenna, although multiple antennae can also be utilized in some embodiments. Another embodiment of the multi-frequency band RRU combines two or more frequency bands in one or more of the power amplifiers. -
FIG. 11 is a block diagram showing another embodiment of the dual channel RRU. In this embodiment the Rx switches 1105 and 1110 are placed on the third port of 1115 and 1120, thereby reducing the insertion loss between the PA output and thecirculators duplexer 1020. The remainder ofFIG. 11 is substantially identical toFIG. 10 and is not described further. -
FIG. 12 is a block diagram showing an embodiment of an 8 channel dual-band RRU. In this embodiment, the feedback path for eachPA 1000A-H and 1005A-H comprises a receiver chain plus a wideband capture chain, indicated at 1200A-H and 1205A-H, respectively, receiving feedback signals from the array of associated PA's through associatedcirculators 1210A-H and 1215A-H. The receiver chain is utilized when the RRU is switched to a receive mode and corresponds to the receive (Rx) paths shown inFIG. 11 . The wideband capture chain is utilized for capturing the wideband distortion of the power amplifier, and corresponds to the Feedback Calibration path shown inFIG. 11 . In an embodiment a channel calibration algorithm is implemented to insure that each power amplifier output is time, phase and amplitude aligned to each other. - Digital Predistorter Algorithm
- Digital Predistortion (DPD) is a technique to linearize a power amplifier (PA).
FIG. 1 shows the block diagram of linear digitally predistorted PA. In the DPD block, a memory polynomial model is used as the predistortion function (FIG. 3 ). -
- where aii are the DPD coefficients.
- In the DPD estimator block, a least square algorithm is utilized to find the DPD coefficients aij, and then transfer them to DPD block. The primary DPD blocks are shown in
FIG. 4 . - Delay Estimation Algorithm:
- The DPD estimator compares x(n) and its corresponding feedback signal y(n−Δd) to find the DPD coefficients, where Δd is the delay of the feedback path. As the feedback path delay is different for each PA, this delay should be identified before the signal arrives at the coefficient estimation. In this design, the amplitude difference correlation function of the transmission, x(n), and feedback data, y(n), is applied to find the feedback path delay. The correlation is given by
-
- The delay n that maximizes the correlation C(m) is the feedback path delay.
- Since the feedback path goes through analog circuitry, the delay between the transmission and feedback path could be a fractional sample delay. To synchronize the signals more accurately, fractional delay estimation is necessary. To simplify the design, only a half-sample delay is considered in this design, although smaller fractional delays can also be utilized.
- To get the half-sample delay data, an upsampling approach is the common choice, but in this design, in order to avoid a very high sampling frequency in the FPGA, an interpolation method is used to get the half-sample delay data. The data with integer delay and fractional delay are transferred in parallel. The interpolation function for fractional delay is
-
- in which ci is the weight coefficient.
- Whether the fractional delay path or the integer delay path will be chosen is decided by the result of the amplitude difference correlator. If the correlation result is odd, the integer path will be chosen, otherwise the fractional delay path will be chosen.
- Phase offset Estimation and Correction Algorithm:
- Phase offset between the transmission signal and the feedback signal exists in the circuit. For a better and faster convergence of the DPD coefficient estimation, this phase offset should be removed.
- The transmission signal x(n) and feedback signal y(n) can be expressed as
-
x(n)=|x(n)|e jθx and y(n)=|y(n)|e jθy , - The phase offset ej(θ
x −θy ) can be calculated through -
- So, the phase offset between the transmission and feedback paths is
-
- The feedback signal with the phase offset removed can be calculated by
-
y (n)=y(n)e jhe - Magnitude Correction:
- As the gain of the PA may change slightly, the feedback gain should be corrected to avoid the error from the gain mismatch. The feedback signal is corrected according to the function
-
- The choice of N will depend on the accuracy desired.
- QR_RLS Adaptive Algorithm:
- The least square solution for DPD coefficient estimation is formulated as
-
- Define hk=x(n(n−i)|x(n−i)|j, wk=aij, where k=(i−1)N+j. The least square formulation can be expressed as:
-
- In this design, QR-RLS algorithm (Haykin, 1996) is implemented to solve this problem. The formulas of QR_RLS algorithm are
-
- where ϕi is a diagonal matrix, and qi is a vector.
- The QR_RLS algorithm gets the ith moment ϕi and qi from its (i−1)th moment through a unitary transformation:
-
- θi is a unitary matrix for unitary transformation.
- To apply QR_RLS algorithm more efficiently in FPGA, a squared-root-free Givens rotation is applied for the unitary transformation process (E. N. Frantzeskakis, 1994)
-
- For RLS algorithm, the ith moment is achieved as below:
-
- wi can be obtained by solving
-
- In the iterative process, a block of data (in this design, there are 4096 data in one block) is stored in memory, and the algorithm uses all the data in memory s to estimate the DPD coefficient. In order to make the DPD performance more stable, the DPD coefficients are only updated after one block of data are processed. The matrix A will be used for the next iteration process, which will make the convergence faster.
- To make sure the performance of the DPD is stable, a weighting factor f is used when updating the DPD coefficient as
-
w i =f×w i−1+(1−f)w 1 - The DPD coefficient estimator calculates coefficients wi by using QR_RLS algorithm. These wi are copied to the DPD block to linearize the PA.
- Channel Calibration Algorithm
- The 8 channel RRU in
FIG. 12 has 16 distinct power amplifiers, indicated at PA's 1000A-H and 1005A-H. Half the power amplifiers are designed for one band and the other for a second band. The bands are hereafter referred to as band A and band B, and occupy two distinct frequencies. The 8 channel RRU uses eight antennas 1220A-H and both bands will coexist on each antenna. In order to maximize performance, each power amplifier's output signal needs to be time, phase and amplitude aligned with respect to each other. The antenna calibration algorithms comprise three distinct approaches: 1) A Pilot Tone is injected into each PA; 2) a Reference Modulated signal is transmit through each PA; or 3) the Real Time I/Q data is used as the reference signal. The Pilot Tone approach injects a single carrier IF tone that is tracked in either the feedback calibration path or the individual PA's receiver. Each transmitter path for band A is time, phase and amplitude aligned with respect to each other, similarly for band B. The Reference Modulated approach utilizes a stored complex modulated signal which is transmitted through each of the band A PA's, similarly for the band B PA's. The transmitters are then time, phase and amplitude aligned with respect to each other. Either the feedback calibration path or the individual receivers can be used for obtaining the PA output signals. The Real Time approach operates on the real-time transmitted signals. This approach utilizes the DPD time alignment, phase and magnitude offset information to synchronize each PA output with respect to each other. - In summary, the RRU system of the present invention enhances the performance in terms of both the efficiency and the linearity more effectively since the RRU system is able to implement CFR, DPD and adaptation algorithm in one digital processor, which subsequently saves hardware resources and processing time. The high power efficiency of RF power amplifiers inside the RRU means that less thermal dissipation mechanism such as heat sinks is needed; therefore, significantly reducing the size and volume of the mechanical housing. This smaller RRU can then enable service providers to deploy the RRU in areas where heavy or large RRU's could not be deployed, such as pole tops, top of street lights, etc. due to lack of real estate, or weight limitation, wind factor, and other safety issues. The RRU system of the present invention is also reconfigurable and field-programmable since the algorithms and power efficiency enhancing features which are embedded in firmware can be adjusted similarly to a software upgrade in the digital processor at any time.
- Moreover, the RRU system is agnostic to modulation schemes such as QPSK, QAM, OFDM, etc. in CDMA, TD-SCDMA, GSM, WCDMA, CDMA2000, and wireless LAN systems. This means that the RRU system is capable of supporting multi-modulation schemes, multi-carriers and multichannels. The multi-frequency bands benefits mean that mobile operators can deploy fewer RRUs to cover more frequency bands for more mobile subscribers; hence significantly reducing CAPEX and OPEX. Other benefits of the RRU system include correction of PA non-linearities in repeater or indoor coverage systems that do not have the necessary baseband signals information readily available.
- Although the present invention has been described with reference to the preferred embodiments, it will be understood that the invention is not limited to the details described thereof. Various substitutions and modifications have been suggested in the foregoing description, and others will occur to those of ordinary skill in the art. Therefore, all such substitutions and modifications are intended to be embraced within the scope of the invention as defined in the appended claims.
Claims (21)
1. (canceled)
2. A remote radio head unit comprising:
an input interface configured to receive an input signal;
a digital module comprising digital predistortion logic configured to predistort the input signal;
a power amplifier configured to output an amplified output signal that is a representation of the predistorted input signal; and
a feedback path comprising:
a directional coupler for sampling the amplified output signal;
a mixer for frequency translating the sampled output signal to an intermediate-frequency (IF) signal comprising nonlinear distortions of the amplified output signal including in-band distortions and out-of-band distortions; and
a band pass filter for capturing the out-of-band distortions,
wherein the digital module determines dynamic parameters of the predistorted input signal in response to the out-of-band distortions.
3. The remote radio head unit of claim 2 , further comprising a temperature sensor configured to provide a temperature signal representing a temperature of the power amplifier.
4. The remote radio head unit of claim 2 , further comprising a clipping error restoration path coupled to the amplified output signal for compensating the in-band distortions of the amplified output signal.
5. The remote radio head unit of claim 2 , wherein the digital module further comprises a crest factor reduction block configured to reduce a crest factor of the input signal prior to providing the crest factor reduced signal to the digital predistortion logic.
6. The remote radio head unit of claim 5 , wherein the input interface comprises:
a radio frequency input path comprising an analog downconverter;
a baseband input path comprising I-Q input; and
an optical input path comprising an optical-to-electrical interface, a serializer/deserializer (SERDES) device and a Framer/Deframer device.
7. The remote radio head unit of claim 2 , wherein the power amplifier comprises an analog quadrature modulator for modulating the predistorted input signal.
8. The remote radio head unit of claim 2 , further comprising a bias control path configured to stabilize linearity fluctuations of the power amplifier caused by temperature changes in the power amplifier.
9. The remote radio head unit of claim 2 , wherein the digital module comprises a field programmable gate array (FPGA).
10. A dual-channel remote radio head unit comprising:
a first transmit path including a first power amplifier configured to receive a first input signal at a first frequency band and output a first amplified output signal;
a second transmit path including a second power amplifier configured to receive a second input signal at a second frequency band separated from the first frequency band and output a second amplified output signal;
a duplexer configured to combine the first and second amplified output signals and provide the combined first and second amplified output signals to an antenna;
a first feedback path including a first feedback signal associated with first distortions of the first amplified output signal;
a second feedback path including a second feedback signal associated with second distortions of the second amplified output signal;
digital logic configured to predistort the first input signal in response to the first feedback signal and predistort the second input signal in response to the second feedback signal.
11. The dual-channel remote radio head unit of claim 10 , further comprising:
a first switch configured to isolate the first transmit path from a first receive path; and
a second switch configured to isolate the second transmit path from a second receive path, wherein the digital logic synchronizes the first switch and the second switch to support a time division synchronous code division multiple access (TD-SCDMA) modulation.
12. The dual-channel remote radio head unit of claim 11 , further comprising:
a first circulator having a first port coupled to the first power amplifier, a second port coupled to the duplexer, and a third port coupled to the first switch; and
a second circulator having a fourth port coupled to the second power amplifier, a fifth port coupled to the duplexer, and a sixth port coupled to the second switch.
13. The dual-channel remote radio head unit of claim 12 , further comprising:
a first temperature sensor coupled to the first power amplifier and configured to provide a first temperature signal associated with the first power amplifier;
a second temperature sensor coupled to the second power amplifier and configured to provide a second temperature signal associated with the second power amplifier;
a temperature switch coupled to the first temperature sensor and the second temperature sensor,
wherein the digital logic synchronizes the temperature switch with the first switch and the second switch such that the first temperature signal and the first feedback signal are provided to the digital logic for calibrating the first power amplifier and the second temperature signal and the second feedback signal are provided to the digital logic for calibrating the second power amplifier.
14. The dual-channel remote radio head unit of claim 10 , further comprising an interface port comprising:
a digital input interface configured to provide first digital signals to the digital logic; and
an optical-to-electrical interface configured to convert optical signals to second digital signals and provide the second digital signals to the digital logic.
15. The dual-channel remote radio head unit of claim 10 , further comprising:
a first digital-to-analog converter configured to convert the first input signal to a first analog signal;
a second digital-to-analog converter configured to convert the second input signal to a second analog signal;
a first analog quadrature modulator configured to modulate the first analog signal and provide a first modulated analog signal to the first power amplifier; and
a second analog quadrature modulator configured to modulate the second analog signal and provide a second modulated analog signal to the second power amplifier.
16. The dual-channel remote radio head unit of claim 10 , further comprising:
a first bias control path configured to stabilize linearity fluctuations of the first power amplifier caused by temperature changes in the first power amplifier; and
a second bias control path configured to stabilize linearity fluctuations of the second power amplifier caused by temperature changes in the second power amplifier.
17. A method comprising:
receiving an input signal;
predistorting the input signal by digital predistortion logic;
amplifying the predistorted input signal by a power amplifier to obtain an amplified output signal;
obtaining a feedback signal including in-band distortions and out-of-band distortions of the amplified output signal;
determining dynamic parameters of the digital predistortion logic in response to the out-of-band distortions.
18. The method of claim 17 , further comprising:
reducing a crest factor of the input signal by a crest factor reduction block prior to predistorting the input signal.
19. The method of claim 18 , further comprising:
compensating the in-band distortions caused by the crest factor reduction block by coupling a clipping error restoration signal to the amplified output signal.
20. The method of claim 17 , further comprising:
stabilizing linearity fluctuations of the power amplifier caused by temperature changes in the power amplifier by biasing the power amplifier.
21. The method of claim 17 , further comprising, prior to amplifying the predistorted input signal:
digital-to-analog converting the predistorted input signal to obtain an analog predistorted signal; and
modulating the analog predistorted signal by an analog quadrature modulator.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/910,648 US20180323813A1 (en) | 2009-12-21 | 2018-03-02 | High efficiency, remotely reconfigurable remote radio head unit system and method for wireless communications |
Applications Claiming Priority (6)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US28884709P | 2009-12-21 | 2009-12-21 | |
| US12/928,943 US8542768B2 (en) | 2009-12-21 | 2010-12-21 | High efficiency, remotely reconfigurable remote radio head unit system and method for wireless communications |
| US14/020,425 US8824595B2 (en) | 2009-12-21 | 2013-09-06 | High efficiency, remotely reconfigurable remote radio head unit system and method for wireless communications |
| US14/335,647 US9048797B2 (en) | 2009-12-21 | 2014-07-18 | High efficiency, remotely reconfigurable remote radio head unit system and method for wireless communications |
| US14/703,579 US9948332B2 (en) | 2009-12-21 | 2015-05-04 | High efficiency, remotely reconfigurable remote radio head unit system and method for wireless communications |
| US15/910,648 US20180323813A1 (en) | 2009-12-21 | 2018-03-02 | High efficiency, remotely reconfigurable remote radio head unit system and method for wireless communications |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/703,579 Continuation US9948332B2 (en) | 2009-12-21 | 2015-05-04 | High efficiency, remotely reconfigurable remote radio head unit system and method for wireless communications |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20180323813A1 true US20180323813A1 (en) | 2018-11-08 |
Family
ID=46234409
Family Applications (5)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/928,943 Active 2031-12-08 US8542768B2 (en) | 2009-12-21 | 2010-12-21 | High efficiency, remotely reconfigurable remote radio head unit system and method for wireless communications |
| US14/020,425 Active US8824595B2 (en) | 2009-12-21 | 2013-09-06 | High efficiency, remotely reconfigurable remote radio head unit system and method for wireless communications |
| US14/335,647 Active US9048797B2 (en) | 2009-12-21 | 2014-07-18 | High efficiency, remotely reconfigurable remote radio head unit system and method for wireless communications |
| US14/703,579 Active US9948332B2 (en) | 2009-12-21 | 2015-05-04 | High efficiency, remotely reconfigurable remote radio head unit system and method for wireless communications |
| US15/910,648 Abandoned US20180323813A1 (en) | 2009-12-21 | 2018-03-02 | High efficiency, remotely reconfigurable remote radio head unit system and method for wireless communications |
Family Applications Before (4)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/928,943 Active 2031-12-08 US8542768B2 (en) | 2009-12-21 | 2010-12-21 | High efficiency, remotely reconfigurable remote radio head unit system and method for wireless communications |
| US14/020,425 Active US8824595B2 (en) | 2009-12-21 | 2013-09-06 | High efficiency, remotely reconfigurable remote radio head unit system and method for wireless communications |
| US14/335,647 Active US9048797B2 (en) | 2009-12-21 | 2014-07-18 | High efficiency, remotely reconfigurable remote radio head unit system and method for wireless communications |
| US14/703,579 Active US9948332B2 (en) | 2009-12-21 | 2015-05-04 | High efficiency, remotely reconfigurable remote radio head unit system and method for wireless communications |
Country Status (1)
| Country | Link |
|---|---|
| US (5) | US8542768B2 (en) |
Cited By (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20220345165A1 (en) * | 2019-09-13 | 2022-10-27 | The Regents Of The University Of California | Spectrum-compressing receiver and reception method for non-contiguous carrier aggregation |
| US20220394817A1 (en) * | 2017-08-31 | 2022-12-08 | Telefonaktiebolaget Lm Ericsson (Publ) | Methods, intermediate radio units and radio heads of base station systems for transmission of antenna carriers |
| US20220416826A1 (en) * | 2020-02-25 | 2022-12-29 | Kmw Inc. | Multi-band transmitter |
| EP4535657A4 (en) * | 2022-08-01 | 2025-07-30 | Huawei Tech Co Ltd | POWER AMPLIFICATION DEVICE, REMOTE RADIO UNIT, BASE STATION AND COMMUNICATION SYSTEM |
| WO2025170514A1 (en) * | 2024-02-05 | 2025-08-14 | Beammwave Ab | A control unit for determining impairment compensation parameters for a transmitter, a digital interface chip, a method, a computer program product, and a non-transitory computer-readable storage medium |
Families Citing this family (100)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8811917B2 (en) | 2002-05-01 | 2014-08-19 | Dali Systems Co. Ltd. | Digital hybrid mode power amplifier system |
| US8380143B2 (en) | 2002-05-01 | 2013-02-19 | Dali Systems Co. Ltd | Power amplifier time-delay invariant predistortion methods and apparatus |
| CN102017553B (en) | 2006-12-26 | 2014-10-15 | 大力系统有限公司 | Method and system for baseband predistortion linearization in a multi-channel broadband communication system |
| JPWO2009075144A1 (en) * | 2007-12-10 | 2011-04-28 | 日本電気株式会社 | Wireless communication apparatus and DC offset adjustment method |
| US8542768B2 (en) | 2009-12-21 | 2013-09-24 | Dali Systems Co. Ltd. | High efficiency, remotely reconfigurable remote radio head unit system and method for wireless communications |
| KR101835254B1 (en) | 2010-08-17 | 2018-03-06 | 달리 시스템즈 씨오. 엘티디. | Neutral host architecture for a distributed antenna system |
| CN103597807B (en) | 2010-09-14 | 2015-09-30 | 大理系统有限公司 | Remotely reconfigurable distributed antenna system and method |
| US20120195392A1 (en) * | 2011-02-02 | 2012-08-02 | Provigent Ltd. | Predistortion in split-mount wireless communication systems |
| US8989083B2 (en) * | 2011-03-01 | 2015-03-24 | Broadcom Corporation | Conditional access system for satellite outdoor unit |
| US20120328050A1 (en) * | 2011-06-21 | 2012-12-27 | Telefonaktiebolaget L M Ericsson (Publ) | Centralized adaptor architecture for power amplifier linearizations in advanced wireless communication systems |
| CN103733664B (en) | 2011-07-11 | 2017-10-24 | 康普技术有限责任公司 | Method and apparatus for managing a distributed antenna system |
| AU2012302074B2 (en) | 2011-08-29 | 2017-02-16 | Commscope Technologies Llc | Configuring a distributed antenna system |
| US9060382B2 (en) * | 2011-10-13 | 2015-06-16 | Broadcom Corporation | Split architecture remote radio |
| EP2787651B1 (en) * | 2012-03-09 | 2017-05-10 | Huawei Technologies Co., Ltd. | Method, device, apparatus and system for cancelling multicarrier transmitting interference |
| JP5825175B2 (en) * | 2012-03-29 | 2015-12-02 | 富士通株式会社 | Wireless communication device |
| EP3425810A1 (en) * | 2012-05-03 | 2019-01-09 | Telefonaktiebolaget LM Ericsson (publ) | Radio communication transmitter apparatus and method |
| US20140029683A1 (en) | 2012-07-26 | 2014-01-30 | Telefonaktiebolaget L M Ericsson (Publ) | Multi-Band Observation Receiver |
| US9571042B2 (en) * | 2012-07-26 | 2017-02-14 | Telefonaktiebolaget L M Ericsson (Publ) | Digital upconversion for multi-band multi-order power amplifiers |
| DE202013012858U1 (en) | 2012-08-09 | 2021-05-07 | Axel Wireless Ltd. | Capacity-centered digital distributed antenna system |
| JP2014082749A (en) * | 2012-09-28 | 2014-05-08 | Fordan Kk | Composite transmitter having composite power amplifier |
| US9913147B2 (en) | 2012-10-05 | 2018-03-06 | Andrew Wireless Systems Gmbh | Capacity optimization sub-system for distributed antenna system |
| CA2892759A1 (en) | 2012-11-26 | 2014-05-30 | Adc Telecommunications, Inc. | Flexible, reconfigurable multipoint-to-multipoint digital radio frequency transport architecture |
| US20140146797A1 (en) | 2012-11-26 | 2014-05-29 | Adc Telecommunications, Inc. | Timeslot mapping and/or aggregation element for digital radio frequency transport architecture |
| CA2892093A1 (en) | 2012-11-26 | 2014-05-30 | Adc Telecommunications, Inc. | Forward-path digital summation in digital radio frequency transport |
| WO2014089122A1 (en) | 2012-12-03 | 2014-06-12 | Patrick Rada | In medium communication system using log detector amplifier |
| CN103001900B (en) * | 2012-12-11 | 2015-08-05 | 华为技术有限公司 | Method and device for eliminating interference between transmission channels of transmitter |
| CN103118389B (en) * | 2013-01-25 | 2015-11-18 | 大唐移动通信设备有限公司 | A kind of temperature checking method of radio frequency remoto module and device |
| CN103974395B (en) * | 2013-01-29 | 2018-04-10 | 中兴通讯股份有限公司 | The power regulating method and device of power detection before a kind of digital pre-distortion based on low delay |
| US8824981B2 (en) * | 2013-01-31 | 2014-09-02 | Intel Mobile Communications GmbH | Recalibration of envelope tracking transfer function during active transmission |
| US9923621B2 (en) * | 2013-02-16 | 2018-03-20 | Cable Television Laboratories, Inc. | Multiple-input multiple-output (MIMO) communication system |
| EP2974000B1 (en) | 2013-03-15 | 2024-07-17 | Dockon AG | Frequency selective logarithmic amplifier with intrinsic frequency demodulation capability |
| US9048943B2 (en) | 2013-03-15 | 2015-06-02 | Dockon Ag | Low-power, noise insensitive communication channel using logarithmic detector amplifier (LDA) demodulator |
| EP2973994B1 (en) | 2013-03-15 | 2021-07-21 | Dockon AG | Logarithmic amplifier with universal demodulation capabilities |
| US9236892B2 (en) | 2013-03-15 | 2016-01-12 | Dockon Ag | Combination of steering antennas, CPL antenna(s), and one or more receive logarithmic detector amplifiers for SISO and MIMO applications |
| US9680422B2 (en) * | 2013-03-27 | 2017-06-13 | Qualcomm Incorporated | Power amplifier signal compensation |
| CN105519162A (en) * | 2013-03-29 | 2016-04-20 | 华为技术有限公司 | Method and device for adjusting cell coverage |
| US8948301B2 (en) * | 2013-05-24 | 2015-02-03 | Telefonaktiebolaget L M Ericsson (Publ) | Multi-band radio-frequency digital predistortion |
| US9247543B2 (en) | 2013-07-23 | 2016-01-26 | Corning Optical Communications Wireless Ltd | Monitoring non-supported wireless spectrum within coverage areas of distributed antenna systems (DASs) |
| US9948245B2 (en) * | 2013-08-28 | 2018-04-17 | Deltanode Solutions Aktiebolag | Amplifying stage working point determination |
| US11082014B2 (en) | 2013-09-12 | 2021-08-03 | Dockon Ag | Advanced amplifier system for ultra-wide band RF communication |
| US11183974B2 (en) | 2013-09-12 | 2021-11-23 | Dockon Ag | Logarithmic detector amplifier system in open-loop configuration for use as high sensitivity selective receiver without frequency conversion |
| WO2015038191A1 (en) | 2013-09-12 | 2015-03-19 | Dockon Ag | Logarithmic detector amplifier system for use as high sensitivity selective receiver without frequency conversion |
| US9750082B2 (en) | 2013-10-07 | 2017-08-29 | Commscope Technologies Llc | Systems and methods for noise floor optimization in distributed antenna system with direct digital interface to base station |
| US9787457B2 (en) | 2013-10-07 | 2017-10-10 | Commscope Technologies Llc | Systems and methods for integrating asynchronous signals in distributed antenna system with direct digital interface to base station |
| US9160280B1 (en) * | 2014-05-21 | 2015-10-13 | King Fahd University Of Petroleum And Minerals | Memory polynomial based digital predistorter |
| CN105227507B (en) * | 2014-06-13 | 2019-08-02 | 中兴通讯股份有限公司 | Nonlinear systematic distortion correction device and method |
| EP3165050A4 (en) * | 2014-07-04 | 2018-03-21 | Telefonaktiebolaget LM Ericsson (publ) | Remote radio head and associated method |
| FR3024001A1 (en) * | 2014-07-15 | 2016-01-22 | Airbus Ds | METHOD OF REDUCING THE CRETE FACTOR OF A BROADBAND SIGNAL |
| WO2016015342A1 (en) * | 2014-08-01 | 2016-02-04 | 华为技术有限公司 | Transmitter and interference eliminating method |
| EP2991241A1 (en) * | 2014-08-27 | 2016-03-02 | Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. | Sudac, user equipment, base station and sudac system |
| CA2961696A1 (en) | 2014-09-23 | 2016-03-31 | Axell Wireless Ltd. | Automatic mapping and handling pim and other uplink interferences in digital distributed antenna systems |
| EP3238352A4 (en) | 2014-12-23 | 2018-08-22 | Axell Wireless Ltd. | Harmonizing noise aggregation and noise management in distributed antenna system |
| US10334572B2 (en) | 2015-02-05 | 2019-06-25 | Commscope Technologies Llc | Systems and methods for emulating uplink diversity signals |
| US20160249365A1 (en) | 2015-02-19 | 2016-08-25 | Corning Optical Communications Wireless Ltd. | Offsetting unwanted downlink interference signals in an uplink path in a distributed antenna system (das) |
| EP3269118B8 (en) | 2015-03-11 | 2021-03-17 | CommScope, Inc. of North Carolina | Distributed radio access network with adaptive fronthaul |
| DE102015108746B3 (en) * | 2015-06-02 | 2016-09-15 | Fm Marketing Gmbh | Method for coupling a remote control and an electronic device |
| US9712343B2 (en) | 2015-06-19 | 2017-07-18 | Andrew Wireless Systems Gmbh | Scalable telecommunications system |
| WO2017070635A1 (en) | 2015-10-22 | 2017-04-27 | Phluido, Inc. | Virtualization and orchestration of a radio access network |
| US9853599B2 (en) * | 2015-12-04 | 2017-12-26 | The Boeing Company | Simultaneous linearization of multiple power amplifiers with independent power |
| US9838137B2 (en) | 2015-12-18 | 2017-12-05 | Fujitsu Limited | Device and method for transmitting optical signal in which a plurality of signals are multiplexed |
| KR102511295B1 (en) * | 2016-03-28 | 2023-03-17 | 삼성전자주식회사 | Apparatus and method for transmitting signal in wireless communication system |
| US10236924B2 (en) * | 2016-03-31 | 2019-03-19 | Corning Optical Communications Wireless Ltd | Reducing out-of-channel noise in a wireless distribution system (WDS) |
| CN109314492B (en) * | 2016-07-08 | 2020-10-09 | 华为技术有限公司 | digital predistortion processing device |
| WO2018017468A1 (en) | 2016-07-18 | 2018-01-25 | Phluido, Inc. | Synchronization of radio units in radio access networks |
| US9813085B1 (en) * | 2016-09-23 | 2017-11-07 | Qualcomm Incorporated | Closed loop digital pre-distortion |
| KR102478167B1 (en) * | 2016-11-29 | 2022-12-16 | 한국전자통신연구원 | Frequency allocation method and transmission apparatus for performing the method |
| US11368175B2 (en) * | 2017-03-07 | 2022-06-21 | Qorvo Us, Inc. | Radio frequency control circuit |
| US9991972B1 (en) * | 2017-04-26 | 2018-06-05 | Cisco Technology, Inc. | Remote radio head calibration |
| US10581384B2 (en) | 2017-06-23 | 2020-03-03 | Skyworks Solutions, Inc. | Power amplifier with phase-shifted band-pass feedback |
| US10608606B2 (en) * | 2017-06-23 | 2020-03-31 | Skyworks Solutions, Inc. | Power amplifier noise suppression using feedback |
| CN107565914B (en) * | 2017-07-26 | 2021-01-26 | 东南大学 | Digital predistortion system and method for concurrent dual-band envelope tracking power amplifier |
| CN107659394B (en) * | 2017-09-07 | 2021-05-07 | 西安华海众和电力科技有限公司 | Self-adaptive multi-channel carrier system |
| US10469109B2 (en) * | 2017-09-19 | 2019-11-05 | Qualcomm Incorporated | Predistortion for transmitter with array |
| US10243596B1 (en) * | 2017-12-15 | 2019-03-26 | Nxp Usa, Inc. | Radio frequency transceiver having digital pre-distortion feedback |
| US12016084B2 (en) | 2018-01-04 | 2024-06-18 | Commscope Technologies Llc | Management of a split physical layer in a radio area network |
| US10630323B2 (en) | 2018-04-23 | 2020-04-21 | Qualcomm Incorporated | Asymmetric adjacent channel leakage ratio (ACLR) control |
| CN112042114B (en) * | 2018-04-28 | 2023-07-28 | 华为技术有限公司 | A radio frequency receiver, radio frequency transmitter and communication equipment |
| US10432240B1 (en) * | 2018-05-22 | 2019-10-01 | Micron Technology, Inc. | Wireless devices and systems including examples of compensating power amplifier noise |
| EP3783852B1 (en) * | 2018-05-28 | 2024-10-16 | Huawei Technologies Co., Ltd. | Signal processing device and signal processing method |
| US10742254B1 (en) * | 2018-08-06 | 2020-08-11 | Xilinx, Inc. | Method and apparatus for a transceiver system |
| US11169514B2 (en) * | 2018-08-27 | 2021-11-09 | Nec Corporation | Unsupervised anomaly detection, diagnosis, and correction in multivariate time series data |
| CN112913278B (en) | 2018-10-25 | 2023-08-01 | 康普技术有限责任公司 | Multi-carrier radio point for a centralized radio access network |
| US11115121B2 (en) | 2019-05-14 | 2021-09-07 | Empower RF Systems, Inc. | Power amplifier system with an internal optical communication link |
| US10763905B1 (en) | 2019-06-07 | 2020-09-01 | Micron Technology, Inc. | Wireless devices and systems including examples of mismatch correction scheme |
| US10887079B1 (en) * | 2019-09-26 | 2021-01-05 | Corning Research & Development Corporation | Digital predistortion (DPD) timing alignment in a remote unit(s) for a wireless communications system (WCS) |
| CN112929088B (en) * | 2019-12-06 | 2022-10-28 | 华为技术有限公司 | Central unit, remote unit, small station system and communication method |
| US11329687B2 (en) * | 2020-01-20 | 2022-05-10 | Texas Instruments Incorporated | Transceiver circuit with digital pre-distortion (DPD) options |
| US10972139B1 (en) | 2020-04-15 | 2021-04-06 | Micron Technology, Inc. | Wireless devices and systems including examples of compensating power amplifier noise with neural networks or recurrent neural networks |
| CN113709074B (en) * | 2020-05-21 | 2024-12-03 | 中兴通讯股份有限公司 | Baseband signal processing method, baseband processing unit, and base station |
| JP2023532651A (en) | 2020-06-30 | 2023-07-31 | コムスコープ テクノロジーズ リミティド ライアビリティ カンパニー | An open radio access network with unified remote units that support multiple functional divisions, multiple wireless interface protocols, multiple generations of radio access technologies, and multiple radio frequency bands. |
| US11496341B2 (en) | 2020-08-13 | 2022-11-08 | Micron Technology, Inc. | Wireless devices and systems including examples of compensating I/Q imbalance with neural networks or recurrent neural networks |
| CN112290970A (en) * | 2020-09-28 | 2021-01-29 | 浙江三维利普维网络有限公司 | Predistortion system, radio frequency power amplifier system, TDD system and FDD system |
| US11133854B1 (en) * | 2020-10-19 | 2021-09-28 | Analog Devices International Unlimited Company | Digital predistortion using coding for phased antenna arrays |
| CN114035180B (en) * | 2021-11-05 | 2023-03-07 | 电子科技大学 | A Large-Scale Frequency Controlled Array Nonlinear Frequency Offset Generating Circuit |
| CN114337700B (en) * | 2021-12-27 | 2024-03-08 | 成都福瑞空天科技有限公司 | ADS-B system transmitting link and control method thereof |
| CN114745239B (en) * | 2022-03-31 | 2023-08-08 | 宁波大学 | A Digital Predistortion Method Based on Single Feedback |
| US12362799B2 (en) | 2022-06-30 | 2025-07-15 | Innophase, Inc. | Transceiver arrays for processing multi-resolution beam-formed data |
| WO2024007024A1 (en) * | 2022-06-30 | 2024-01-04 | Innophase, Inc. | Integrated circuit transceiver array synchronization |
| CN116582395B (en) * | 2023-05-22 | 2024-01-30 | 深圳市菲尔康通讯有限公司 | Synchronous data processing method, system and storage medium based on 5G NR signal |
| CN116582148B (en) * | 2023-07-11 | 2023-10-03 | 中国电信股份有限公司 | Signal compensation method, remote radio unit, electronic device and storage medium |
Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20070135117A1 (en) * | 2005-12-13 | 2007-06-14 | Toru Matsuura | Transmission circuit and communication apparatus employing the same |
| US20080152037A1 (en) * | 2006-12-26 | 2008-06-26 | Dali System Co., Ltd. | Method and System for Baseband Predistortion Linearization in Multi-Channel Wideband Communication Systems |
| US20090207935A1 (en) * | 2008-02-14 | 2009-08-20 | Broadcom Corporation | Transmitter pre-distortion across wide transmit power dynamic range |
| US8218678B2 (en) * | 2008-01-23 | 2012-07-10 | Samsung Electronics Co., Ltd. | Apparatus and method for digital pre-distortion, sharing feedback path in a multiple antenna wireless communication system |
| US20140017962A1 (en) * | 2011-03-31 | 2014-01-16 | Constructions Industrielles de la Mèditerranèe- CNIM | Catamaran vessel with hybrid propulsion for embarking and disembarking loads |
| US9960793B2 (en) * | 2015-06-26 | 2018-05-01 | Skyworks Solutions, Inc. | Power detection of individual carrier of aggregated carrier |
Family Cites Families (75)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4638248A (en) | 1985-06-10 | 1987-01-20 | Massachusetts Institute Of Technology | Methods and apparatus for measuring relative gain and phase of voltage input signals versus voltage output signals |
| US5093667A (en) | 1989-10-16 | 1992-03-03 | Itt Corporation | T/R module with error correction |
| US5678198A (en) | 1991-05-22 | 1997-10-14 | Southwestern Bell Technology Resources, Inc. | System for controlling signal level at both ends of a transmission link, based upon a detected value |
| JPH05121958A (en) | 1991-10-29 | 1993-05-18 | Saitama Nippon Denki Kk | Distortion compensation control system for linear amplifier |
| JP2697625B2 (en) | 1994-08-31 | 1998-01-14 | 日本電気株式会社 | Feedforward amplifier |
| US5757229A (en) | 1996-06-28 | 1998-05-26 | Motorola, Inc. | Bias circuit for a power amplifier |
| US6300956B1 (en) | 1998-03-17 | 2001-10-09 | Pixar Animation | Stochastic level of detail in computer animation |
| US6301579B1 (en) | 1998-10-20 | 2001-10-09 | Silicon Graphics, Inc. | Method, system, and computer program product for visualizing a data structure |
| GB2349528B (en) * | 1999-04-23 | 2004-05-05 | Intek Global Technologies Ltd | On-line calibration of linear amplifiers |
| JP2001016116A (en) | 1999-07-02 | 2001-01-19 | Nec Corp | Portable radio equipment |
| US6342810B1 (en) | 1999-07-13 | 2002-01-29 | Pmc-Sierra, Inc. | Predistortion amplifier system with separately controllable amplifiers |
| US6587514B1 (en) | 1999-07-13 | 2003-07-01 | Pmc-Sierra, Inc. | Digital predistortion methods for wideband amplifiers |
| US6246286B1 (en) | 1999-10-26 | 2001-06-12 | Telefonaktiebolaget Lm Ericsson | Adaptive linearization of power amplifiers |
| US6751447B1 (en) | 1999-12-30 | 2004-06-15 | Samsung Electronics Cop., Ltd. | Adaptive digital pre-distortion circuit using output reference signal and method of operation |
| US20020027958A1 (en) * | 2000-06-22 | 2002-03-07 | Kolanek James C. | Feedback channel signal recovery |
| US6424225B1 (en) | 2000-11-27 | 2002-07-23 | Conexant Systems, Inc. | Power amplifier circuit for providing constant bias current over a wide temperature range |
| US6903604B2 (en) * | 2001-06-07 | 2005-06-07 | Lucent Technologies Inc. | Method and apparatus for modeling and estimating the characteristics of a power amplifier |
| US7109998B2 (en) | 2001-10-03 | 2006-09-19 | Sun Microsystems, Inc. | Stationary semantic zooming |
| US6983026B2 (en) | 2002-03-19 | 2006-01-03 | Motorola, Inc. | Method and apparatus using base band transformation to improve transmitter performance |
| US6747649B1 (en) | 2002-03-19 | 2004-06-08 | Aechelon Technology, Inc. | Terrain rendering in a three-dimensional environment |
| US8811917B2 (en) | 2002-05-01 | 2014-08-19 | Dali Systems Co. Ltd. | Digital hybrid mode power amplifier system |
| EP1511182B1 (en) | 2002-05-31 | 2011-07-13 | Fujitsu Limited | Table reference predistortor |
| EP1573993B1 (en) | 2002-10-31 | 2010-01-13 | ZTE Corporation | A method and system for broadband predistortion linearizaion |
| JP3732824B2 (en) | 2002-11-12 | 2006-01-11 | 株式会社日立国際電気 | Communication device |
| US6798295B2 (en) | 2002-12-13 | 2004-09-28 | Cree Microwave, Inc. | Single package multi-chip RF power amplifier |
| US20060040624A1 (en) * | 2002-12-20 | 2006-02-23 | Dietmar Lipka | Peak power limitation in an amplifier pooling scenario |
| JP4033794B2 (en) | 2003-03-24 | 2008-01-16 | 株式会社エヌ・ティ・ティ・ドコモ | High efficiency linear power amplifier |
| US7062234B2 (en) | 2003-07-28 | 2006-06-13 | Andrew Corporation | Pre-distortion cross-cancellation for linearizing power amplifiers |
| US7440496B2 (en) * | 2003-08-22 | 2008-10-21 | Peek Gregory A | Apparatus and method to extend communication range |
| US7372918B2 (en) | 2003-09-30 | 2008-05-13 | Infineon Technologies Ag | Transmission device with adaptive digital predistortion, transceiver with transmission device, and method for operating a transmission device |
| KR101058733B1 (en) | 2004-01-02 | 2011-08-22 | 삼성전자주식회사 | Precompensation Device Compensates for Nonlinear Distortion Characteristics of Power Amplifiers |
| US7102442B2 (en) | 2004-04-28 | 2006-09-05 | Sony Ericsson Mobile Communications Ab | Wireless terminals, methods and computer program products with transmit power amplifier input power regulation |
| US7676804B2 (en) | 2004-05-20 | 2010-03-09 | Caterpillar Inc. | Systems and method for remotely modifying software on a work machine |
| US7113037B2 (en) | 2004-07-14 | 2006-09-26 | Raytheon Company | Performing remote power amplifier linearization |
| EP1800396B1 (en) | 2004-09-15 | 2015-01-14 | Unwired Planet International Limited | An arrangement and a method relating to signal predistortion |
| JP2006094043A (en) | 2004-09-22 | 2006-04-06 | Matsushita Electric Ind Co Ltd | Transmission device and communication device |
| US7606322B2 (en) | 2004-10-07 | 2009-10-20 | Microelectronics Technology Inc. | Digital pre-distortion technique using nonlinear filters |
| JP4855267B2 (en) | 2004-11-30 | 2012-01-18 | 富士通株式会社 | Signal extraction circuit and distortion compensation amplifier having the same |
| US7593450B2 (en) | 2005-03-31 | 2009-09-22 | Adc Telecommunications, Inc. | Dynamic frequency hopping |
| US7499682B2 (en) | 2005-05-24 | 2009-03-03 | Skyworks Solutions, Inc. | Dual voltage regulator for a supply voltage controlled power amplifier in a closed power control loop |
| EP1746720B1 (en) | 2005-07-21 | 2008-04-16 | Alcatel Lucent | Adaptive Digital Pre-Distortion System |
| US7362125B2 (en) | 2006-06-14 | 2008-04-22 | Hypres, Inc. | Digital routing switch matrix for digitized radio-frequency signals |
| US20070075780A1 (en) | 2005-10-05 | 2007-04-05 | Enver Krvavac | Apparatus and method for adaptive biasing of a Doherty amplifier |
| US7831221B2 (en) | 2005-12-13 | 2010-11-09 | Andrew Llc | Predistortion system and amplifier for addressing group delay modulation |
| US7626591B2 (en) | 2006-01-24 | 2009-12-01 | D & S Consultants, Inc. | System and method for asynchronous continuous-level-of-detail texture mapping for large-scale terrain rendering |
| US7509102B2 (en) | 2006-04-07 | 2009-03-24 | Broadcom Corporation | DAC based switching power amplifier |
| US7873119B2 (en) | 2006-06-14 | 2011-01-18 | Research In Motion Limited | Input drive control for switcher regulated power amplifier modules |
| US8046199B2 (en) * | 2006-12-01 | 2011-10-25 | Texas Instruments Incorporated | System and method for computing parameters for a digital predistorter |
| US7738539B2 (en) * | 2006-12-01 | 2010-06-15 | Sony Ericsson Mobile Communications Ab | Current consumption reduction with low power amplifier |
| US8224250B2 (en) * | 2006-12-06 | 2012-07-17 | Broadcom Corporation | Method and system for compensating for estimated distortion in a transmitter by utilizing a digital predistortion scheme with a single feedback mixer |
| US8219032B2 (en) * | 2006-12-06 | 2012-07-10 | Broadcom Corporation | Method and system for compensating for estimated distortion in a transmitter by utilizing a digital predistortion scheme with a quadrature feedback mixer configuration |
| US7986186B2 (en) | 2006-12-15 | 2011-07-26 | Lehigh University | Adaptive bias technique for field effect transistor |
| EP2143209B1 (en) | 2007-04-23 | 2018-08-15 | Dali Systems Co. Ltd | Digital hybrid mode power amplifier system |
| US20090005120A1 (en) * | 2007-06-28 | 2009-01-01 | Elektrobit Wireless Communications Oy | Transmission method for common channels |
| US7889811B2 (en) * | 2007-09-06 | 2011-02-15 | Samsung Electro-Mechanics | Digital linear amplification with nonlinear components (LINC) transmitter |
| CN101399637B (en) | 2007-09-27 | 2012-01-25 | 联想(上海)有限公司 | Method for correcting signal in radio frequency link and pre-corrector |
| CN102150361B (en) | 2007-12-07 | 2016-11-09 | 大力系统有限公司 | Baseband-derived RF digital predistortion |
| WO2009114738A2 (en) | 2008-03-12 | 2009-09-17 | Hypres, Inc. | Digital radio-frequency tranceiver system and method |
| CN101594324B (en) | 2008-05-27 | 2013-03-20 | 京信通信系统(中国)有限公司 | Method for generating pre-distorted signals |
| WO2010008297A1 (en) | 2008-07-02 | 2010-01-21 | Europrofil As | Method for joining wall systems for buildings and arrangement at such a wall system |
| US20100087227A1 (en) * | 2008-10-02 | 2010-04-08 | Alvarion Ltd. | Wireless base station design |
| US8213880B2 (en) * | 2008-10-15 | 2012-07-03 | Rockstar Bidco, LP | Minimum feedback radio architecture with digitally configurable adaptive linearization |
| US8045926B2 (en) * | 2008-10-15 | 2011-10-25 | Nokia Siemens Networks Oy | Multi-transceiver architecture for advanced Tx antenna monitoring and calibration in MIMO and smart antenna communication systems |
| US9397396B2 (en) | 2009-04-01 | 2016-07-19 | Kathrein-Werke Kg | Radio system and a method for relaying packetized radio signals |
| US8811925B2 (en) * | 2009-06-10 | 2014-08-19 | Clearwire Ip Holdings Llc | System and method for providing external receiver gain compensation when using an antenna with a pre-amplifier |
| US8351543B2 (en) | 2009-12-21 | 2013-01-08 | Ubidyne, Inc. | Active antenna array with modulator-based pre-distortion |
| CN102870494B (en) | 2009-12-21 | 2016-04-20 | 大力系统有限公司 | For the high efficiency of radio communication, long-range reconfigurable remote radio-frequency heads cellular system and method |
| US8542768B2 (en) | 2009-12-21 | 2013-09-24 | Dali Systems Co. Ltd. | High efficiency, remotely reconfigurable remote radio head unit system and method for wireless communications |
| EP3068047A3 (en) | 2009-12-21 | 2017-03-01 | Dali Systems Co. Ltd. | Modulation agnostic digital hybrid mode power amplifier system and method |
| US8432997B2 (en) * | 2010-01-18 | 2013-04-30 | Broadcom Corporation | Method and system of beamforming a broadband signal through a multiport network |
| US8761694B2 (en) * | 2010-01-18 | 2014-06-24 | Broadcom Corporation | Multiple antenna transceiver |
| US9277501B2 (en) * | 2010-02-08 | 2016-03-01 | Broadcom Corporation | Envelope tracker driven transmit beamforming |
| JP5556643B2 (en) * | 2010-12-17 | 2014-07-23 | 富士通株式会社 | Amplifying device and distortion compensation method |
| US20120328050A1 (en) * | 2011-06-21 | 2012-12-27 | Telefonaktiebolaget L M Ericsson (Publ) | Centralized adaptor architecture for power amplifier linearizations in advanced wireless communication systems |
| GB2488380B (en) * | 2011-06-24 | 2018-04-04 | Snaptrack Inc | Envelope tracking system for mimo |
-
2010
- 2010-12-21 US US12/928,943 patent/US8542768B2/en active Active
-
2013
- 2013-09-06 US US14/020,425 patent/US8824595B2/en active Active
-
2014
- 2014-07-18 US US14/335,647 patent/US9048797B2/en active Active
-
2015
- 2015-05-04 US US14/703,579 patent/US9948332B2/en active Active
-
2018
- 2018-03-02 US US15/910,648 patent/US20180323813A1/en not_active Abandoned
Patent Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20070135117A1 (en) * | 2005-12-13 | 2007-06-14 | Toru Matsuura | Transmission circuit and communication apparatus employing the same |
| US20080152037A1 (en) * | 2006-12-26 | 2008-06-26 | Dali System Co., Ltd. | Method and System for Baseband Predistortion Linearization in Multi-Channel Wideband Communication Systems |
| US8218678B2 (en) * | 2008-01-23 | 2012-07-10 | Samsung Electronics Co., Ltd. | Apparatus and method for digital pre-distortion, sharing feedback path in a multiple antenna wireless communication system |
| US20090207935A1 (en) * | 2008-02-14 | 2009-08-20 | Broadcom Corporation | Transmitter pre-distortion across wide transmit power dynamic range |
| US20140017962A1 (en) * | 2011-03-31 | 2014-01-16 | Constructions Industrielles de la Mèditerranèe- CNIM | Catamaran vessel with hybrid propulsion for embarking and disembarking loads |
| US9960793B2 (en) * | 2015-06-26 | 2018-05-01 | Skyworks Solutions, Inc. | Power detection of individual carrier of aggregated carrier |
Cited By (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20220394817A1 (en) * | 2017-08-31 | 2022-12-08 | Telefonaktiebolaget Lm Ericsson (Publ) | Methods, intermediate radio units and radio heads of base station systems for transmission of antenna carriers |
| US11737173B2 (en) * | 2017-08-31 | 2023-08-22 | Telefonaktiebolaget Lm Ericsson (Publ) | Methods, intermediate radio units and radio heads of base station systems for transmission of antenna carriers |
| US20220345165A1 (en) * | 2019-09-13 | 2022-10-27 | The Regents Of The University Of California | Spectrum-compressing receiver and reception method for non-contiguous carrier aggregation |
| US12267094B2 (en) * | 2019-09-13 | 2025-04-01 | The Regents Of The University Of California | Spectrum-compressing receiver and reception method for non-contiguous carrier aggregation |
| US20220416826A1 (en) * | 2020-02-25 | 2022-12-29 | Kmw Inc. | Multi-band transmitter |
| US12323176B2 (en) * | 2020-02-25 | 2025-06-03 | Kmw Inc. | Multiband transmitter efficiently implementing pre-distortion |
| EP4535657A4 (en) * | 2022-08-01 | 2025-07-30 | Huawei Tech Co Ltd | POWER AMPLIFICATION DEVICE, REMOTE RADIO UNIT, BASE STATION AND COMMUNICATION SYSTEM |
| WO2025170514A1 (en) * | 2024-02-05 | 2025-08-14 | Beammwave Ab | A control unit for determining impairment compensation parameters for a transmitter, a digital interface chip, a method, a computer program product, and a non-transitory computer-readable storage medium |
Also Published As
| Publication number | Publication date |
|---|---|
| US9048797B2 (en) | 2015-06-02 |
| US20120155572A1 (en) | 2012-06-21 |
| US20150381217A1 (en) | 2015-12-31 |
| US20140079153A1 (en) | 2014-03-20 |
| US8542768B2 (en) | 2013-09-24 |
| US20150080054A1 (en) | 2015-03-19 |
| US8824595B2 (en) | 2014-09-02 |
| US9948332B2 (en) | 2018-04-17 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US9948332B2 (en) | High efficiency, remotely reconfigurable remote radio head unit system and method for wireless communications | |
| EP2524568B1 (en) | High efficiency, remotely reconfigurable remote radio head unit system and method for wireless communications | |
| US10153789B2 (en) | Remote radio head unit system with wideband power amplifier | |
| KR101763970B1 (en) | High efficiency, remotely reconfigurable remote radio head unit system for wireless communications | |
| HK1232372B (en) | High efficiency, remotely reconfigurable remote radio head unit system and method for wireless communications | |
| HK1228604A (en) | Modulation agnostic digital hybrid mode power amplifier system and method | |
| HK1228604A1 (en) | Modulation agnostic digital hybrid mode power amplifier system and method | |
| HK1230352A (en) | System for improving isolation between transmitters and receivers | |
| HK1230352A1 (en) | System for improving isolation between transmitters and receivers | |
| KR20180004314A (en) | Modulation agnostic digital hybrid mode power amplifier system and method |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |